13fa9dec4Skenny liang /* 23fa9dec4Skenny liang * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved. 33fa9dec4Skenny liang * 43fa9dec4Skenny liang * SPDX-License-Identifier: BSD-3-Clause 53fa9dec4Skenny liang */ 63fa9dec4Skenny liang 73fa9dec4Skenny liang #ifndef MT8183_MCUCFG_H 83fa9dec4Skenny liang #define MT8183_MCUCFG_H 93fa9dec4Skenny liang 103fa9dec4Skenny liang #include <platform_def.h> 113fa9dec4Skenny liang #include <stdint.h> 123fa9dec4Skenny liang 133fa9dec4Skenny liang struct mt8183_mcucfg_regs { 143fa9dec4Skenny liang uint32_t mp0_ca7l_cache_config; /* 0x0 */ 153fa9dec4Skenny liang struct { 163fa9dec4Skenny liang uint32_t mem_delsel0; 173fa9dec4Skenny liang uint32_t mem_delsel1; 183fa9dec4Skenny liang } mp0_cpu[4]; /* 0x4 */ 193fa9dec4Skenny liang uint32_t mp0_cache_mem_delsel0; /* 0x24 */ 203fa9dec4Skenny liang uint32_t mp0_cache_mem_delsel1; /* 0x28 */ 213fa9dec4Skenny liang uint32_t mp0_axi_config; /* 0x2C */ 223fa9dec4Skenny liang uint32_t mp0_misc_config[10]; /* 0x30 */ 233fa9dec4Skenny liang uint32_t mp0_ca7l_cfg_dis; /* 0x58 */ 243fa9dec4Skenny liang uint32_t mp0_ca7l_clken_ctrl; /* 0x5C */ 253fa9dec4Skenny liang uint32_t mp0_ca7l_rst_ctrl; /* 0x60 */ 263fa9dec4Skenny liang uint32_t mp0_ca7l_misc_config; /* 0x64 */ 273fa9dec4Skenny liang uint32_t mp0_ca7l_dbg_pwr_ctrl; /* 0x68 */ 283fa9dec4Skenny liang uint32_t mp0_rw_rsvd0; /* 0x6C */ 293fa9dec4Skenny liang uint32_t mp0_rw_rsvd1; /* 0x70 */ 303fa9dec4Skenny liang uint32_t mp0_ro_rsvd; /* 0x74 */ 31*e419574eSkenny liang uint32_t reserved0_0; /* 0x78 */ 32*e419574eSkenny liang uint32_t mp0_l2_cache_parity1_rdata; /* 0x7C */ 33*e419574eSkenny liang uint32_t mp0_l2_cache_parity2_rdata; /* 0x80 */ 34*e419574eSkenny liang uint32_t reserved0_1; /* 0x84 */ 35*e419574eSkenny liang uint32_t mp0_rgu_dcm_config; /* 0x88 */ 36*e419574eSkenny liang uint32_t mp0_ca53_specific_ctrl; /* 0x8C */ 37*e419574eSkenny liang uint32_t mp0_esr_case; /* 0x90 */ 38*e419574eSkenny liang uint32_t mp0_esr_mask; /* 0x94 */ 39*e419574eSkenny liang uint32_t mp0_esr_trig_en; /* 0x98 */ 40*e419574eSkenny liang uint32_t reserved_0_2; /* 0x9C */ 41*e419574eSkenny liang uint32_t mp0_ses_cg_en; /* 0xA0 */ 42*e419574eSkenny liang uint32_t reserved0_3[216]; /* 0xA4 */ 43*e419574eSkenny liang uint32_t mp_dbg_ctrl; /* 0x404 */ 44*e419574eSkenny liang uint32_t reserved0_4[34]; /* 0x408 */ 45*e419574eSkenny liang uint32_t mp_dfd_ctrl; /* 0x490 */ 46*e419574eSkenny liang uint32_t dfd_cnt_l; /* 0x494 */ 47*e419574eSkenny liang uint32_t dfd_cnt_h; /* 0x498 */ 48*e419574eSkenny liang uint32_t misccfg_ro_rsvd; /* 0x49C */ 49*e419574eSkenny liang uint32_t reserved0_5[24]; /* 0x4A0 */ 50*e419574eSkenny liang uint32_t mp1_rst_status; /* 0x500 */ 51*e419574eSkenny liang uint32_t mp1_dbg_ctrl; /* 0x504 */ 52*e419574eSkenny liang uint32_t mp1_dbg_flag; /* 0x508 */ 53*e419574eSkenny liang uint32_t mp1_ca7l_ir_mon; /* 0x50C */ 54*e419574eSkenny liang uint32_t reserved0_6[32]; /* 0x510 */ 55*e419574eSkenny liang uint32_t mcusys_dbg_mon_sel_a; /* 0x590 */ 56*e419574eSkenny liang uint32_t mcucys_dbg_mon; /* 0x594 */ 57*e419574eSkenny liang uint32_t misccfg_sec_voi_status0; /* 0x598 */ 58*e419574eSkenny liang uint32_t misccfg_sec_vio_status1; /* 0x59C */ 59*e419574eSkenny liang uint32_t reserved0_7[18]; /* 0x5A0 */ 60*e419574eSkenny liang uint32_t gic500_int_mask; /* 0x5E8 */ 61*e419574eSkenny liang uint32_t core_rst_en_latch; /* 0x5EC */ 62*e419574eSkenny liang uint32_t reserved0_8[3]; /* 0x5F0 */ 63*e419574eSkenny liang uint32_t dbg_core_ret; /* 0x5FC */ 64*e419574eSkenny liang uint32_t mcusys_config_a; /* 0x600 */ 65*e419574eSkenny liang uint32_t mcusys_config1_a; /* 0x604 */ 66*e419574eSkenny liang uint32_t mcusys_gic_prebase_a; /* 0x608 */ 67*e419574eSkenny liang uint32_t mcusys_pinmux; /* 0x60C */ 68*e419574eSkenny liang uint32_t sec_range0_start; /* 0x610 */ 69*e419574eSkenny liang uint32_t sec_range0_end; /* 0x614 */ 70*e419574eSkenny liang uint32_t sec_range_enable; /* 0x618 */ 71*e419574eSkenny liang uint32_t l2c_mm_base; /* 0x61C */ 72*e419574eSkenny liang uint32_t reserved0_9[8]; /* 0x620 */ 73*e419574eSkenny liang uint32_t aclken_div; /* 0x640 */ 74*e419574eSkenny liang uint32_t pclken_div; /* 0x644 */ 75*e419574eSkenny liang uint32_t l2c_sram_ctrl; /* 0x648 */ 76*e419574eSkenny liang uint32_t armpll_jit_ctrl; /* 0x64C */ 77*e419574eSkenny liang uint32_t cci_addrmap; /* 0x650 */ 78*e419574eSkenny liang uint32_t cci_config; /* 0x654 */ 79*e419574eSkenny liang uint32_t cci_periphbase; /* 0x658 */ 80*e419574eSkenny liang uint32_t cci_nevntcntovfl; /* 0x65C */ 81*e419574eSkenny liang uint32_t cci_clk_ctrl; /* 0x660 */ 82*e419574eSkenny liang uint32_t cci_acel_s1_ctrl; /* 0x664 */ 83*e419574eSkenny liang uint32_t mcusys_bus_fabric_dcm_ctrl; /* 0x668 */ 84*e419574eSkenny liang uint32_t mcu_misc_dcm_ctrl; /* 0x66C */ 85*e419574eSkenny liang uint32_t xgpt_ctl; /* 0x670 */ 86*e419574eSkenny liang uint32_t xgpt_idx; /* 0x674 */ 87*e419574eSkenny liang uint32_t reserved0_10[3]; /* 0x678 */ 88*e419574eSkenny liang uint32_t mcusys_rw_rsvd0; /* 0x684 */ 89*e419574eSkenny liang uint32_t mcusys_rw_rsvd1; /* 0x688 */ 90*e419574eSkenny liang uint32_t reserved0_11[13]; /* 0x68C */ 91*e419574eSkenny liang uint32_t gic_500_delsel_ctl; /* 0x6C0 */ 92*e419574eSkenny liang uint32_t etb_delsel_ctl; /* 0x6C4 */ 93*e419574eSkenny liang uint32_t etb_rst_ctl; /* 0x6C8 */ 94*e419574eSkenny liang uint32_t reserved0_12[29]; /* 0x6CC */ 953fa9dec4Skenny liang uint32_t cci_adb400_dcm_config; /* 0x740 */ 963fa9dec4Skenny liang uint32_t sync_dcm_config; /* 0x744 */ 97*e419574eSkenny liang uint32_t reserved0_13; /* 0x748 */ 98*e419574eSkenny liang uint32_t sync_dcm_cluster_config; /* 0x74C */ 99*e419574eSkenny liang uint32_t sw_udi; /* 0x750 */ 100*e419574eSkenny liang uint32_t reserved0_14; /* 0x754 */ 101*e419574eSkenny liang uint32_t gic_sync_dcm; /* 0x758 */ 102*e419574eSkenny liang uint32_t big_dbg_pwr_ctrl; /* 0x75C */ 103*e419574eSkenny liang uint32_t gic_cpu_periphbase; /* 0x760 */ 104*e419574eSkenny liang uint32_t axi_cpu_config; /* 0x764 */ 105*e419574eSkenny liang uint32_t reserved0_15[2]; /* 0x768 */ 106*e419574eSkenny liang uint32_t mcsib_sys_ctrl1; /* 0x770 */ 107*e419574eSkenny liang uint32_t mcsib_sys_ctrl2; /* 0x774 */ 108*e419574eSkenny liang uint32_t mcsib_sys_ctrl3; /* 0x778 */ 109*e419574eSkenny liang uint32_t mcsib_sys_ctrl4; /* 0x77C */ 110*e419574eSkenny liang uint32_t mcsib_dbg_ctrl1; /* 0x780 */ 111*e419574eSkenny liang uint32_t pwrmcu_apb2to1; /* 0x784 */ 112*e419574eSkenny liang uint32_t mp0_spmc; /* 0x788 */ 113*e419574eSkenny liang uint32_t reserved0_16; /* 0x78C */ 114*e419574eSkenny liang uint32_t mp0_spmc_sram_ctl; /* 0x790 */ 115*e419574eSkenny liang uint32_t reserved0_17; /* 0x794 */ 116*e419574eSkenny liang uint32_t mp0_sw_rst_wait_cycle; /* 0x798 */ 117*e419574eSkenny liang uint32_t reserved0_18; /* 0x79C */ 118*e419574eSkenny liang uint32_t mp0_pll_divider_cfg; /* 0x7A0 */ 119*e419574eSkenny liang uint32_t reserved0_19; /* 0x7A4 */ 120*e419574eSkenny liang uint32_t mp2_pll_divider_cfg; /* 0x7A8 */ 121*e419574eSkenny liang uint32_t reserved0_20[5]; /* 0x7AC */ 122*e419574eSkenny liang uint32_t bus_pll_divider_cfg; /* 0x7C0 */ 123*e419574eSkenny liang uint32_t reserved0_21[7]; /* 0x7C4 */ 124*e419574eSkenny liang uint32_t clusterid_aff1; /* 0x7E0 */ 125*e419574eSkenny liang uint32_t clusterid_aff2; /* 0x7E4 */ 126*e419574eSkenny liang uint32_t reserved0_22[2]; /* 0x7E8 */ 1273fa9dec4Skenny liang uint32_t l2_cfg_mp0; /* 0x7F0 */ 1283fa9dec4Skenny liang uint32_t l2_cfg_mp1; /* 0x7F4 */ 129*e419574eSkenny liang uint32_t reserved0_23[218]; /* 0x7F8 */ 130*e419574eSkenny liang uint32_t mscib_dcm_en; /* 0xB60 */ 131*e419574eSkenny liang uint32_t reserved0_24[1063]; /* 0xB64 */ 1323fa9dec4Skenny liang uint32_t cpusys0_sparkvretcntrl; /* 0x1C00 */ 1333fa9dec4Skenny liang uint32_t cpusys0_sparken; /* 0x1C04 */ 1343fa9dec4Skenny liang uint32_t cpusys0_amuxsel; /* 0x1C08 */ 135*e419574eSkenny liang uint32_t reserved0_25[9]; /* 0x1C0C */ 1363fa9dec4Skenny liang uint32_t cpusys0_cpu0_spmc_ctl; /* 0x1C30 */ 1373fa9dec4Skenny liang uint32_t cpusys0_cpu1_spmc_ctl; /* 0x1C34 */ 1383fa9dec4Skenny liang uint32_t cpusys0_cpu2_spmc_ctl; /* 0x1C38 */ 1393fa9dec4Skenny liang uint32_t cpusys0_cpu3_spmc_ctl; /* 0x1C3C */ 140*e419574eSkenny liang uint32_t reserved0_26[8]; /* 0x1C40 */ 141*e419574eSkenny liang uint32_t mp0_sync_dcm_cgavg_ctrl; /* 0x1C60 */ 142*e419574eSkenny liang uint32_t mp0_sync_dcm_cgavg_fact; /* 0x1C64 */ 143*e419574eSkenny liang uint32_t mp0_sync_dcm_cgavg_rfact; /* 0x1C68 */ 144*e419574eSkenny liang uint32_t mp0_sync_dcm_cgavg; /* 0x1C6C */ 145*e419574eSkenny liang uint32_t mp0_l2_parity_clr; /* 0x1C70 */ 146*e419574eSkenny liang uint32_t reserved0_27[357]; /* 0x1C74 */ 1473fa9dec4Skenny liang uint32_t mp2_cpucfg; /* 0x2208 */ 1483fa9dec4Skenny liang uint32_t mp2_axi_config; /* 0x220C */ 149*e419574eSkenny liang uint32_t reserved0_28[25]; /* 0x2210 */ 150*e419574eSkenny liang uint32_t mp2_sync_dcm; /* 0x2274 */ 151*e419574eSkenny liang uint32_t reserved0_29[10]; /* 0x2278 */ 152*e419574eSkenny liang uint32_t ptp3_cputop_spmc0; /* 0x22A0 */ 153*e419574eSkenny liang uint32_t ptp3_cputop_spmc1; /* 0x22A4 */ 154*e419574eSkenny liang uint32_t reserved0_30[98]; /* 0x22A8 */ 155*e419574eSkenny liang uint32_t ptp3_cpu0_spmc0; /* 0x2430 */ 156*e419574eSkenny liang uint32_t ptp3_cpu0_spmc1; /* 0x2434 */ 157*e419574eSkenny liang uint32_t ptp3_cpu1_spmc0; /* 0x2438 */ 158*e419574eSkenny liang uint32_t ptp3_cpu1_spmc1; /* 0x243C */ 159*e419574eSkenny liang uint32_t ptp3_cpu2_spmc0; /* 0x2440 */ 160*e419574eSkenny liang uint32_t ptp3_cpu2_spmc1; /* 0x2444 */ 161*e419574eSkenny liang uint32_t ptp3_cpu3_spmc0; /* 0x2448 */ 162*e419574eSkenny liang uint32_t ptp3_cpu3_spmc1; /* 0x244C */ 163*e419574eSkenny liang uint32_t ptp3_cpux_spmc; /* 0x2450 */ 164*e419574eSkenny liang uint32_t reserved0_31[171]; /* 0x2454 */ 1653fa9dec4Skenny liang uint32_t spark2ld0; /* 0x2700 */ 1663fa9dec4Skenny liang }; 1673fa9dec4Skenny liang 1683fa9dec4Skenny liang static struct mt8183_mcucfg_regs *const mt8183_mcucfg = (void *)MCUCFG_BASE; 1693fa9dec4Skenny liang 1703fa9dec4Skenny liang enum { 1713fa9dec4Skenny liang SW_SPARK_EN = 1 << 0, 1723fa9dec4Skenny liang SW_NO_WAIT_FOR_Q_CHANNEL = 1 << 1, 1733fa9dec4Skenny liang SW_FSM_OVERRIDE = 1 << 2, 1743fa9dec4Skenny liang SW_LOGIC_PRE1_PDB = 1 << 3, 1753fa9dec4Skenny liang SW_LOGIC_PRE2_PDB = 1 << 4, 1763fa9dec4Skenny liang SW_LOGIC_PDB = 1 << 5, 1773fa9dec4Skenny liang SW_ISO = 1 << 6, 1783fa9dec4Skenny liang SW_SRAM_SLEEPB = 0x3f << 7, 1793fa9dec4Skenny liang SW_SRAM_ISOINTB = 1 << 13, 1803fa9dec4Skenny liang SW_CLK_DIS = 1 << 14, 1813fa9dec4Skenny liang SW_CKISO = 1 << 15, 1823fa9dec4Skenny liang SW_PD = 0x3f << 16, 1833fa9dec4Skenny liang SW_HOT_PLUG_RESET = 1 << 22, 1843fa9dec4Skenny liang SW_PWR_ON_OVERRIDE_EN = 1 << 23, 1853fa9dec4Skenny liang SW_PWR_ON = 1 << 24, 1863fa9dec4Skenny liang SW_COQ_DIS = 1 << 25, 1873fa9dec4Skenny liang LOGIC_PDBO_ALL_OFF_ACK = 1 << 26, 1883fa9dec4Skenny liang LOGIC_PDBO_ALL_ON_ACK = 1 << 27, 1893fa9dec4Skenny liang LOGIC_PRE2_PDBO_ALL_ON_ACK = 1 << 28, 1903fa9dec4Skenny liang LOGIC_PRE1_PDBO_ALL_ON_ACK = 1 << 29 1913fa9dec4Skenny liang }; 1923fa9dec4Skenny liang 1933fa9dec4Skenny liang enum { 1943fa9dec4Skenny liang CPU_SW_SPARK_EN = 1 << 0, 1953fa9dec4Skenny liang CPU_SW_NO_WAIT_FOR_Q_CHANNEL = 1 << 1, 1963fa9dec4Skenny liang CPU_SW_FSM_OVERRIDE = 1 << 2, 1973fa9dec4Skenny liang CPU_SW_LOGIC_PRE1_PDB = 1 << 3, 1983fa9dec4Skenny liang CPU_SW_LOGIC_PRE2_PDB = 1 << 4, 1993fa9dec4Skenny liang CPU_SW_LOGIC_PDB = 1 << 5, 2003fa9dec4Skenny liang CPU_SW_ISO = 1 << 6, 2013fa9dec4Skenny liang CPU_SW_SRAM_SLEEPB = 1 << 7, 2023fa9dec4Skenny liang CPU_SW_SRAM_ISOINTB = 1 << 8, 2033fa9dec4Skenny liang CPU_SW_CLK_DIS = 1 << 9, 2043fa9dec4Skenny liang CPU_SW_CKISO = 1 << 10, 2053fa9dec4Skenny liang CPU_SW_PD = 0x1f << 11, 2063fa9dec4Skenny liang CPU_SW_HOT_PLUG_RESET = 1 << 16, 2073fa9dec4Skenny liang CPU_SW_POWR_ON_OVERRIDE_EN = 1 << 17, 2083fa9dec4Skenny liang CPU_SW_PWR_ON = 1 << 18, 2093fa9dec4Skenny liang CPU_SPARK2LDO_ALLSWOFF = 1 << 19, 2103fa9dec4Skenny liang CPU_PDBO_ALL_ON_ACK = 1 << 20, 2113fa9dec4Skenny liang CPU_PRE2_PDBO_ALLON_ACK = 1 << 21, 2123fa9dec4Skenny liang CPU_PRE1_PDBO_ALLON_ACK = 1 << 22 2133fa9dec4Skenny liang }; 2143fa9dec4Skenny liang 2153fa9dec4Skenny liang enum { 2163fa9dec4Skenny liang MP2_AXI_CONFIG_ACINACTM = 1 << 0, 2173fa9dec4Skenny liang MPx_AXI_CONFIG_ACINACTM = 1 << 4, 2183fa9dec4Skenny liang MPX_CA7_MISC_CONFIG_STANDBYWFIL2 = 1 << 28 2193fa9dec4Skenny liang }; 2203fa9dec4Skenny liang 2213fa9dec4Skenny liang enum { 2223fa9dec4Skenny liang MP0_CPU0_STANDBYWFE = 1 << 20, 2233fa9dec4Skenny liang MP0_CPU1_STANDBYWFE = 1 << 21, 2243fa9dec4Skenny liang MP0_CPU2_STANDBYWFE = 1 << 22, 2253fa9dec4Skenny liang MP0_CPU3_STANDBYWFE = 1 << 23 2263fa9dec4Skenny liang }; 2273fa9dec4Skenny liang 2283fa9dec4Skenny liang enum { 2293fa9dec4Skenny liang MP1_CPU0_STANDBYWFE = 1 << 20, 2303fa9dec4Skenny liang MP1_CPU1_STANDBYWFE = 1 << 21, 2313fa9dec4Skenny liang MP1_CPU2_STANDBYWFE = 1 << 22, 2323fa9dec4Skenny liang MP1_CPU3_STANDBYWFE = 1 << 23 2333fa9dec4Skenny liang }; 2343fa9dec4Skenny liang 2353fa9dec4Skenny liang enum { 2363fa9dec4Skenny liang B_SW_HOT_PLUG_RESET = 1 << 30, 2373fa9dec4Skenny liang B_SW_PD_OFFSET = 18, 2383fa9dec4Skenny liang B_SW_PD = 0x3f << B_SW_PD_OFFSET, 2393fa9dec4Skenny liang B_SW_SRAM_SLEEPB_OFFSET = 12, 2403fa9dec4Skenny liang B_SW_SRAM_SLEEPB = 0x3f << B_SW_SRAM_SLEEPB_OFFSET 2413fa9dec4Skenny liang }; 2423fa9dec4Skenny liang 2433fa9dec4Skenny liang enum { 2443fa9dec4Skenny liang B_SW_SRAM_ISOINTB = 1 << 9, 2453fa9dec4Skenny liang B_SW_ISO = 1 << 8, 2463fa9dec4Skenny liang B_SW_LOGIC_PDB = 1 << 7, 2473fa9dec4Skenny liang B_SW_LOGIC_PRE2_PDB = 1 << 6, 2483fa9dec4Skenny liang B_SW_LOGIC_PRE1_PDB = 1 << 5, 2493fa9dec4Skenny liang B_SW_FSM_OVERRIDE = 1 << 4, 2503fa9dec4Skenny liang B_SW_PWR_ON = 1 << 3, 2513fa9dec4Skenny liang B_SW_PWR_ON_OVERRIDE_EN = 1 << 2 2523fa9dec4Skenny liang }; 2533fa9dec4Skenny liang 2543fa9dec4Skenny liang enum { 2553fa9dec4Skenny liang B_FSM_STATE_OUT_OFFSET = 6, 2563fa9dec4Skenny liang B_FSM_STATE_OUT_MASK = 0x1f << B_FSM_STATE_OUT_OFFSET, 2573fa9dec4Skenny liang B_SW_LOGIC_PDBO_ALL_OFF_ACK = 1 << 5, 2583fa9dec4Skenny liang B_SW_LOGIC_PDBO_ALL_ON_ACK = 1 << 4, 2593fa9dec4Skenny liang B_SW_LOGIC_PRE2_PDBO_ALL_ON_ACK = 1 << 3, 2603fa9dec4Skenny liang B_SW_LOGIC_PRE1_PDBO_ALL_ON_ACK = 1 << 2, 2613fa9dec4Skenny liang B_FSM_OFF = 0 << B_FSM_STATE_OUT_OFFSET, 2623fa9dec4Skenny liang B_FSM_ON = 1 << B_FSM_STATE_OUT_OFFSET, 2633fa9dec4Skenny liang B_FSM_RET = 2 << B_FSM_STATE_OUT_OFFSET 2643fa9dec4Skenny liang }; 2653fa9dec4Skenny liang 2663fa9dec4Skenny liang /* APB Module infracfg_ao */ 2673fa9dec4Skenny liang enum { 2683fa9dec4Skenny liang INFRA_TOPAXI_PROTECTEN_1 = INFRACFG_AO_BASE + 0x250, 2693fa9dec4Skenny liang INFRA_TOPAXI_PROTECTSTA1_1 = INFRACFG_AO_BASE + 0x258, 2703fa9dec4Skenny liang INFRA_TOPAXI_PROTECTEN_1_SET = INFRACFG_AO_BASE + 0x2A8, 2713fa9dec4Skenny liang INFRA_TOPAXI_PROTECTEN_1_CLR = INFRACFG_AO_BASE + 0x2AC 2723fa9dec4Skenny liang }; 2733fa9dec4Skenny liang 2743fa9dec4Skenny liang enum { 2753fa9dec4Skenny liang IDX_PROTECT_MP0_CACTIVE = 10, 2763fa9dec4Skenny liang IDX_PROTECT_MP1_CACTIVE = 11, 2773fa9dec4Skenny liang IDX_PROTECT_ICC0_CACTIVE = 12, 2783fa9dec4Skenny liang IDX_PROTECT_ICD0_CACTIVE = 13, 2793fa9dec4Skenny liang IDX_PROTECT_ICC1_CACTIVE = 14, 2803fa9dec4Skenny liang IDX_PROTECT_ICD1_CACTIVE = 15, 2813fa9dec4Skenny liang IDX_PROTECT_L2C0_CACTIVE = 26, 2823fa9dec4Skenny liang IDX_PROTECT_L2C1_CACTIVE = 27 2833fa9dec4Skenny liang }; 2843fa9dec4Skenny liang 2853fa9dec4Skenny liang /* cpu boot mode */ 2863fa9dec4Skenny liang enum { 2873fa9dec4Skenny liang MP0_CPUCFG_64BIT_SHIFT = 12, 2883fa9dec4Skenny liang MP1_CPUCFG_64BIT_SHIFT = 28, 2893fa9dec4Skenny liang MP0_CPUCFG_64BIT = 0xf << MP0_CPUCFG_64BIT_SHIFT, 290621d5f2aSJustin Chadwell MP1_CPUCFG_64BIT = 0xfu << MP1_CPUCFG_64BIT_SHIFT 2913fa9dec4Skenny liang }; 2923fa9dec4Skenny liang 2933fa9dec4Skenny liang /* scu related */ 2943fa9dec4Skenny liang enum { 2953fa9dec4Skenny liang MP0_ACINACTM_SHIFT = 4, 2963fa9dec4Skenny liang MP1_ACINACTM_SHIFT = 4, 2973fa9dec4Skenny liang MP2_ACINACTM_SHIFT = 0, 2983fa9dec4Skenny liang MP0_ACINACTM = 1 << MP0_ACINACTM_SHIFT, 2993fa9dec4Skenny liang MP1_ACINACTM = 1 << MP1_ACINACTM_SHIFT, 3003fa9dec4Skenny liang MP2_ACINACTM = 1 << MP2_ACINACTM_SHIFT 3013fa9dec4Skenny liang }; 3023fa9dec4Skenny liang 3033fa9dec4Skenny liang enum { 3043fa9dec4Skenny liang MP1_DIS_RGU0_WAIT_PD_CPUS_L1_ACK_SHIFT = 0, 3053fa9dec4Skenny liang MP1_DIS_RGU1_WAIT_PD_CPUS_L1_ACK_SHIFT = 4, 3063fa9dec4Skenny liang MP1_DIS_RGU2_WAIT_PD_CPUS_L1_ACK_SHIFT = 8, 3073fa9dec4Skenny liang MP1_DIS_RGU3_WAIT_PD_CPUS_L1_ACK_SHIFT = 12, 3083fa9dec4Skenny liang MP1_DIS_RGU_NOCPU_WAIT_PD_CPUS_L1_ACK_SHIFT = 16, 3093fa9dec4Skenny liang 3103fa9dec4Skenny liang MP1_DIS_RGU0_WAIT_PD_CPUS_L1_ACK = 3113fa9dec4Skenny liang 0xf << MP1_DIS_RGU0_WAIT_PD_CPUS_L1_ACK_SHIFT, 3123fa9dec4Skenny liang MP1_DIS_RGU1_WAIT_PD_CPUS_L1_ACK = 3133fa9dec4Skenny liang 0xf << MP1_DIS_RGU1_WAIT_PD_CPUS_L1_ACK_SHIFT, 3143fa9dec4Skenny liang MP1_DIS_RGU2_WAIT_PD_CPUS_L1_ACK = 3153fa9dec4Skenny liang 0xf << MP1_DIS_RGU2_WAIT_PD_CPUS_L1_ACK_SHIFT, 3163fa9dec4Skenny liang MP1_DIS_RGU3_WAIT_PD_CPUS_L1_ACK = 3173fa9dec4Skenny liang 0xf << MP1_DIS_RGU3_WAIT_PD_CPUS_L1_ACK_SHIFT, 3183fa9dec4Skenny liang MP1_DIS_RGU_NOCPU_WAIT_PD_CPUS_L1_ACK = 3193fa9dec4Skenny liang 0xf << MP1_DIS_RGU_NOCPU_WAIT_PD_CPUS_L1_ACK_SHIFT 3203fa9dec4Skenny liang }; 3213fa9dec4Skenny liang 3223fa9dec4Skenny liang enum { 3233fa9dec4Skenny liang MP1_AINACTS_SHIFT = 4, 3243fa9dec4Skenny liang MP1_AINACTS = 1 << MP1_AINACTS_SHIFT 3253fa9dec4Skenny liang }; 3263fa9dec4Skenny liang 3273fa9dec4Skenny liang enum { 3283fa9dec4Skenny liang MP1_SW_CG_GEN_SHIFT = 12, 3293fa9dec4Skenny liang MP1_SW_CG_GEN = 1 << MP1_SW_CG_GEN_SHIFT 3303fa9dec4Skenny liang }; 3313fa9dec4Skenny liang 3323fa9dec4Skenny liang enum { 3333fa9dec4Skenny liang MP1_L2RSTDISABLE_SHIFT = 14, 3343fa9dec4Skenny liang MP1_L2RSTDISABLE = 1 << MP1_L2RSTDISABLE_SHIFT 3353fa9dec4Skenny liang }; 3363fa9dec4Skenny liang 337*e419574eSkenny liang /* bus pll divider dcm related */ 338*e419574eSkenny liang enum { 339*e419574eSkenny liang BUS_PLLDIVIDER_DCM_DBC_CNT_0_SHIFT = 11, 340*e419574eSkenny liang BUS_PLLDIV_ARMWFI_DCM_EN_SHIFT = 24, 341*e419574eSkenny liang BUS_PLLDIV_ARMWFE_DCM_EN_SHIFT = 25, 342*e419574eSkenny liang 343*e419574eSkenny liang BUS_PLLDIV_DCM = (1 << BUS_PLLDIVIDER_DCM_DBC_CNT_0_SHIFT) | 344*e419574eSkenny liang (1 << BUS_PLLDIV_ARMWFI_DCM_EN_SHIFT) | 345*e419574eSkenny liang (1 << BUS_PLLDIV_ARMWFE_DCM_EN_SHIFT) 346*e419574eSkenny liang }; 347*e419574eSkenny liang 348*e419574eSkenny liang /* mp0 pll divider dcm related */ 349*e419574eSkenny liang enum { 350*e419574eSkenny liang MP0_PLLDIV_DCM_DBC_CNT_0_SHIFT = 11, 351*e419574eSkenny liang MP0_PLLDIV_ARMWFI_DCM_EN_SHIFT = 24, 352*e419574eSkenny liang MP0_PLLDIV_ARMWFE_DCM_EN_SHIFT = 25, 353*e419574eSkenny liang MP0_PLLDIV_LASTCORE_IDLE_EN_SHIFT = 31, 354*e419574eSkenny liang MP0_PLLDIV_DCM = (1 << MP0_PLLDIV_DCM_DBC_CNT_0_SHIFT) | 355*e419574eSkenny liang (1 << MP0_PLLDIV_ARMWFI_DCM_EN_SHIFT) | 356*e419574eSkenny liang (1 << MP0_PLLDIV_ARMWFE_DCM_EN_SHIFT) | 357*e419574eSkenny liang (1u << MP0_PLLDIV_LASTCORE_IDLE_EN_SHIFT) 358*e419574eSkenny liang }; 359*e419574eSkenny liang 360*e419574eSkenny liang /* mp2 pll divider dcm related */ 361*e419574eSkenny liang enum { 362*e419574eSkenny liang MP2_PLLDIV_DCM_DBC_CNT_0_SHIFT = 11, 363*e419574eSkenny liang MP2_PLLDIV_ARMWFI_DCM_EN_SHIFT = 24, 364*e419574eSkenny liang MP2_PLLDIV_ARMWFE_DCM_EN_SHIFT = 25, 365*e419574eSkenny liang MP2_PLLDIV_LASTCORE_IDLE_EN_SHIFT = 31, 366*e419574eSkenny liang MP2_PLLDIV_DCM = (1 << MP2_PLLDIV_DCM_DBC_CNT_0_SHIFT) | 367*e419574eSkenny liang (1 << MP2_PLLDIV_ARMWFI_DCM_EN_SHIFT) | 368*e419574eSkenny liang (1 << MP2_PLLDIV_ARMWFE_DCM_EN_SHIFT) | 369*e419574eSkenny liang (1u << MP2_PLLDIV_LASTCORE_IDLE_EN_SHIFT) 370*e419574eSkenny liang }; 371*e419574eSkenny liang 372*e419574eSkenny liang /* mcsib dcm related */ 373*e419574eSkenny liang enum { 374*e419574eSkenny liang MCSIB_CACTIVE_SEL_SHIFT = 0, 375*e419574eSkenny liang MCSIB_DCM_EN_SHIFT = 16, 376*e419574eSkenny liang 377*e419574eSkenny liang MCSIB_CACTIVE_SEL_MASK = 0xffff << MCSIB_CACTIVE_SEL_SHIFT, 378*e419574eSkenny liang MCSIB_CACTIVE_SEL = 0xffff << MCSIB_CACTIVE_SEL_SHIFT, 379*e419574eSkenny liang 380*e419574eSkenny liang MCSIB_DCM_MASK = 0xffffu << MCSIB_DCM_EN_SHIFT, 381*e419574eSkenny liang MCSIB_DCM = 0xffffu << MCSIB_DCM_EN_SHIFT, 382*e419574eSkenny liang }; 383*e419574eSkenny liang 384*e419574eSkenny liang /* cci adb400 dcm related */ 385*e419574eSkenny liang enum { 386*e419574eSkenny liang CCI_M0_ADB400_DCM_EN_SHIFT = 0, 387*e419574eSkenny liang CCI_M1_ADB400_DCM_EN_SHIFT = 1, 388*e419574eSkenny liang CCI_M2_ADB400_DCM_EN_SHIFT = 2, 389*e419574eSkenny liang CCI_S2_ADB400_DCM_EN_SHIFT = 3, 390*e419574eSkenny liang CCI_S3_ADB400_DCM_EN_SHIFT = 4, 391*e419574eSkenny liang CCI_S4_ADB400_DCM_EN_SHIFT = 5, 392*e419574eSkenny liang CCI_S5_ADB400_DCM_EN_SHIFT = 6, 393*e419574eSkenny liang ACP_S3_ADB400_DCM_EN_SHIFT = 11, 394*e419574eSkenny liang 395*e419574eSkenny liang CCI_ADB400_DCM_MASK = (1 << CCI_M0_ADB400_DCM_EN_SHIFT) | 396*e419574eSkenny liang (1 << CCI_M1_ADB400_DCM_EN_SHIFT) | 397*e419574eSkenny liang (1 << CCI_M2_ADB400_DCM_EN_SHIFT) | 398*e419574eSkenny liang (1 << CCI_S2_ADB400_DCM_EN_SHIFT) | 399*e419574eSkenny liang (1 << CCI_S4_ADB400_DCM_EN_SHIFT) | 400*e419574eSkenny liang (1 << CCI_S4_ADB400_DCM_EN_SHIFT) | 401*e419574eSkenny liang (1 << CCI_S5_ADB400_DCM_EN_SHIFT) | 402*e419574eSkenny liang (1 << ACP_S3_ADB400_DCM_EN_SHIFT), 403*e419574eSkenny liang CCI_ADB400_DCM = (1 << CCI_M0_ADB400_DCM_EN_SHIFT) | 404*e419574eSkenny liang (1 << CCI_M1_ADB400_DCM_EN_SHIFT) | 405*e419574eSkenny liang (1 << CCI_M2_ADB400_DCM_EN_SHIFT) | 406*e419574eSkenny liang (0 << CCI_S2_ADB400_DCM_EN_SHIFT) | 407*e419574eSkenny liang (0 << CCI_S4_ADB400_DCM_EN_SHIFT) | 408*e419574eSkenny liang (0 << CCI_S4_ADB400_DCM_EN_SHIFT) | 409*e419574eSkenny liang (0 << CCI_S5_ADB400_DCM_EN_SHIFT) | 410*e419574eSkenny liang (1 << ACP_S3_ADB400_DCM_EN_SHIFT) 411*e419574eSkenny liang }; 412*e419574eSkenny liang 413*e419574eSkenny liang /* sync dcm related */ 414*e419574eSkenny liang enum { 415*e419574eSkenny liang CCI_SYNC_DCM_DIV_EN_SHIFT = 0, 416*e419574eSkenny liang CCI_SYNC_DCM_UPDATE_TOG_SHIFT = 1, 417*e419574eSkenny liang CCI_SYNC_DCM_DIV_SEL_SHIFT = 2, 418*e419574eSkenny liang MP0_SYNC_DCM_DIV_EN_SHIFT = 10, 419*e419574eSkenny liang MP0_SYNC_DCM_UPDATE_TOG_SHIFT = 11, 420*e419574eSkenny liang MP0_SYNC_DCM_DIV_SEL_SHIFT = 12, 421*e419574eSkenny liang 422*e419574eSkenny liang SYNC_DCM_MASK = (1 << CCI_SYNC_DCM_DIV_EN_SHIFT) | 423*e419574eSkenny liang (1 << CCI_SYNC_DCM_UPDATE_TOG_SHIFT) | 424*e419574eSkenny liang (0x7f << CCI_SYNC_DCM_DIV_SEL_SHIFT) | 425*e419574eSkenny liang (1 << MP0_SYNC_DCM_DIV_EN_SHIFT) | 426*e419574eSkenny liang (1 << MP0_SYNC_DCM_UPDATE_TOG_SHIFT) | 427*e419574eSkenny liang (0x7f << MP0_SYNC_DCM_DIV_SEL_SHIFT), 428*e419574eSkenny liang SYNC_DCM = (1 << CCI_SYNC_DCM_DIV_EN_SHIFT) | 429*e419574eSkenny liang (1 << CCI_SYNC_DCM_UPDATE_TOG_SHIFT) | 430*e419574eSkenny liang (0 << CCI_SYNC_DCM_DIV_SEL_SHIFT) | 431*e419574eSkenny liang (1 << MP0_SYNC_DCM_DIV_EN_SHIFT) | 432*e419574eSkenny liang (1 << MP0_SYNC_DCM_UPDATE_TOG_SHIFT) | 433*e419574eSkenny liang (0 << MP0_SYNC_DCM_DIV_SEL_SHIFT) 434*e419574eSkenny liang }; 435*e419574eSkenny liang 436*e419574eSkenny liang /* mcu bus dcm related */ 437*e419574eSkenny liang enum { 438*e419574eSkenny liang MCU_BUS_DCM_EN_SHIFT = 8, 439*e419574eSkenny liang MCU_BUS_DCM = 1 << MCU_BUS_DCM_EN_SHIFT 440*e419574eSkenny liang }; 441*e419574eSkenny liang 442*e419574eSkenny liang /* mcusys bus fabric dcm related */ 443*e419574eSkenny liang enum { 444*e419574eSkenny liang ACLK_INFRA_DYNAMIC_CG_EN_SHIFT = 0, 445*e419574eSkenny liang EMI2_ADB400_S_DCM_CTRL_SHIFT = 1, 446*e419574eSkenny liang ACLK_GPU_DYNAMIC_CG_EN_SHIFT = 2, 447*e419574eSkenny liang ACLK_PSYS_DYNAMIC_CG_EN_SHIFT = 3, 448*e419574eSkenny liang MP0_ADB400_S_DCM_CTRL_SHIFT = 4, 449*e419574eSkenny liang MP0_ADB400_M_DCM_CTRL_SHIFT = 5, 450*e419574eSkenny liang MP1_ADB400_S_DCM_CTRL_SHIFT = 6, 451*e419574eSkenny liang MP1_ADB400_M_DCM_CTRL_SHIFT = 7, 452*e419574eSkenny liang EMICLK_EMI_DYNAMIC_CG_EN_SHIFT = 8, 453*e419574eSkenny liang INFRACLK_INFRA_DYNAMIC_CG_EN_SHIFT = 9, 454*e419574eSkenny liang EMICLK_GPU_DYNAMIC_CG_EN_SHIFT = 10, 455*e419574eSkenny liang INFRACLK_PSYS_DYNAMIC_CG_EN_SHIFT = 11, 456*e419574eSkenny liang EMICLK_EMI1_DYNAMIC_CG_EN_SHIFT = 12, 457*e419574eSkenny liang EMI1_ADB400_S_DCM_CTRL_SHIFT = 16, 458*e419574eSkenny liang MP2_ADB400_M_DCM_CTRL_SHIFT = 17, 459*e419574eSkenny liang MP0_ICC_AXI_STREAM_ARCH_CG_SHIFT = 18, 460*e419574eSkenny liang MP1_ICC_AXI_STREAM_ARCH_CG_SHIFT = 19, 461*e419574eSkenny liang MP2_ICC_AXI_STREAM_ARCH_CG_SHIFT = 20, 462*e419574eSkenny liang L2_SHARE_ADB400_DCM_CTRL_SHIFT = 21, 463*e419574eSkenny liang MP1_AGGRESS_DCM_CTRL_SHIFT = 22, 464*e419574eSkenny liang MP0_AGGRESS_DCM_CTRL_SHIFT = 23, 465*e419574eSkenny liang MP0_ADB400_ACP_S_DCM_CTRL_SHIFT = 24, 466*e419574eSkenny liang MP0_ADB400_ACP_M_DCM_CTRL_SHIFT = 25, 467*e419574eSkenny liang MP1_ADB400_ACP_S_DCM_CTRL_SHIFT = 26, 468*e419574eSkenny liang MP1_ADB400_ACP_M_DCM_CTRL_SHIFT = 27, 469*e419574eSkenny liang MP3_ADB400_M_DCM_CTRL_SHIFT = 28, 470*e419574eSkenny liang MP3_ICC_AXI_STREAM_ARCH_CG_SHIFT = 29, 471*e419574eSkenny liang 472*e419574eSkenny liang MCUSYS_BUS_FABRIC_DCM_MASK = (1 << ACLK_INFRA_DYNAMIC_CG_EN_SHIFT) | 473*e419574eSkenny liang (1 << EMI2_ADB400_S_DCM_CTRL_SHIFT) | 474*e419574eSkenny liang (1 << ACLK_GPU_DYNAMIC_CG_EN_SHIFT) | 475*e419574eSkenny liang (1 << ACLK_PSYS_DYNAMIC_CG_EN_SHIFT) | 476*e419574eSkenny liang (1 << MP0_ADB400_S_DCM_CTRL_SHIFT) | 477*e419574eSkenny liang (1 << MP0_ADB400_M_DCM_CTRL_SHIFT) | 478*e419574eSkenny liang (1 << MP1_ADB400_S_DCM_CTRL_SHIFT) | 479*e419574eSkenny liang (1 << MP1_ADB400_M_DCM_CTRL_SHIFT) | 480*e419574eSkenny liang (1 << EMICLK_EMI_DYNAMIC_CG_EN_SHIFT) | 481*e419574eSkenny liang (1 << INFRACLK_INFRA_DYNAMIC_CG_EN_SHIFT) | 482*e419574eSkenny liang (1 << EMICLK_GPU_DYNAMIC_CG_EN_SHIFT) | 483*e419574eSkenny liang (1 << INFRACLK_PSYS_DYNAMIC_CG_EN_SHIFT) | 484*e419574eSkenny liang (1 << EMICLK_EMI1_DYNAMIC_CG_EN_SHIFT) | 485*e419574eSkenny liang (1 << EMI1_ADB400_S_DCM_CTRL_SHIFT) | 486*e419574eSkenny liang (1 << MP2_ADB400_M_DCM_CTRL_SHIFT) | 487*e419574eSkenny liang (1 << MP0_ICC_AXI_STREAM_ARCH_CG_SHIFT) | 488*e419574eSkenny liang (1 << MP1_ICC_AXI_STREAM_ARCH_CG_SHIFT) | 489*e419574eSkenny liang (1 << MP2_ICC_AXI_STREAM_ARCH_CG_SHIFT) | 490*e419574eSkenny liang (1 << L2_SHARE_ADB400_DCM_CTRL_SHIFT) | 491*e419574eSkenny liang (1 << MP1_AGGRESS_DCM_CTRL_SHIFT) | 492*e419574eSkenny liang (1 << MP0_AGGRESS_DCM_CTRL_SHIFT) | 493*e419574eSkenny liang (1 << MP0_ADB400_ACP_S_DCM_CTRL_SHIFT) | 494*e419574eSkenny liang (1 << MP0_ADB400_ACP_M_DCM_CTRL_SHIFT) | 495*e419574eSkenny liang (1 << MP1_ADB400_ACP_S_DCM_CTRL_SHIFT) | 496*e419574eSkenny liang (1 << MP1_ADB400_ACP_M_DCM_CTRL_SHIFT) | 497*e419574eSkenny liang (1 << MP3_ADB400_M_DCM_CTRL_SHIFT) | 498*e419574eSkenny liang (1 << MP3_ICC_AXI_STREAM_ARCH_CG_SHIFT), 499*e419574eSkenny liang 500*e419574eSkenny liang MCUSYS_BUS_FABRIC_DCM = (1 << ACLK_INFRA_DYNAMIC_CG_EN_SHIFT) | 501*e419574eSkenny liang (1 << EMI2_ADB400_S_DCM_CTRL_SHIFT) | 502*e419574eSkenny liang (1 << ACLK_GPU_DYNAMIC_CG_EN_SHIFT) | 503*e419574eSkenny liang (1 << ACLK_PSYS_DYNAMIC_CG_EN_SHIFT) | 504*e419574eSkenny liang (0 << MP0_ADB400_S_DCM_CTRL_SHIFT) | 505*e419574eSkenny liang (0 << MP0_ADB400_M_DCM_CTRL_SHIFT) | 506*e419574eSkenny liang (1 << MP1_ADB400_S_DCM_CTRL_SHIFT) | 507*e419574eSkenny liang (1 << MP1_ADB400_M_DCM_CTRL_SHIFT) | 508*e419574eSkenny liang (1 << EMICLK_EMI_DYNAMIC_CG_EN_SHIFT) | 509*e419574eSkenny liang (1 << INFRACLK_INFRA_DYNAMIC_CG_EN_SHIFT) | 510*e419574eSkenny liang (1 << EMICLK_GPU_DYNAMIC_CG_EN_SHIFT) | 511*e419574eSkenny liang (1 << INFRACLK_PSYS_DYNAMIC_CG_EN_SHIFT) | 512*e419574eSkenny liang (1 << EMICLK_EMI1_DYNAMIC_CG_EN_SHIFT) | 513*e419574eSkenny liang (1 << EMI1_ADB400_S_DCM_CTRL_SHIFT) | 514*e419574eSkenny liang (0 << MP2_ADB400_M_DCM_CTRL_SHIFT) | 515*e419574eSkenny liang (1 << MP0_ICC_AXI_STREAM_ARCH_CG_SHIFT) | 516*e419574eSkenny liang (1 << MP1_ICC_AXI_STREAM_ARCH_CG_SHIFT) | 517*e419574eSkenny liang (1 << MP2_ICC_AXI_STREAM_ARCH_CG_SHIFT) | 518*e419574eSkenny liang (1 << L2_SHARE_ADB400_DCM_CTRL_SHIFT) | 519*e419574eSkenny liang (1 << MP1_AGGRESS_DCM_CTRL_SHIFT) | 520*e419574eSkenny liang (1 << MP0_AGGRESS_DCM_CTRL_SHIFT) | 521*e419574eSkenny liang (1 << MP0_ADB400_ACP_S_DCM_CTRL_SHIFT) | 522*e419574eSkenny liang (1 << MP0_ADB400_ACP_M_DCM_CTRL_SHIFT) | 523*e419574eSkenny liang (1 << MP1_ADB400_ACP_S_DCM_CTRL_SHIFT) | 524*e419574eSkenny liang (1 << MP1_ADB400_ACP_M_DCM_CTRL_SHIFT) | 525*e419574eSkenny liang (1 << MP3_ADB400_M_DCM_CTRL_SHIFT) | 526*e419574eSkenny liang (1 << MP3_ICC_AXI_STREAM_ARCH_CG_SHIFT) 527*e419574eSkenny liang }; 528*e419574eSkenny liang 529*e419574eSkenny liang /* l2c_sram dcm related */ 530*e419574eSkenny liang enum { 531*e419574eSkenny liang L2C_SRAM_DCM_EN_SHIFT = 0, 532*e419574eSkenny liang L2C_SRAM_DCM = 1 << L2C_SRAM_DCM_EN_SHIFT 533*e419574eSkenny liang }; 534*e419574eSkenny liang 535*e419574eSkenny liang /* mcu misc dcm related */ 536*e419574eSkenny liang enum { 537*e419574eSkenny liang MP0_CNTVALUEB_DCM_EN_SHIFT = 0, 538*e419574eSkenny liang MP_CNTVALUEB_DCM_EN = 8, 539*e419574eSkenny liang 540*e419574eSkenny liang CNTVALUEB_DCM = (1 << MP0_CNTVALUEB_DCM_EN_SHIFT) | 541*e419574eSkenny liang (1 << MP_CNTVALUEB_DCM_EN) 542*e419574eSkenny liang }; 543*e419574eSkenny liang 544*e419574eSkenny liang /* sync dcm cluster config related */ 545*e419574eSkenny liang enum { 546*e419574eSkenny liang MP0_SYNC_DCM_STALL_WR_EN_SHIFT = 7, 547*e419574eSkenny liang MCUSYS_MAX_ACCESS_LATENCY_SHIFT = 24, 548*e419574eSkenny liang 549*e419574eSkenny liang MCU0_SYNC_DCM_STALL_WR_EN = 1 << MP0_SYNC_DCM_STALL_WR_EN_SHIFT, 550*e419574eSkenny liang 551*e419574eSkenny liang MCUSYS_MAX_ACCESS_LATENCY_MASK = 0xf << MCUSYS_MAX_ACCESS_LATENCY_SHIFT, 552*e419574eSkenny liang MCUSYS_MAX_ACCESS_LATENCY = 0x5 << MCUSYS_MAX_ACCESS_LATENCY_SHIFT 553*e419574eSkenny liang }; 554*e419574eSkenny liang 555*e419574eSkenny liang /* cpusys rgu dcm related */ 556*e419574eSkenny liang enum { 557*e419574eSkenny liang CPUSYS_RGU_DCM_CONFIG_SHIFT = 0, 558*e419574eSkenny liang 559*e419574eSkenny liang CPUSYS_RGU_DCM_CINFIG = 1 << CPUSYS_RGU_DCM_CONFIG_SHIFT 560*e419574eSkenny liang }; 561*e419574eSkenny liang 562*e419574eSkenny liang /* mp2 sync dcm related */ 563*e419574eSkenny liang enum { 564*e419574eSkenny liang MP2_DCM_EN_SHIFT = 0, 565*e419574eSkenny liang 566*e419574eSkenny liang MP2_DCM_EN = 1 << MP2_DCM_EN_SHIFT 567*e419574eSkenny liang }; 5683fa9dec4Skenny liang #endif /* MT8183_MCUCFG_H */ 569