1*7352f329Skenny liang /* 2*7352f329Skenny liang * Copyright (c) 2019, MediaTek Inc. All rights reserved. 3*7352f329Skenny liang * 4*7352f329Skenny liang * SPDX-License-Identifier: BSD-3-Clause 5*7352f329Skenny liang */ 6*7352f329Skenny liang 7*7352f329Skenny liang #ifndef MTSPMC_PRIVATE_H 8*7352f329Skenny liang #define MTSPMC_PRIVATE_H 9*7352f329Skenny liang 10*7352f329Skenny liang /* 11*7352f329Skenny liang * per_cpu/cluster helper 12*7352f329Skenny liang */ 13*7352f329Skenny liang struct per_cpu_reg { 14*7352f329Skenny liang int cluster_addr; 15*7352f329Skenny liang int cpu_stride; 16*7352f329Skenny liang }; 17*7352f329Skenny liang 18*7352f329Skenny liang #define per_cpu(cluster, cpu, reg) (reg[cluster].cluster_addr + \ 19*7352f329Skenny liang (cpu << reg[cluster].cpu_stride)) 20*7352f329Skenny liang #define per_cluster(cluster, reg) (reg[cluster].cluster_addr) 21*7352f329Skenny liang 22*7352f329Skenny liang /* SPMC related registers */ 23*7352f329Skenny liang #define SPM_POWERON_CONFIG_EN (SPM_BASE + 0x000) 24*7352f329Skenny liang /* bit-fields of SPM_POWERON_CONFIG_EN */ 25*7352f329Skenny liang #define BCLK_CG_EN (1 << 0) 26*7352f329Skenny liang #define MD_BCLK_CG_EN (1 << 1) 27*7352f329Skenny liang #define PROJECT_CODE (0xb16 << 16) 28*7352f329Skenny liang 29*7352f329Skenny liang #define SPM_PWR_STATUS (SPM_BASE + 0x180) 30*7352f329Skenny liang #define SPM_PWR_STATUS_2ND (SPM_BASE + 0x184) 31*7352f329Skenny liang 32*7352f329Skenny liang #define SPM_BYPASS_SPMC (SPM_BASE + 0x2b4) 33*7352f329Skenny liang #define SPM_SPMC_DORMANT_ENABLE (SPM_BASE + 0x2b8) 34*7352f329Skenny liang 35*7352f329Skenny liang #define SPM_MP0_CPUTOP_PWR_CON (SPM_BASE + 0x204) 36*7352f329Skenny liang #define SPM_MP0_CPU0_PWR_CON (SPM_BASE + 0x208) 37*7352f329Skenny liang #define SPM_MP0_CPU1_PWR_CON (SPM_BASE + 0x20C) 38*7352f329Skenny liang #define SPM_MP0_CPU2_PWR_CON (SPM_BASE + 0x210) 39*7352f329Skenny liang #define SPM_MP0_CPU3_PWR_CON (SPM_BASE + 0x214) 40*7352f329Skenny liang #define SPM_MP1_CPUTOP_PWR_CON (SPM_BASE + 0x218) 41*7352f329Skenny liang #define SPM_MP1_CPU0_PWR_CON (SPM_BASE + 0x21C) 42*7352f329Skenny liang #define SPM_MP1_CPU1_PWR_CON (SPM_BASE + 0x220) 43*7352f329Skenny liang #define SPM_MP1_CPU2_PWR_CON (SPM_BASE + 0x224) 44*7352f329Skenny liang #define SPM_MP1_CPU3_PWR_CON (SPM_BASE + 0x228) 45*7352f329Skenny liang #define SPM_MP0_CPUTOP_L2_PDN (SPM_BASE + 0x240) 46*7352f329Skenny liang #define SPM_MP0_CPUTOP_L2_SLEEP_B (SPM_BASE + 0x244) 47*7352f329Skenny liang #define SPM_MP0_CPU0_L1_PDN (SPM_BASE + 0x248) 48*7352f329Skenny liang #define SPM_MP0_CPU1_L1_PDN (SPM_BASE + 0x24C) 49*7352f329Skenny liang #define SPM_MP0_CPU2_L1_PDN (SPM_BASE + 0x250) 50*7352f329Skenny liang #define SPM_MP0_CPU3_L1_PDN (SPM_BASE + 0x254) 51*7352f329Skenny liang #define SPM_MP1_CPUTOP_L2_PDN (SPM_BASE + 0x258) 52*7352f329Skenny liang #define SPM_MP1_CPUTOP_L2_SLEEP_B (SPM_BASE + 0x25C) 53*7352f329Skenny liang #define SPM_MP1_CPU0_L1_PDN (SPM_BASE + 0x260) 54*7352f329Skenny liang #define SPM_MP1_CPU1_L1_PDN (SPM_BASE + 0x264) 55*7352f329Skenny liang #define SPM_MP1_CPU2_L1_PDN (SPM_BASE + 0x268) 56*7352f329Skenny liang #define SPM_MP1_CPU3_L1_PDN (SPM_BASE + 0x26C) 57*7352f329Skenny liang 58*7352f329Skenny liang #define SPM_CPU_EXT_BUCK_ISO (SPM_BASE + 0x290) 59*7352f329Skenny liang /* bit-fields of SPM_CPU_EXT_BUCK_ISO */ 60*7352f329Skenny liang #define MP0_EXT_BUCK_ISO (1 << 0) 61*7352f329Skenny liang #define MP1_EXT_BUCK_ISO (1 << 1) 62*7352f329Skenny liang #define MP_EXT_BUCK_ISO (1 << 2) 63*7352f329Skenny liang 64*7352f329Skenny liang /* bit-fields of SPM_PWR_STATUS */ 65*7352f329Skenny liang #define PWR_STATUS_MD (1 << 0) 66*7352f329Skenny liang #define PWR_STATUS_CONN (1 << 1) 67*7352f329Skenny liang #define PWR_STATUS_DDRPHY (1 << 2) 68*7352f329Skenny liang #define PWR_STATUS_DISP (1 << 3) 69*7352f329Skenny liang #define PWR_STATUS_MFG (1 << 4) 70*7352f329Skenny liang #define PWR_STATUS_ISP (1 << 5) 71*7352f329Skenny liang #define PWR_STATUS_INFRA (1 << 6) 72*7352f329Skenny liang #define PWR_STATUS_VDEC (1 << 7) 73*7352f329Skenny liang #define PWR_STATUS_MP0_CPUTOP (1 << 8) 74*7352f329Skenny liang #define PWR_STATUS_MP0_CPU0 (1 << 9) 75*7352f329Skenny liang #define PWR_STATUS_MP0_CPU1 (1 << 10) 76*7352f329Skenny liang #define PWR_STATUS_MP0_CPU2 (1 << 11) 77*7352f329Skenny liang #define PWR_STATUS_MP0_CPU3 (1 << 12) 78*7352f329Skenny liang #define PWR_STATUS_MCUSYS (1 << 14) 79*7352f329Skenny liang #define PWR_STATUS_MP1_CPUTOP (1 << 15) 80*7352f329Skenny liang #define PWR_STATUS_MP1_CPU0 (1 << 16) 81*7352f329Skenny liang #define PWR_STATUS_MP1_CPU1 (1 << 17) 82*7352f329Skenny liang #define PWR_STATUS_MP1_CPU2 (1 << 18) 83*7352f329Skenny liang #define PWR_STATUS_MP1_CPU3 (1 << 19) 84*7352f329Skenny liang #define PWR_STATUS_VEN (1 << 21) 85*7352f329Skenny liang #define PWR_STATUS_MFG_ASYNC (1 << 23) 86*7352f329Skenny liang #define PWR_STATUS_AUDIO (1 << 24) 87*7352f329Skenny liang #define PWR_STATUS_C2K (1 << 28) 88*7352f329Skenny liang #define PWR_STATUS_MD_INFRA (1 << 29) 89*7352f329Skenny liang 90*7352f329Skenny liang 91*7352f329Skenny liang /* bit-fields of SPM_*_PWR_CON */ 92*7352f329Skenny liang #define PWRCTRL_PWR_RST_B (1 << 0) 93*7352f329Skenny liang #define PWRCTRL_PWR_ISO (1 << 1) 94*7352f329Skenny liang #define PWRCTRL_PWR_ON (1 << 2) 95*7352f329Skenny liang #define PWRCTRL_PWR_ON_2ND (1 << 3) 96*7352f329Skenny liang #define PWRCTRL_PWR_CLK_DIS (1 << 4) 97*7352f329Skenny liang #define PWRCTRL_PWR_SRAM_CKISO (1 << 5) 98*7352f329Skenny liang #define PWRCTRL_PWR_SRAM_ISOINT_B (1 << 6) 99*7352f329Skenny liang #define PWRCTRL_PWR_SRAM_PD_SLPB_CLAMP (1 << 7) 100*7352f329Skenny liang #define PWRCTRL_PWR_SRAM_PDN (1 << 8) 101*7352f329Skenny liang #define PWRCTRL_PWR_SRAM_SLEEP_B (1 << 12) 102*7352f329Skenny liang #define PWRCTRL_PWR_SRAM_PDN_ACK (1 << 24) 103*7352f329Skenny liang #define PWRCTRL_PWR_SRAM_SLEEP_B_ACK (1 << 28) 104*7352f329Skenny liang 105*7352f329Skenny liang /* per_cpu registers for SPM_MP?_CPU?_PWR_CON */ 106*7352f329Skenny liang static const struct per_cpu_reg SPM_CPU_PWR[] = { 107*7352f329Skenny liang [0] = { .cluster_addr = SPM_MP0_CPU0_PWR_CON, .cpu_stride = 2 }, 108*7352f329Skenny liang [1] = { .cluster_addr = SPM_MP1_CPU0_PWR_CON, .cpu_stride = 2 }, 109*7352f329Skenny liang }; 110*7352f329Skenny liang 111*7352f329Skenny liang /* per_cluster registers for SPM_MP?_CPUTOP_PWR_CON */ 112*7352f329Skenny liang static const struct per_cpu_reg SPM_CLUSTER_PWR[] = { 113*7352f329Skenny liang [0] = { .cluster_addr = SPM_MP0_CPUTOP_PWR_CON }, 114*7352f329Skenny liang [1] = { .cluster_addr = SPM_MP1_CPUTOP_PWR_CON }, 115*7352f329Skenny liang }; 116*7352f329Skenny liang 117*7352f329Skenny liang /* APB Module infracfg_ao */ 118*7352f329Skenny liang #define INFRA_TOPAXI_PROTECTEN_1 (INFRACFG_AO_BASE + 0x250) 119*7352f329Skenny liang #define INFRA_TOPAXI_PROTECTEN_STA1_1 (INFRACFG_AO_BASE + 0x258) 120*7352f329Skenny liang #define INFRA_TOPAXI_PROTECTEN_1_SET (INFRACFG_AO_BASE + 0x2A8) 121*7352f329Skenny liang #define INFRA_TOPAXI_PROTECTEN_1_CLR (INFRACFG_AO_BASE + 0x2AC) 122*7352f329Skenny liang 123*7352f329Skenny liang /* bit-fields of INFRA_TOPAXI_PROTECTEN_1_SET */ 124*7352f329Skenny liang #define MP0_CPUTOP_PROT_STEP1_0_MASK ((1 << 10)|(1 << 12)| \ 125*7352f329Skenny liang (1 << 13)|(1 << 26)) 126*7352f329Skenny liang #define MP1_CPUTOP_PROT_STEP1_0_MASK ((1 << 11)|(1 << 14)| \ 127*7352f329Skenny liang (1 << 15)|(1 << 27)) 128*7352f329Skenny liang 129*7352f329Skenny liang /* bit-fields of INFRA_TOPAXI_PROTECTEN_STA1_1 */ 130*7352f329Skenny liang #define MP0_CPUTOP_PROT_STEP1_0_ACK_MASK ((1 << 10)|(1 << 12)| \ 131*7352f329Skenny liang (1 << 13)|(1 << 26)) 132*7352f329Skenny liang #define MP1_CPUTOP_PROT_STEP1_0_ACK_MASK ((1 << 11)|(1 << 14)| \ 133*7352f329Skenny liang (1 << 15)|(1 << 27)) 134*7352f329Skenny liang 135*7352f329Skenny liang 136*7352f329Skenny liang /* 137*7352f329Skenny liang * MCU configuration registers 138*7352f329Skenny liang */ 139*7352f329Skenny liang #define MCUCFG_MP0_AXI_CONFIG ((uintptr_t)&mt8183_mcucfg->mp0_axi_config) 140*7352f329Skenny liang #define MCUCFG_MP1_AXI_CONFIG ((uintptr_t)&mt8183_mcucfg->mp1_axi_config) 141*7352f329Skenny liang /* bit-fields of MCUCFG_MP?_AXI_CONFIG */ 142*7352f329Skenny liang #define MCUCFG_AXI_CONFIG_BROADCASTINNER (1 << 0) 143*7352f329Skenny liang #define MCUCFG_AXI_CONFIG_BROADCASTOUTER (1 << 1) 144*7352f329Skenny liang #define MCUCFG_AXI_CONFIG_BROADCASTCACHEMAINT (1 << 2) 145*7352f329Skenny liang #define MCUCFG_AXI_CONFIG_SYSBARDISABLE (1 << 3) 146*7352f329Skenny liang #define MCUCFG_AXI_CONFIG_ACINACTM (1 << 4) 147*7352f329Skenny liang #define MCUCFG_AXI_CONFIG_AINACTS (1 << 5) 148*7352f329Skenny liang 149*7352f329Skenny liang /* per_cpu registers for MCUCFG_MP?_AXI_CONFIG */ 150*7352f329Skenny liang static const struct per_cpu_reg MCUCFG_SCUCTRL[] = { 151*7352f329Skenny liang [0] = { .cluster_addr = MCUCFG_MP0_AXI_CONFIG }, 152*7352f329Skenny liang [1] = { .cluster_addr = MCUCFG_MP1_AXI_CONFIG }, 153*7352f329Skenny liang }; 154*7352f329Skenny liang 155*7352f329Skenny liang #define MCUCFG_MP0_MISC_CONFIG2 ((uintptr_t)&mt8183_mcucfg->mp0_misc_config[2]) 156*7352f329Skenny liang #define MCUCFG_MP0_MISC_CONFIG3 ((uintptr_t)&mt8183_mcucfg->mp0_misc_config[3]) 157*7352f329Skenny liang #define MCUCFG_MP1_MISC_CONFIG2 ((uintptr_t)&mt8183_mcucfg->mp1_misc_config[2]) 158*7352f329Skenny liang #define MCUCFG_MP1_MISC_CONFIG3 ((uintptr_t)&mt8183_mcucfg->mp1_misc_config[3]) 159*7352f329Skenny liang 160*7352f329Skenny liang #define MCUCFG_CPUSYS0_SPARKVRETCNTRL (MCUCFG_BASE + 0x1c00) 161*7352f329Skenny liang /* bit-fields of MCUCFG_CPUSYS0_SPARKVRETCNTRL */ 162*7352f329Skenny liang #define CPU0_SPARK_VRET_CTRL (0x3f << 0) 163*7352f329Skenny liang #define CPU1_SPARK_VRET_CTRL (0x3f << 8) 164*7352f329Skenny liang #define CPU2_SPARK_VRET_CTRL (0x3f << 16) 165*7352f329Skenny liang #define CPU3_SPARK_VRET_CTRL (0x3f << 24) 166*7352f329Skenny liang 167*7352f329Skenny liang /* SPARK control in little cores */ 168*7352f329Skenny liang #define MCUCFG_CPUSYS0_CPU0_SPMC_CTL (MCUCFG_BASE + 0x1c30) 169*7352f329Skenny liang #define MCUCFG_CPUSYS0_CPU1_SPMC_CTL (MCUCFG_BASE + 0x1c34) 170*7352f329Skenny liang #define MCUCFG_CPUSYS0_CPU2_SPMC_CTL (MCUCFG_BASE + 0x1c38) 171*7352f329Skenny liang #define MCUCFG_CPUSYS0_CPU3_SPMC_CTL (MCUCFG_BASE + 0x1c3c) 172*7352f329Skenny liang /* bit-fields of MCUCFG_CPUSYS0_CPU?_SPMC_CTL */ 173*7352f329Skenny liang #define SW_SPARK_EN (1 << 0) 174*7352f329Skenny liang #define SW_NO_WAIT_Q (1 << 1) 175*7352f329Skenny liang 176*7352f329Skenny liang /* the MCUCFG which BIG cores used is at (MCUCFG_BASE + 0x2000) */ 177*7352f329Skenny liang #define MCUCFG_MP2_BASE (MCUCFG_BASE + 0x2000) 178*7352f329Skenny liang #define MCUCFG_MP2_PWR_RST_CTL (MCUCFG_MP2_BASE + 0x8) 179*7352f329Skenny liang /* bit-fields of MCUCFG_MP2_PWR_RST_CTL */ 180*7352f329Skenny liang #define SW_RST_B (1 << 0) 181*7352f329Skenny liang #define TOPAON_APB_MASK (1 << 1) 182*7352f329Skenny liang 183*7352f329Skenny liang #define MCUCFG_MP2_CPUCFG (MCUCFG_MP2_BASE + 0x208) 184*7352f329Skenny liang 185*7352f329Skenny liang #define MCUCFG_MP2_RVADDR0 (MCUCFG_MP2_BASE + 0x290) 186*7352f329Skenny liang #define MCUCFG_MP2_RVADDR1 (MCUCFG_MP2_BASE + 0x298) 187*7352f329Skenny liang #define MCUCFG_MP2_RVADDR2 (MCUCFG_MP2_BASE + 0x2c0) 188*7352f329Skenny liang #define MCUCFG_MP2_RVADDR3 (MCUCFG_MP2_BASE + 0x2c8) 189*7352f329Skenny liang 190*7352f329Skenny liang /* SPMC control */ 191*7352f329Skenny liang #define MCUCFG_MP0_SPMC (MCUCFG_BASE + 0x788) 192*7352f329Skenny liang #define MCUCFG_MP2_SPMC (MCUCFG_MP2_BASE + 0x2a0) 193*7352f329Skenny liang #define MCUCFG_MP2_COQ (MCUCFG_MP2_BASE + 0x2bC) 194*7352f329Skenny liang 195*7352f329Skenny liang /* per_cpu registers for MCUCFG_MP?_MISC_CONFIG2 */ 196*7352f329Skenny liang static const struct per_cpu_reg MCUCFG_BOOTADDR[] = { 197*7352f329Skenny liang [0] = { .cluster_addr = MCUCFG_MP0_MISC_CONFIG2, .cpu_stride = 3 }, 198*7352f329Skenny liang }; 199*7352f329Skenny liang 200*7352f329Skenny liang /* per_cpu registers for MCUCFG_MP?_MISC_CONFIG3 */ 201*7352f329Skenny liang static const struct per_cpu_reg MCUCFG_INITARCH[] = { 202*7352f329Skenny liang [0] = { .cluster_addr = MCUCFG_MP0_MISC_CONFIG3 }, 203*7352f329Skenny liang [1] = { .cluster_addr = MCUCFG_MP2_CPUCFG }, 204*7352f329Skenny liang }; 205*7352f329Skenny liang 206*7352f329Skenny liang /* SPARK control in BIG cores */ 207*7352f329Skenny liang #define MCUCFG_MP2_PTP3_CPU0_SPMC0 (MCUCFG_MP2_BASE + 0x430) 208*7352f329Skenny liang #define MCUCFG_MP2_PTP3_CPU0_SPMC1 (MCUCFG_MP2_BASE + 0x434) 209*7352f329Skenny liang #define MCUCFG_MP2_PTP3_CPU1_SPMC0 (MCUCFG_MP2_BASE + 0x438) 210*7352f329Skenny liang #define MCUCFG_MP2_PTP3_CPU1_SPMC1 (MCUCFG_MP2_BASE + 0x43c) 211*7352f329Skenny liang #define MCUCFG_MP2_PTP3_CPU2_SPMC0 (MCUCFG_MP2_BASE + 0x440) 212*7352f329Skenny liang #define MCUCFG_MP2_PTP3_CPU2_SPMC1 (MCUCFG_MP2_BASE + 0x444) 213*7352f329Skenny liang #define MCUCFG_MP2_PTP3_CPU3_SPMC0 (MCUCFG_MP2_BASE + 0x448) 214*7352f329Skenny liang #define MCUCFG_MP2_PTP3_CPU3_SPMC1 (MCUCFG_MP2_BASE + 0x44c) 215*7352f329Skenny liang /* bit-fields of MCUCFG_MP2_PTP3_CPU?_SPMC? */ 216*7352f329Skenny liang #define SW_SPARK_EN (1 << 0) 217*7352f329Skenny liang #define SW_NO_WAIT_Q (1 << 1) 218*7352f329Skenny liang 219*7352f329Skenny liang #define MCUCFG_MP2_SPARK2LDO (MCUCFG_MP2_BASE + 0x700) 220*7352f329Skenny liang /* bit-fields of MCUCFG_MP2_SPARK2LDO */ 221*7352f329Skenny liang #define SPARK_VRET_CTRL (0x3f << 0) 222*7352f329Skenny liang #define CPU0_SPARK_LDO_AMUXSEL (0xf << 6) 223*7352f329Skenny liang #define CPU1_SPARK_LDO_AMUXSEL (0xf << 10) 224*7352f329Skenny liang #define CPU2_SPARK_LDO_AMUXSEL (0xf << 14) 225*7352f329Skenny liang #define CPU3_SPARK_LDO_AMUXSEL (0xf << 18) 226*7352f329Skenny liang 227*7352f329Skenny liang /* per_cpu registers for SPARK */ 228*7352f329Skenny liang static const struct per_cpu_reg MCUCFG_SPARK[] = { 229*7352f329Skenny liang [0] = { .cluster_addr = MCUCFG_CPUSYS0_CPU0_SPMC_CTL, .cpu_stride = 2 }, 230*7352f329Skenny liang [1] = { .cluster_addr = MCUCFG_MP2_PTP3_CPU0_SPMC0, .cpu_stride = 3 }, 231*7352f329Skenny liang }; 232*7352f329Skenny liang 233*7352f329Skenny liang /* per_cpu registers for SPARK2LDO */ 234*7352f329Skenny liang static const struct per_cpu_reg MCUCFG_SPARK2LDO[] = { 235*7352f329Skenny liang [0] = { .cluster_addr = MCUCFG_CPUSYS0_SPARKVRETCNTRL }, 236*7352f329Skenny liang [1] = { .cluster_addr = MCUCFG_MP2_SPARK2LDO }, 237*7352f329Skenny liang }; 238*7352f329Skenny liang 239*7352f329Skenny liang #endif /* MTSPMC_PRIVATE_H */ 240