17352f329Skenny liang /* 27352f329Skenny liang * Copyright (c) 2019, MediaTek Inc. All rights reserved. 37352f329Skenny liang * 47352f329Skenny liang * SPDX-License-Identifier: BSD-3-Clause 57352f329Skenny liang */ 67352f329Skenny liang 77352f329Skenny liang #ifndef MTSPMC_PRIVATE_H 87352f329Skenny liang #define MTSPMC_PRIVATE_H 97352f329Skenny liang 107352f329Skenny liang /* 117352f329Skenny liang * per_cpu/cluster helper 127352f329Skenny liang */ 137352f329Skenny liang struct per_cpu_reg { 147352f329Skenny liang int cluster_addr; 157352f329Skenny liang int cpu_stride; 167352f329Skenny liang }; 177352f329Skenny liang 187352f329Skenny liang #define per_cpu(cluster, cpu, reg) (reg[cluster].cluster_addr + \ 197352f329Skenny liang (cpu << reg[cluster].cpu_stride)) 207352f329Skenny liang #define per_cluster(cluster, reg) (reg[cluster].cluster_addr) 217352f329Skenny liang 227352f329Skenny liang /* SPMC related registers */ 237352f329Skenny liang #define SPM_POWERON_CONFIG_EN (SPM_BASE + 0x000) 247352f329Skenny liang /* bit-fields of SPM_POWERON_CONFIG_EN */ 257352f329Skenny liang #define BCLK_CG_EN (1 << 0) 267352f329Skenny liang #define MD_BCLK_CG_EN (1 << 1) 277352f329Skenny liang #define PROJECT_CODE (0xb16 << 16) 287352f329Skenny liang 297352f329Skenny liang #define SPM_PWR_STATUS (SPM_BASE + 0x180) 307352f329Skenny liang #define SPM_PWR_STATUS_2ND (SPM_BASE + 0x184) 317352f329Skenny liang 327352f329Skenny liang #define SPM_BYPASS_SPMC (SPM_BASE + 0x2b4) 337352f329Skenny liang #define SPM_SPMC_DORMANT_ENABLE (SPM_BASE + 0x2b8) 347352f329Skenny liang 357352f329Skenny liang #define SPM_MP0_CPUTOP_PWR_CON (SPM_BASE + 0x204) 367352f329Skenny liang #define SPM_MP0_CPU0_PWR_CON (SPM_BASE + 0x208) 377352f329Skenny liang #define SPM_MP0_CPU1_PWR_CON (SPM_BASE + 0x20C) 387352f329Skenny liang #define SPM_MP0_CPU2_PWR_CON (SPM_BASE + 0x210) 397352f329Skenny liang #define SPM_MP0_CPU3_PWR_CON (SPM_BASE + 0x214) 407352f329Skenny liang #define SPM_MP1_CPUTOP_PWR_CON (SPM_BASE + 0x218) 417352f329Skenny liang #define SPM_MP1_CPU0_PWR_CON (SPM_BASE + 0x21C) 427352f329Skenny liang #define SPM_MP1_CPU1_PWR_CON (SPM_BASE + 0x220) 437352f329Skenny liang #define SPM_MP1_CPU2_PWR_CON (SPM_BASE + 0x224) 447352f329Skenny liang #define SPM_MP1_CPU3_PWR_CON (SPM_BASE + 0x228) 457352f329Skenny liang #define SPM_MP0_CPUTOP_L2_PDN (SPM_BASE + 0x240) 467352f329Skenny liang #define SPM_MP0_CPUTOP_L2_SLEEP_B (SPM_BASE + 0x244) 477352f329Skenny liang #define SPM_MP0_CPU0_L1_PDN (SPM_BASE + 0x248) 487352f329Skenny liang #define SPM_MP0_CPU1_L1_PDN (SPM_BASE + 0x24C) 497352f329Skenny liang #define SPM_MP0_CPU2_L1_PDN (SPM_BASE + 0x250) 507352f329Skenny liang #define SPM_MP0_CPU3_L1_PDN (SPM_BASE + 0x254) 517352f329Skenny liang #define SPM_MP1_CPUTOP_L2_PDN (SPM_BASE + 0x258) 527352f329Skenny liang #define SPM_MP1_CPUTOP_L2_SLEEP_B (SPM_BASE + 0x25C) 537352f329Skenny liang #define SPM_MP1_CPU0_L1_PDN (SPM_BASE + 0x260) 547352f329Skenny liang #define SPM_MP1_CPU1_L1_PDN (SPM_BASE + 0x264) 557352f329Skenny liang #define SPM_MP1_CPU2_L1_PDN (SPM_BASE + 0x268) 567352f329Skenny liang #define SPM_MP1_CPU3_L1_PDN (SPM_BASE + 0x26C) 577352f329Skenny liang 587352f329Skenny liang #define SPM_CPU_EXT_BUCK_ISO (SPM_BASE + 0x290) 597352f329Skenny liang /* bit-fields of SPM_CPU_EXT_BUCK_ISO */ 607352f329Skenny liang #define MP0_EXT_BUCK_ISO (1 << 0) 617352f329Skenny liang #define MP1_EXT_BUCK_ISO (1 << 1) 627352f329Skenny liang #define MP_EXT_BUCK_ISO (1 << 2) 637352f329Skenny liang 647352f329Skenny liang /* bit-fields of SPM_PWR_STATUS */ 657352f329Skenny liang #define PWR_STATUS_MD (1 << 0) 667352f329Skenny liang #define PWR_STATUS_CONN (1 << 1) 677352f329Skenny liang #define PWR_STATUS_DDRPHY (1 << 2) 687352f329Skenny liang #define PWR_STATUS_DISP (1 << 3) 697352f329Skenny liang #define PWR_STATUS_MFG (1 << 4) 707352f329Skenny liang #define PWR_STATUS_ISP (1 << 5) 717352f329Skenny liang #define PWR_STATUS_INFRA (1 << 6) 727352f329Skenny liang #define PWR_STATUS_VDEC (1 << 7) 737352f329Skenny liang #define PWR_STATUS_MP0_CPUTOP (1 << 8) 747352f329Skenny liang #define PWR_STATUS_MP0_CPU0 (1 << 9) 757352f329Skenny liang #define PWR_STATUS_MP0_CPU1 (1 << 10) 767352f329Skenny liang #define PWR_STATUS_MP0_CPU2 (1 << 11) 777352f329Skenny liang #define PWR_STATUS_MP0_CPU3 (1 << 12) 787352f329Skenny liang #define PWR_STATUS_MCUSYS (1 << 14) 797352f329Skenny liang #define PWR_STATUS_MP1_CPUTOP (1 << 15) 807352f329Skenny liang #define PWR_STATUS_MP1_CPU0 (1 << 16) 817352f329Skenny liang #define PWR_STATUS_MP1_CPU1 (1 << 17) 827352f329Skenny liang #define PWR_STATUS_MP1_CPU2 (1 << 18) 837352f329Skenny liang #define PWR_STATUS_MP1_CPU3 (1 << 19) 847352f329Skenny liang #define PWR_STATUS_VEN (1 << 21) 857352f329Skenny liang #define PWR_STATUS_MFG_ASYNC (1 << 23) 867352f329Skenny liang #define PWR_STATUS_AUDIO (1 << 24) 877352f329Skenny liang #define PWR_STATUS_C2K (1 << 28) 887352f329Skenny liang #define PWR_STATUS_MD_INFRA (1 << 29) 897352f329Skenny liang 907352f329Skenny liang 917352f329Skenny liang /* bit-fields of SPM_*_PWR_CON */ 927352f329Skenny liang #define PWRCTRL_PWR_RST_B (1 << 0) 937352f329Skenny liang #define PWRCTRL_PWR_ISO (1 << 1) 947352f329Skenny liang #define PWRCTRL_PWR_ON (1 << 2) 957352f329Skenny liang #define PWRCTRL_PWR_ON_2ND (1 << 3) 967352f329Skenny liang #define PWRCTRL_PWR_CLK_DIS (1 << 4) 977352f329Skenny liang #define PWRCTRL_PWR_SRAM_CKISO (1 << 5) 987352f329Skenny liang #define PWRCTRL_PWR_SRAM_ISOINT_B (1 << 6) 997352f329Skenny liang #define PWRCTRL_PWR_SRAM_PD_SLPB_CLAMP (1 << 7) 1007352f329Skenny liang #define PWRCTRL_PWR_SRAM_PDN (1 << 8) 1017352f329Skenny liang #define PWRCTRL_PWR_SRAM_SLEEP_B (1 << 12) 1027352f329Skenny liang #define PWRCTRL_PWR_SRAM_PDN_ACK (1 << 24) 1037352f329Skenny liang #define PWRCTRL_PWR_SRAM_SLEEP_B_ACK (1 << 28) 1047352f329Skenny liang 1057352f329Skenny liang /* per_cpu registers for SPM_MP?_CPU?_PWR_CON */ 1067352f329Skenny liang static const struct per_cpu_reg SPM_CPU_PWR[] = { 1077352f329Skenny liang [0] = { .cluster_addr = SPM_MP0_CPU0_PWR_CON, .cpu_stride = 2 }, 1087352f329Skenny liang [1] = { .cluster_addr = SPM_MP1_CPU0_PWR_CON, .cpu_stride = 2 }, 1097352f329Skenny liang }; 1107352f329Skenny liang 1117352f329Skenny liang /* per_cluster registers for SPM_MP?_CPUTOP_PWR_CON */ 1127352f329Skenny liang static const struct per_cpu_reg SPM_CLUSTER_PWR[] = { 1137352f329Skenny liang [0] = { .cluster_addr = SPM_MP0_CPUTOP_PWR_CON }, 1147352f329Skenny liang [1] = { .cluster_addr = SPM_MP1_CPUTOP_PWR_CON }, 1157352f329Skenny liang }; 1167352f329Skenny liang 1177352f329Skenny liang /* APB Module infracfg_ao */ 1187352f329Skenny liang #define INFRA_TOPAXI_PROTECTEN_1 (INFRACFG_AO_BASE + 0x250) 1197352f329Skenny liang #define INFRA_TOPAXI_PROTECTEN_STA1_1 (INFRACFG_AO_BASE + 0x258) 1207352f329Skenny liang #define INFRA_TOPAXI_PROTECTEN_1_SET (INFRACFG_AO_BASE + 0x2A8) 1217352f329Skenny liang #define INFRA_TOPAXI_PROTECTEN_1_CLR (INFRACFG_AO_BASE + 0x2AC) 1227352f329Skenny liang 1237352f329Skenny liang /* bit-fields of INFRA_TOPAXI_PROTECTEN_1_SET */ 1247352f329Skenny liang #define MP0_CPUTOP_PROT_STEP1_0_MASK ((1 << 10)|(1 << 12)| \ 1257352f329Skenny liang (1 << 13)|(1 << 26)) 1267352f329Skenny liang #define MP1_CPUTOP_PROT_STEP1_0_MASK ((1 << 11)|(1 << 14)| \ 1277352f329Skenny liang (1 << 15)|(1 << 27)) 1287352f329Skenny liang 1297352f329Skenny liang /* bit-fields of INFRA_TOPAXI_PROTECTEN_STA1_1 */ 1307352f329Skenny liang #define MP0_CPUTOP_PROT_STEP1_0_ACK_MASK ((1 << 10)|(1 << 12)| \ 1317352f329Skenny liang (1 << 13)|(1 << 26)) 1327352f329Skenny liang #define MP1_CPUTOP_PROT_STEP1_0_ACK_MASK ((1 << 11)|(1 << 14)| \ 1337352f329Skenny liang (1 << 15)|(1 << 27)) 1347352f329Skenny liang 1357352f329Skenny liang 1367352f329Skenny liang /* 1377352f329Skenny liang * MCU configuration registers 1387352f329Skenny liang */ 139*e419574eSkenny liang 1407352f329Skenny liang /* bit-fields of MCUCFG_MP?_AXI_CONFIG */ 1417352f329Skenny liang #define MCUCFG_AXI_CONFIG_BROADCASTINNER (1 << 0) 1427352f329Skenny liang #define MCUCFG_AXI_CONFIG_BROADCASTOUTER (1 << 1) 1437352f329Skenny liang #define MCUCFG_AXI_CONFIG_BROADCASTCACHEMAINT (1 << 2) 1447352f329Skenny liang #define MCUCFG_AXI_CONFIG_SYSBARDISABLE (1 << 3) 1457352f329Skenny liang #define MCUCFG_AXI_CONFIG_ACINACTM (1 << 4) 1467352f329Skenny liang #define MCUCFG_AXI_CONFIG_AINACTS (1 << 5) 1477352f329Skenny liang 1487352f329Skenny liang 1497352f329Skenny liang #define MCUCFG_MP0_MISC_CONFIG2 ((uintptr_t)&mt8183_mcucfg->mp0_misc_config[2]) 1507352f329Skenny liang #define MCUCFG_MP0_MISC_CONFIG3 ((uintptr_t)&mt8183_mcucfg->mp0_misc_config[3]) 1517352f329Skenny liang #define MCUCFG_MP1_MISC_CONFIG2 ((uintptr_t)&mt8183_mcucfg->mp1_misc_config[2]) 1527352f329Skenny liang #define MCUCFG_MP1_MISC_CONFIG3 ((uintptr_t)&mt8183_mcucfg->mp1_misc_config[3]) 1537352f329Skenny liang 1547352f329Skenny liang #define MCUCFG_CPUSYS0_SPARKVRETCNTRL (MCUCFG_BASE + 0x1c00) 1557352f329Skenny liang /* bit-fields of MCUCFG_CPUSYS0_SPARKVRETCNTRL */ 1567352f329Skenny liang #define CPU0_SPARK_VRET_CTRL (0x3f << 0) 1577352f329Skenny liang #define CPU1_SPARK_VRET_CTRL (0x3f << 8) 1587352f329Skenny liang #define CPU2_SPARK_VRET_CTRL (0x3f << 16) 1597352f329Skenny liang #define CPU3_SPARK_VRET_CTRL (0x3f << 24) 1607352f329Skenny liang 1617352f329Skenny liang /* SPARK control in little cores */ 1627352f329Skenny liang #define MCUCFG_CPUSYS0_CPU0_SPMC_CTL (MCUCFG_BASE + 0x1c30) 1637352f329Skenny liang #define MCUCFG_CPUSYS0_CPU1_SPMC_CTL (MCUCFG_BASE + 0x1c34) 1647352f329Skenny liang #define MCUCFG_CPUSYS0_CPU2_SPMC_CTL (MCUCFG_BASE + 0x1c38) 1657352f329Skenny liang #define MCUCFG_CPUSYS0_CPU3_SPMC_CTL (MCUCFG_BASE + 0x1c3c) 1667352f329Skenny liang /* bit-fields of MCUCFG_CPUSYS0_CPU?_SPMC_CTL */ 1677352f329Skenny liang #define SW_SPARK_EN (1 << 0) 1687352f329Skenny liang #define SW_NO_WAIT_Q (1 << 1) 1697352f329Skenny liang 1707352f329Skenny liang /* the MCUCFG which BIG cores used is at (MCUCFG_BASE + 0x2000) */ 1717352f329Skenny liang #define MCUCFG_MP2_BASE (MCUCFG_BASE + 0x2000) 1727352f329Skenny liang #define MCUCFG_MP2_PWR_RST_CTL (MCUCFG_MP2_BASE + 0x8) 1737352f329Skenny liang /* bit-fields of MCUCFG_MP2_PWR_RST_CTL */ 1747352f329Skenny liang #define SW_RST_B (1 << 0) 1757352f329Skenny liang #define TOPAON_APB_MASK (1 << 1) 1767352f329Skenny liang 1777352f329Skenny liang #define MCUCFG_MP2_CPUCFG (MCUCFG_MP2_BASE + 0x208) 1787352f329Skenny liang 1797352f329Skenny liang #define MCUCFG_MP2_RVADDR0 (MCUCFG_MP2_BASE + 0x290) 1807352f329Skenny liang #define MCUCFG_MP2_RVADDR1 (MCUCFG_MP2_BASE + 0x298) 1817352f329Skenny liang #define MCUCFG_MP2_RVADDR2 (MCUCFG_MP2_BASE + 0x2c0) 1827352f329Skenny liang #define MCUCFG_MP2_RVADDR3 (MCUCFG_MP2_BASE + 0x2c8) 1837352f329Skenny liang 1847352f329Skenny liang /* SPMC control */ 1857352f329Skenny liang #define MCUCFG_MP0_SPMC (MCUCFG_BASE + 0x788) 1867352f329Skenny liang #define MCUCFG_MP2_SPMC (MCUCFG_MP2_BASE + 0x2a0) 1877352f329Skenny liang #define MCUCFG_MP2_COQ (MCUCFG_MP2_BASE + 0x2bC) 1887352f329Skenny liang 1897352f329Skenny liang /* per_cpu registers for MCUCFG_MP?_MISC_CONFIG2 */ 1907352f329Skenny liang static const struct per_cpu_reg MCUCFG_BOOTADDR[] = { 1917352f329Skenny liang [0] = { .cluster_addr = MCUCFG_MP0_MISC_CONFIG2, .cpu_stride = 3 }, 1927352f329Skenny liang }; 1937352f329Skenny liang 1947352f329Skenny liang /* per_cpu registers for MCUCFG_MP?_MISC_CONFIG3 */ 1957352f329Skenny liang static const struct per_cpu_reg MCUCFG_INITARCH[] = { 1967352f329Skenny liang [0] = { .cluster_addr = MCUCFG_MP0_MISC_CONFIG3 }, 1977352f329Skenny liang [1] = { .cluster_addr = MCUCFG_MP2_CPUCFG }, 1987352f329Skenny liang }; 1997352f329Skenny liang 2007352f329Skenny liang /* SPARK control in BIG cores */ 2017352f329Skenny liang #define MCUCFG_MP2_PTP3_CPU0_SPMC0 (MCUCFG_MP2_BASE + 0x430) 2027352f329Skenny liang #define MCUCFG_MP2_PTP3_CPU0_SPMC1 (MCUCFG_MP2_BASE + 0x434) 2037352f329Skenny liang #define MCUCFG_MP2_PTP3_CPU1_SPMC0 (MCUCFG_MP2_BASE + 0x438) 2047352f329Skenny liang #define MCUCFG_MP2_PTP3_CPU1_SPMC1 (MCUCFG_MP2_BASE + 0x43c) 2057352f329Skenny liang #define MCUCFG_MP2_PTP3_CPU2_SPMC0 (MCUCFG_MP2_BASE + 0x440) 2067352f329Skenny liang #define MCUCFG_MP2_PTP3_CPU2_SPMC1 (MCUCFG_MP2_BASE + 0x444) 2077352f329Skenny liang #define MCUCFG_MP2_PTP3_CPU3_SPMC0 (MCUCFG_MP2_BASE + 0x448) 2087352f329Skenny liang #define MCUCFG_MP2_PTP3_CPU3_SPMC1 (MCUCFG_MP2_BASE + 0x44c) 2097352f329Skenny liang /* bit-fields of MCUCFG_MP2_PTP3_CPU?_SPMC? */ 2107352f329Skenny liang #define SW_SPARK_EN (1 << 0) 2117352f329Skenny liang #define SW_NO_WAIT_Q (1 << 1) 2127352f329Skenny liang 2137352f329Skenny liang #define MCUCFG_MP2_SPARK2LDO (MCUCFG_MP2_BASE + 0x700) 2147352f329Skenny liang /* bit-fields of MCUCFG_MP2_SPARK2LDO */ 2157352f329Skenny liang #define SPARK_VRET_CTRL (0x3f << 0) 2167352f329Skenny liang #define CPU0_SPARK_LDO_AMUXSEL (0xf << 6) 2177352f329Skenny liang #define CPU1_SPARK_LDO_AMUXSEL (0xf << 10) 2187352f329Skenny liang #define CPU2_SPARK_LDO_AMUXSEL (0xf << 14) 2197352f329Skenny liang #define CPU3_SPARK_LDO_AMUXSEL (0xf << 18) 2207352f329Skenny liang 2217352f329Skenny liang /* per_cpu registers for SPARK */ 2227352f329Skenny liang static const struct per_cpu_reg MCUCFG_SPARK[] = { 2237352f329Skenny liang [0] = { .cluster_addr = MCUCFG_CPUSYS0_CPU0_SPMC_CTL, .cpu_stride = 2 }, 2247352f329Skenny liang [1] = { .cluster_addr = MCUCFG_MP2_PTP3_CPU0_SPMC0, .cpu_stride = 3 }, 2257352f329Skenny liang }; 2267352f329Skenny liang 2277352f329Skenny liang /* per_cpu registers for SPARK2LDO */ 2287352f329Skenny liang static const struct per_cpu_reg MCUCFG_SPARK2LDO[] = { 2297352f329Skenny liang [0] = { .cluster_addr = MCUCFG_CPUSYS0_SPARKVRETCNTRL }, 2307352f329Skenny liang [1] = { .cluster_addr = MCUCFG_MP2_SPARK2LDO }, 2317352f329Skenny liang }; 2327352f329Skenny liang 2337352f329Skenny liang #endif /* MTSPMC_PRIVATE_H */ 234