13c25ba44Skenny liang /* 23c25ba44Skenny liang * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved. 33c25ba44Skenny liang * 43c25ba44Skenny liang * SPDX-License-Identifier: BSD-3-Clause 53c25ba44Skenny liang */ 63c25ba44Skenny liang #include <lib/bakery_lock.h> 73c25ba44Skenny liang #include <common/debug.h> 83c25ba44Skenny liang #include <drivers/delay_timer.h> 93c25ba44Skenny liang #include <lib/mmio.h> 103c25ba44Skenny liang #include <spm.h> 113c25ba44Skenny liang #include <spm_pmic_wrap.h> 123c25ba44Skenny liang 133c25ba44Skenny liang DEFINE_BAKERY_LOCK(spm_lock); 143c25ba44Skenny liang 15*658cb072SRoger Lu /* CLK_SCP_CFG_0 */ 16*658cb072SRoger Lu #define SPM_CK_OFF_CONTROL (0x3FF) 17*658cb072SRoger Lu 18*658cb072SRoger Lu /* CLK_SCP_CFG_1 */ 19*658cb072SRoger Lu #define SPM_AXI_26M_SEL (0x1) 20*658cb072SRoger Lu 21*658cb072SRoger Lu /* AP_PLL_CON3 */ 22*658cb072SRoger Lu #define SPM_PLL_CONTROL (0x7FAAAAF) 23*658cb072SRoger Lu 24*658cb072SRoger Lu /* AP_PLL_CON4 */ 25*658cb072SRoger Lu #define SPM_PLL_OUT_OFF_CONTROL (0xFA0A) 26*658cb072SRoger Lu 27*658cb072SRoger Lu /* AP_PLL_CON6 */ 28*658cb072SRoger Lu #define PLL_DLY (0x20000) 29*658cb072SRoger Lu 303c25ba44Skenny liang const char *wakeup_src_str[32] = { 313c25ba44Skenny liang [0] = "R12_PCM_TIMER", 323c25ba44Skenny liang [1] = "R12_SSPM_WDT_EVENT_B", 333c25ba44Skenny liang [2] = "R12_KP_IRQ_B", 343c25ba44Skenny liang [3] = "R12_APWDT_EVENT_B", 353c25ba44Skenny liang [4] = "R12_APXGPT1_EVENT_B", 363c25ba44Skenny liang [5] = "R12_CONN2AP_SPM_WAKEUP_B", 373c25ba44Skenny liang [6] = "R12_EINT_EVENT_B", 383c25ba44Skenny liang [7] = "R12_CONN_WDT_IRQ_B", 393c25ba44Skenny liang [8] = "R12_CCIF0_EVENT_B", 403c25ba44Skenny liang [9] = "R12_LOWBATTERY_IRQ_B", 413c25ba44Skenny liang [10] = "R12_SSPM_SPM_IRQ_B", 423c25ba44Skenny liang [11] = "R12_SCP_SPM_IRQ_B", 433c25ba44Skenny liang [12] = "R12_SCP_WDT_EVENT_B", 443c25ba44Skenny liang [13] = "R12_PCM_WDT_WAKEUP_B", 453c25ba44Skenny liang [14] = "R12_USB_CDSC_B ", 463c25ba44Skenny liang [15] = "R12_USB_POWERDWN_B", 473c25ba44Skenny liang [16] = "R12_SYS_TIMER_EVENT_B", 483c25ba44Skenny liang [17] = "R12_EINT_EVENT_SECURE_B", 493c25ba44Skenny liang [18] = "R12_CCIF1_EVENT_B", 503c25ba44Skenny liang [19] = "R12_UART0_IRQ_B", 513c25ba44Skenny liang [20] = "R12_AFE_IRQ_MCU_B", 523c25ba44Skenny liang [21] = "R12_THERM_CTRL_EVENT_B", 533c25ba44Skenny liang [22] = "R12_SYS_CIRQ_IRQ_B", 543c25ba44Skenny liang [23] = "R12_MD2AP_PEER_EVENT_B", 553c25ba44Skenny liang [24] = "R12_CSYSPWREQ_B", 563c25ba44Skenny liang [25] = "R12_MD1_WDT_B ", 573c25ba44Skenny liang [26] = "R12_CLDMA_EVENT_B", 583c25ba44Skenny liang [27] = "R12_SEJ_WDT_GPT_B", 593c25ba44Skenny liang [28] = "R12_ALL_SSPM_WAKEUP_B", 603c25ba44Skenny liang [29] = "R12_CPU_IRQ_B", 613c25ba44Skenny liang [30] = "R12_CPU_WFI_AND_B" 623c25ba44Skenny liang }; 633c25ba44Skenny liang 643c25ba44Skenny liang const char *spm_get_firmware_version(void) 653c25ba44Skenny liang { 663c25ba44Skenny liang return "DYNAMIC_SPM_FW_VERSION"; 673c25ba44Skenny liang } 683c25ba44Skenny liang 693c25ba44Skenny liang void spm_lock_init(void) 703c25ba44Skenny liang { 713c25ba44Skenny liang bakery_lock_init(&spm_lock); 723c25ba44Skenny liang } 733c25ba44Skenny liang 743c25ba44Skenny liang void spm_lock_get(void) 753c25ba44Skenny liang { 763c25ba44Skenny liang bakery_lock_get(&spm_lock); 773c25ba44Skenny liang } 783c25ba44Skenny liang 793c25ba44Skenny liang void spm_lock_release(void) 803c25ba44Skenny liang { 813c25ba44Skenny liang bakery_lock_release(&spm_lock); 823c25ba44Skenny liang } 833c25ba44Skenny liang 843c25ba44Skenny liang void spm_set_bootaddr(unsigned long bootaddr) 853c25ba44Skenny liang { 863c25ba44Skenny liang /* initialize core4~7 boot entry address */ 873c25ba44Skenny liang mmio_write_32(SW2SPM_MAILBOX_3, bootaddr); 883c25ba44Skenny liang } 893c25ba44Skenny liang 903c25ba44Skenny liang void spm_set_cpu_status(int cpu) 913c25ba44Skenny liang { 923c25ba44Skenny liang if (cpu >= 0 && cpu < 4) { 933c25ba44Skenny liang mmio_write_32(ROOT_CPUTOP_ADDR, 0x10006204); 943c25ba44Skenny liang mmio_write_32(ROOT_CORE_ADDR, 0x10006208 + (cpu * 0x4)); 953c25ba44Skenny liang } else if (cpu >= 4 && cpu < 8) { 963c25ba44Skenny liang mmio_write_32(ROOT_CPUTOP_ADDR, 0x10006218); 973c25ba44Skenny liang mmio_write_32(ROOT_CORE_ADDR, 0x1000621c + ((cpu - 4) * 0x4)); 983c25ba44Skenny liang } else { 993c25ba44Skenny liang ERROR("%s: error cpu number %d\n", __func__, cpu); 1003c25ba44Skenny liang } 1013c25ba44Skenny liang } 1023c25ba44Skenny liang 1033c25ba44Skenny liang void spm_set_power_control(const struct pwr_ctrl *pwrctrl) 1043c25ba44Skenny liang { 1053c25ba44Skenny liang mmio_write_32(SPM_AP_STANDBY_CON, 1063c25ba44Skenny liang ((pwrctrl->wfi_op & 0x1) << 0) | 1073c25ba44Skenny liang ((pwrctrl->mp0_cputop_idle_mask & 0x1) << 1) | 1083c25ba44Skenny liang ((pwrctrl->mp1_cputop_idle_mask & 0x1) << 2) | 1093c25ba44Skenny liang ((pwrctrl->mcusys_idle_mask & 0x1) << 4) | 1103c25ba44Skenny liang ((pwrctrl->mm_mask_b & 0x3) << 16) | 1113c25ba44Skenny liang ((pwrctrl->md_ddr_en_0_dbc_en & 0x1) << 18) | 1123c25ba44Skenny liang ((pwrctrl->md_ddr_en_1_dbc_en & 0x1) << 19) | 1133c25ba44Skenny liang ((pwrctrl->md_mask_b & 0x3) << 20) | 1143c25ba44Skenny liang ((pwrctrl->sspm_mask_b & 0x1) << 22) | 1153c25ba44Skenny liang ((pwrctrl->scp_mask_b & 0x1) << 23) | 1163c25ba44Skenny liang ((pwrctrl->srcclkeni_mask_b & 0x1) << 24) | 1173c25ba44Skenny liang ((pwrctrl->md_apsrc_1_sel & 0x1) << 25) | 1183c25ba44Skenny liang ((pwrctrl->md_apsrc_0_sel & 0x1) << 26) | 1193c25ba44Skenny liang ((pwrctrl->conn_ddr_en_dbc_en & 0x1) << 27) | 1203c25ba44Skenny liang ((pwrctrl->conn_mask_b & 0x1) << 28) | 1213c25ba44Skenny liang ((pwrctrl->conn_apsrc_sel & 0x1) << 29)); 1223c25ba44Skenny liang 1233c25ba44Skenny liang mmio_write_32(SPM_SRC_REQ, 1243c25ba44Skenny liang ((pwrctrl->spm_apsrc_req & 0x1) << 0) | 1253c25ba44Skenny liang ((pwrctrl->spm_f26m_req & 0x1) << 1) | 1263c25ba44Skenny liang ((pwrctrl->spm_infra_req & 0x1) << 3) | 1273c25ba44Skenny liang ((pwrctrl->spm_vrf18_req & 0x1) << 4) | 1283c25ba44Skenny liang ((pwrctrl->spm_ddren_req & 0x1) << 7) | 1293c25ba44Skenny liang ((pwrctrl->spm_rsv_src_req & 0x7) << 8) | 1303c25ba44Skenny liang ((pwrctrl->spm_ddren_2_req & 0x1) << 11) | 1313c25ba44Skenny liang ((pwrctrl->cpu_md_dvfs_sop_force_on & 0x1) << 16)); 1323c25ba44Skenny liang 1333c25ba44Skenny liang mmio_write_32(SPM_SRC_MASK, 1343c25ba44Skenny liang ((pwrctrl->csyspwreq_mask & 0x1) << 0) | 1353c25ba44Skenny liang ((pwrctrl->ccif0_md_event_mask_b & 0x1) << 1) | 1363c25ba44Skenny liang ((pwrctrl->ccif0_ap_event_mask_b & 0x1) << 2) | 1373c25ba44Skenny liang ((pwrctrl->ccif1_md_event_mask_b & 0x1) << 3) | 1383c25ba44Skenny liang ((pwrctrl->ccif1_ap_event_mask_b & 0x1) << 4) | 1393c25ba44Skenny liang ((pwrctrl->ccif2_md_event_mask_b & 0x1) << 5) | 1403c25ba44Skenny liang ((pwrctrl->ccif2_ap_event_mask_b & 0x1) << 6) | 1413c25ba44Skenny liang ((pwrctrl->ccif3_md_event_mask_b & 0x1) << 7) | 1423c25ba44Skenny liang ((pwrctrl->ccif3_ap_event_mask_b & 0x1) << 8) | 1433c25ba44Skenny liang ((pwrctrl->md_srcclkena_0_infra_mask_b & 0x1) << 9) | 1443c25ba44Skenny liang ((pwrctrl->md_srcclkena_1_infra_mask_b & 0x1) << 10) | 1453c25ba44Skenny liang ((pwrctrl->conn_srcclkena_infra_mask_b & 0x1) << 11) | 1463c25ba44Skenny liang ((pwrctrl->ufs_infra_req_mask_b & 0x1) << 12) | 1473c25ba44Skenny liang ((pwrctrl->srcclkeni_infra_mask_b & 0x1) << 13) | 1483c25ba44Skenny liang ((pwrctrl->md_apsrc_req_0_infra_mask_b & 0x1) << 14) | 1493c25ba44Skenny liang ((pwrctrl->md_apsrc_req_1_infra_mask_b & 0x1) << 15) | 1503c25ba44Skenny liang ((pwrctrl->conn_apsrcreq_infra_mask_b & 0x1) << 16) | 1513c25ba44Skenny liang ((pwrctrl->ufs_srcclkena_mask_b & 0x1) << 17) | 1523c25ba44Skenny liang ((pwrctrl->md_vrf18_req_0_mask_b & 0x1) << 18) | 1533c25ba44Skenny liang ((pwrctrl->md_vrf18_req_1_mask_b & 0x1) << 19) | 1543c25ba44Skenny liang ((pwrctrl->ufs_vrf18_req_mask_b & 0x1) << 20) | 1553c25ba44Skenny liang ((pwrctrl->gce_vrf18_req_mask_b & 0x1) << 21) | 1563c25ba44Skenny liang ((pwrctrl->conn_infra_req_mask_b & 0x1) << 22) | 1573c25ba44Skenny liang ((pwrctrl->gce_apsrc_req_mask_b & 0x1) << 23) | 1583c25ba44Skenny liang ((pwrctrl->disp0_apsrc_req_mask_b & 0x1) << 24) | 1593c25ba44Skenny liang ((pwrctrl->disp1_apsrc_req_mask_b & 0x1) << 25) | 1603c25ba44Skenny liang ((pwrctrl->mfg_req_mask_b & 0x1) << 26) | 1613c25ba44Skenny liang ((pwrctrl->vdec_req_mask_b & 0x1) << 27)); 1623c25ba44Skenny liang 1633c25ba44Skenny liang mmio_write_32(SPM_SRC2_MASK, 1643c25ba44Skenny liang ((pwrctrl->md_ddr_en_0_mask_b & 0x1) << 0) | 1653c25ba44Skenny liang ((pwrctrl->md_ddr_en_1_mask_b & 0x1) << 1) | 1663c25ba44Skenny liang ((pwrctrl->conn_ddr_en_mask_b & 0x1) << 2) | 1673c25ba44Skenny liang ((pwrctrl->ddren_sspm_apsrc_req_mask_b & 0x1) << 3) | 1683c25ba44Skenny liang ((pwrctrl->ddren_scp_apsrc_req_mask_b & 0x1) << 4) | 1693c25ba44Skenny liang ((pwrctrl->disp0_ddren_mask_b & 0x1) << 5) | 1703c25ba44Skenny liang ((pwrctrl->disp1_ddren_mask_b & 0x1) << 6) | 1713c25ba44Skenny liang ((pwrctrl->gce_ddren_mask_b & 0x1) << 7) | 1723c25ba44Skenny liang ((pwrctrl->ddren_emi_self_refresh_ch0_mask_b & 0x1) 1733c25ba44Skenny liang << 8) | 1743c25ba44Skenny liang ((pwrctrl->ddren_emi_self_refresh_ch1_mask_b & 0x1) 1753c25ba44Skenny liang << 9)); 1763c25ba44Skenny liang 1773c25ba44Skenny liang mmio_write_32(SPM_WAKEUP_EVENT_MASK, 1783c25ba44Skenny liang ((pwrctrl->spm_wakeup_event_mask & 0xffffffff) << 0)); 1793c25ba44Skenny liang 1803c25ba44Skenny liang mmio_write_32(SPM_WAKEUP_EVENT_EXT_MASK, 1813c25ba44Skenny liang ((pwrctrl->spm_wakeup_event_ext_mask & 0xffffffff) 1823c25ba44Skenny liang << 0)); 1833c25ba44Skenny liang 1843c25ba44Skenny liang mmio_write_32(SPM_SRC3_MASK, 1853c25ba44Skenny liang ((pwrctrl->md_ddr_en_2_0_mask_b & 0x1) << 0) | 1863c25ba44Skenny liang ((pwrctrl->md_ddr_en_2_1_mask_b & 0x1) << 1) | 1873c25ba44Skenny liang ((pwrctrl->conn_ddr_en_2_mask_b & 0x1) << 2) | 1883c25ba44Skenny liang ((pwrctrl->ddren2_sspm_apsrc_req_mask_b & 0x1) << 3) | 1893c25ba44Skenny liang ((pwrctrl->ddren2_scp_apsrc_req_mask_b & 0x1) << 4) | 1903c25ba44Skenny liang ((pwrctrl->disp0_ddren2_mask_b & 0x1) << 5) | 1913c25ba44Skenny liang ((pwrctrl->disp1_ddren2_mask_b & 0x1) << 6) | 1923c25ba44Skenny liang ((pwrctrl->gce_ddren2_mask_b & 0x1) << 7) | 1933c25ba44Skenny liang ((pwrctrl->ddren2_emi_self_refresh_ch0_mask_b & 0x1) 1943c25ba44Skenny liang << 8) | 1953c25ba44Skenny liang ((pwrctrl->ddren2_emi_self_refresh_ch1_mask_b & 0x1) 1963c25ba44Skenny liang << 9)); 1973c25ba44Skenny liang 1983c25ba44Skenny liang mmio_write_32(MP0_CPU0_WFI_EN, 1993c25ba44Skenny liang ((pwrctrl->mp0_cpu0_wfi_en & 0x1) << 0)); 2003c25ba44Skenny liang mmio_write_32(MP0_CPU1_WFI_EN, 2013c25ba44Skenny liang ((pwrctrl->mp0_cpu1_wfi_en & 0x1) << 0)); 2023c25ba44Skenny liang mmio_write_32(MP0_CPU2_WFI_EN, 2033c25ba44Skenny liang ((pwrctrl->mp0_cpu2_wfi_en & 0x1) << 0)); 2043c25ba44Skenny liang mmio_write_32(MP0_CPU3_WFI_EN, 2053c25ba44Skenny liang ((pwrctrl->mp0_cpu3_wfi_en & 0x1) << 0)); 2063c25ba44Skenny liang 2073c25ba44Skenny liang mmio_write_32(MP1_CPU0_WFI_EN, 2083c25ba44Skenny liang ((pwrctrl->mp1_cpu0_wfi_en & 0x1) << 0)); 2093c25ba44Skenny liang mmio_write_32(MP1_CPU1_WFI_EN, 2103c25ba44Skenny liang ((pwrctrl->mp1_cpu1_wfi_en & 0x1) << 0)); 2113c25ba44Skenny liang mmio_write_32(MP1_CPU2_WFI_EN, 2123c25ba44Skenny liang ((pwrctrl->mp1_cpu2_wfi_en & 0x1) << 0)); 2133c25ba44Skenny liang mmio_write_32(MP1_CPU3_WFI_EN, 2143c25ba44Skenny liang ((pwrctrl->mp1_cpu3_wfi_en & 0x1) << 0)); 2153c25ba44Skenny liang } 2163c25ba44Skenny liang 2173c25ba44Skenny liang void spm_disable_pcm_timer(void) 2183c25ba44Skenny liang { 2193c25ba44Skenny liang mmio_clrsetbits_32(PCM_CON1, PCM_TIMER_EN_LSB, SPM_REGWR_CFG_KEY); 2203c25ba44Skenny liang } 2213c25ba44Skenny liang 2223c25ba44Skenny liang void spm_set_wakeup_event(const struct pwr_ctrl *pwrctrl) 2233c25ba44Skenny liang { 2243c25ba44Skenny liang uint32_t val, mask, isr; 2253c25ba44Skenny liang 2263c25ba44Skenny liang val = pwrctrl->timer_val ? pwrctrl->timer_val : PCM_TIMER_MAX; 2273c25ba44Skenny liang mmio_write_32(PCM_TIMER_VAL, val); 2283c25ba44Skenny liang mmio_setbits_32(PCM_CON1, SPM_REGWR_CFG_KEY | PCM_TIMER_EN_LSB); 2293c25ba44Skenny liang 2303c25ba44Skenny liang mask = pwrctrl->wake_src; 2313c25ba44Skenny liang 2323c25ba44Skenny liang if (pwrctrl->csyspwreq_mask) 2333c25ba44Skenny liang mask &= ~WAKE_SRC_R12_CSYSPWREQ_B; 2343c25ba44Skenny liang 2353c25ba44Skenny liang mmio_write_32(SPM_WAKEUP_EVENT_MASK, ~mask); 2363c25ba44Skenny liang 2373c25ba44Skenny liang isr = mmio_read_32(SPM_IRQ_MASK) & SPM_TWAM_IRQ_MASK_LSB; 2383c25ba44Skenny liang mmio_write_32(SPM_IRQ_MASK, isr | ISRM_RET_IRQ_AUX); 2393c25ba44Skenny liang } 2403c25ba44Skenny liang 2413c25ba44Skenny liang void spm_set_pcm_flags(const struct pwr_ctrl *pwrctrl) 2423c25ba44Skenny liang { 2433c25ba44Skenny liang mmio_write_32(SPM_SW_FLAG, pwrctrl->pcm_flags); 2443c25ba44Skenny liang mmio_write_32(SPM_SW_RSV_2, pwrctrl->pcm_flags1); 2453c25ba44Skenny liang } 2463c25ba44Skenny liang 2473c25ba44Skenny liang void spm_set_pcm_wdt(int en) 2483c25ba44Skenny liang { 2493c25ba44Skenny liang if (en) { 2503c25ba44Skenny liang mmio_clrsetbits_32(PCM_CON1, PCM_WDT_WAKE_MODE_LSB, 2513c25ba44Skenny liang SPM_REGWR_CFG_KEY); 2523c25ba44Skenny liang 2533c25ba44Skenny liang if (mmio_read_32(PCM_TIMER_VAL) > PCM_TIMER_MAX) 2543c25ba44Skenny liang mmio_write_32(PCM_TIMER_VAL, PCM_TIMER_MAX); 2553c25ba44Skenny liang mmio_write_32(PCM_WDT_VAL, 2563c25ba44Skenny liang mmio_read_32(PCM_TIMER_VAL) + PCM_WDT_TIMEOUT); 2573c25ba44Skenny liang mmio_setbits_32(PCM_CON1, SPM_REGWR_CFG_KEY | PCM_WDT_EN_LSB); 2583c25ba44Skenny liang } else { 2593c25ba44Skenny liang mmio_clrsetbits_32(PCM_CON1, PCM_WDT_EN_LSB, 2603c25ba44Skenny liang SPM_REGWR_CFG_KEY); 2613c25ba44Skenny liang } 2623c25ba44Skenny liang } 2633c25ba44Skenny liang 2643c25ba44Skenny liang void spm_send_cpu_wakeup_event(void) 2653c25ba44Skenny liang { 2663c25ba44Skenny liang mmio_write_32(PCM_REG_DATA_INI, 0); 2673c25ba44Skenny liang mmio_write_32(SPM_CPU_WAKEUP_EVENT, 1); 2683c25ba44Skenny liang } 2693c25ba44Skenny liang 2703c25ba44Skenny liang void spm_get_wakeup_status(struct wake_status *wakesta) 2713c25ba44Skenny liang { 2723c25ba44Skenny liang wakesta->assert_pc = mmio_read_32(PCM_REG_DATA_INI); 2733c25ba44Skenny liang wakesta->r12 = mmio_read_32(SPM_SW_RSV_0); 2743c25ba44Skenny liang wakesta->r12_ext = mmio_read_32(PCM_REG12_EXT_DATA); 2753c25ba44Skenny liang wakesta->raw_sta = mmio_read_32(SPM_WAKEUP_STA); 2763c25ba44Skenny liang wakesta->raw_ext_sta = mmio_read_32(SPM_WAKEUP_EXT_STA); 2773c25ba44Skenny liang wakesta->wake_misc = mmio_read_32(SPM_BSI_D0_SR); 2783c25ba44Skenny liang wakesta->timer_out = mmio_read_32(SPM_BSI_D1_SR); 2793c25ba44Skenny liang wakesta->r13 = mmio_read_32(PCM_REG13_DATA); 2803c25ba44Skenny liang wakesta->idle_sta = mmio_read_32(SUBSYS_IDLE_STA); 2813c25ba44Skenny liang wakesta->req_sta = mmio_read_32(SRC_REQ_STA); 2823c25ba44Skenny liang wakesta->sw_flag = mmio_read_32(SPM_SW_FLAG); 2833c25ba44Skenny liang wakesta->sw_flag1 = mmio_read_32(SPM_SW_RSV_2); 2843c25ba44Skenny liang wakesta->r15 = mmio_read_32(PCM_REG15_DATA); 2853c25ba44Skenny liang wakesta->debug_flag = mmio_read_32(SPM_SW_DEBUG); 2863c25ba44Skenny liang wakesta->debug_flag1 = mmio_read_32(WDT_LATCH_SPARE0_FIX); 2873c25ba44Skenny liang wakesta->event_reg = mmio_read_32(SPM_BSI_D2_SR); 2883c25ba44Skenny liang wakesta->isr = mmio_read_32(SPM_IRQ_STA); 2893c25ba44Skenny liang } 2903c25ba44Skenny liang 2913c25ba44Skenny liang void spm_clean_after_wakeup(void) 2923c25ba44Skenny liang { 2933c25ba44Skenny liang mmio_write_32(SPM_SW_RSV_0, 2943c25ba44Skenny liang mmio_read_32(SPM_WAKEUP_STA) | 2953c25ba44Skenny liang mmio_read_32(SPM_SW_RSV_0)); 2963c25ba44Skenny liang mmio_write_32(SPM_CPU_WAKEUP_EVENT, 0); 2973c25ba44Skenny liang mmio_write_32(SPM_WAKEUP_EVENT_MASK, ~0); 2983c25ba44Skenny liang mmio_setbits_32(SPM_IRQ_MASK, ISRM_ALL_EXC_TWAM); 2993c25ba44Skenny liang mmio_write_32(SPM_IRQ_STA, ISRC_ALL_EXC_TWAM); 3003c25ba44Skenny liang mmio_write_32(SPM_SWINT_CLR, PCM_SW_INT_ALL); 3013c25ba44Skenny liang } 3023c25ba44Skenny liang 3033c25ba44Skenny liang void spm_output_wake_reason(struct wake_status *wakesta, const char *scenario) 3043c25ba44Skenny liang { 3053c25ba44Skenny liang uint32_t i; 3063c25ba44Skenny liang 3073c25ba44Skenny liang if (wakesta->assert_pc != 0) { 3083c25ba44Skenny liang INFO("%s: PCM ASSERT AT %u, ULPOSC_CON = 0x%x\n", 3093c25ba44Skenny liang scenario, wakesta->assert_pc, mmio_read_32(ULPOSC_CON)); 3103c25ba44Skenny liang goto spm_debug_flags; 3113c25ba44Skenny liang } 3123c25ba44Skenny liang 3133c25ba44Skenny liang for (i = 0; i <= 31; i++) { 3143c25ba44Skenny liang if (wakesta->r12 & (1U << i)) { 3153c25ba44Skenny liang INFO("%s: wake up by %s, timer_out = %u\n", 3163c25ba44Skenny liang scenario, wakeup_src_str[i], wakesta->timer_out); 3173c25ba44Skenny liang break; 3183c25ba44Skenny liang } 3193c25ba44Skenny liang } 3203c25ba44Skenny liang 3213c25ba44Skenny liang spm_debug_flags: 3223c25ba44Skenny liang INFO("r15 = 0x%x, r13 = 0x%x, debug_flag = 0x%x 0x%x\n", 3233c25ba44Skenny liang wakesta->r15, wakesta->r13, wakesta->debug_flag, 3243c25ba44Skenny liang wakesta->debug_flag1); 3253c25ba44Skenny liang INFO("sw_flag = 0x%x 0x%x, r12 = 0x%x, r12_ext = 0x%x\n", 3263c25ba44Skenny liang wakesta->sw_flag, wakesta->sw_flag1, wakesta->r12, 3273c25ba44Skenny liang wakesta->r12_ext); 3283c25ba44Skenny liang INFO("idle_sta = 0x%x, req_sta = 0x%x, event_reg = 0x%x\n", 3293c25ba44Skenny liang wakesta->idle_sta, wakesta->req_sta, wakesta->event_reg); 3303c25ba44Skenny liang INFO("isr = 0x%x, raw_sta = 0x%x, raw_ext_sta = 0x%x\n", 3313c25ba44Skenny liang wakesta->isr, wakesta->raw_sta, wakesta->raw_ext_sta); 3323c25ba44Skenny liang INFO("wake_misc = 0x%x\n", wakesta->wake_misc); 3333c25ba44Skenny liang } 3343c25ba44Skenny liang 3353c25ba44Skenny liang void spm_boot_init(void) 3363c25ba44Skenny liang { 3373c25ba44Skenny liang NOTICE("%s() start\n", __func__); 3383c25ba44Skenny liang 3393c25ba44Skenny liang spm_lock_init(); 3403c25ba44Skenny liang mt_spm_pmic_wrap_set_phase(PMIC_WRAP_PHASE_ALLINONE); 3413c25ba44Skenny liang 342*658cb072SRoger Lu /* switch ck_off/axi_26m control to SPM */ 343*658cb072SRoger Lu mmio_setbits_32(CLK_SCP_CFG_0, SPM_CK_OFF_CONTROL); 344*658cb072SRoger Lu mmio_setbits_32(CLK_SCP_CFG_1, SPM_AXI_26M_SEL); 345*658cb072SRoger Lu 346*658cb072SRoger Lu /* switch PLL/CLKSQ control to SPM */ 347*658cb072SRoger Lu mmio_clrbits_32(AP_PLL_CON3, SPM_PLL_CONTROL); 348*658cb072SRoger Lu mmio_clrbits_32(AP_PLL_CON4, SPM_PLL_OUT_OFF_CONTROL); 349*658cb072SRoger Lu mmio_clrbits_32(AP_PLL_CON6, PLL_DLY); 350*658cb072SRoger Lu 3513c25ba44Skenny liang NOTICE("%s() end\n", __func__); 3523c25ba44Skenny liang } 353