xref: /rk3399_ARM-atf/plat/mediatek/mt8183/drivers/spm/spm.c (revision 3c25ba440750d4b58599aca907a479627ef62551)
1*3c25ba44Skenny liang /*
2*3c25ba44Skenny liang  * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved.
3*3c25ba44Skenny liang  *
4*3c25ba44Skenny liang  * SPDX-License-Identifier: BSD-3-Clause
5*3c25ba44Skenny liang  */
6*3c25ba44Skenny liang #include <lib/bakery_lock.h>
7*3c25ba44Skenny liang #include <common/debug.h>
8*3c25ba44Skenny liang #include <drivers/delay_timer.h>
9*3c25ba44Skenny liang #include <lib/mmio.h>
10*3c25ba44Skenny liang #include <spm.h>
11*3c25ba44Skenny liang #include <spm_pmic_wrap.h>
12*3c25ba44Skenny liang 
13*3c25ba44Skenny liang DEFINE_BAKERY_LOCK(spm_lock);
14*3c25ba44Skenny liang 
15*3c25ba44Skenny liang const char *wakeup_src_str[32] = {
16*3c25ba44Skenny liang 	[0] = "R12_PCM_TIMER",
17*3c25ba44Skenny liang 	[1] = "R12_SSPM_WDT_EVENT_B",
18*3c25ba44Skenny liang 	[2] = "R12_KP_IRQ_B",
19*3c25ba44Skenny liang 	[3] = "R12_APWDT_EVENT_B",
20*3c25ba44Skenny liang 	[4] = "R12_APXGPT1_EVENT_B",
21*3c25ba44Skenny liang 	[5] = "R12_CONN2AP_SPM_WAKEUP_B",
22*3c25ba44Skenny liang 	[6] = "R12_EINT_EVENT_B",
23*3c25ba44Skenny liang 	[7] = "R12_CONN_WDT_IRQ_B",
24*3c25ba44Skenny liang 	[8] = "R12_CCIF0_EVENT_B",
25*3c25ba44Skenny liang 	[9] = "R12_LOWBATTERY_IRQ_B",
26*3c25ba44Skenny liang 	[10] = "R12_SSPM_SPM_IRQ_B",
27*3c25ba44Skenny liang 	[11] = "R12_SCP_SPM_IRQ_B",
28*3c25ba44Skenny liang 	[12] = "R12_SCP_WDT_EVENT_B",
29*3c25ba44Skenny liang 	[13] = "R12_PCM_WDT_WAKEUP_B",
30*3c25ba44Skenny liang 	[14] = "R12_USB_CDSC_B ",
31*3c25ba44Skenny liang 	[15] = "R12_USB_POWERDWN_B",
32*3c25ba44Skenny liang 	[16] = "R12_SYS_TIMER_EVENT_B",
33*3c25ba44Skenny liang 	[17] = "R12_EINT_EVENT_SECURE_B",
34*3c25ba44Skenny liang 	[18] = "R12_CCIF1_EVENT_B",
35*3c25ba44Skenny liang 	[19] = "R12_UART0_IRQ_B",
36*3c25ba44Skenny liang 	[20] = "R12_AFE_IRQ_MCU_B",
37*3c25ba44Skenny liang 	[21] = "R12_THERM_CTRL_EVENT_B",
38*3c25ba44Skenny liang 	[22] = "R12_SYS_CIRQ_IRQ_B",
39*3c25ba44Skenny liang 	[23] = "R12_MD2AP_PEER_EVENT_B",
40*3c25ba44Skenny liang 	[24] = "R12_CSYSPWREQ_B",
41*3c25ba44Skenny liang 	[25] = "R12_MD1_WDT_B ",
42*3c25ba44Skenny liang 	[26] = "R12_CLDMA_EVENT_B",
43*3c25ba44Skenny liang 	[27] = "R12_SEJ_WDT_GPT_B",
44*3c25ba44Skenny liang 	[28] = "R12_ALL_SSPM_WAKEUP_B",
45*3c25ba44Skenny liang 	[29] = "R12_CPU_IRQ_B",
46*3c25ba44Skenny liang 	[30] = "R12_CPU_WFI_AND_B"
47*3c25ba44Skenny liang };
48*3c25ba44Skenny liang 
49*3c25ba44Skenny liang const char *spm_get_firmware_version(void)
50*3c25ba44Skenny liang {
51*3c25ba44Skenny liang 	return "DYNAMIC_SPM_FW_VERSION";
52*3c25ba44Skenny liang }
53*3c25ba44Skenny liang 
54*3c25ba44Skenny liang void spm_lock_init(void)
55*3c25ba44Skenny liang {
56*3c25ba44Skenny liang 	bakery_lock_init(&spm_lock);
57*3c25ba44Skenny liang }
58*3c25ba44Skenny liang 
59*3c25ba44Skenny liang void spm_lock_get(void)
60*3c25ba44Skenny liang {
61*3c25ba44Skenny liang 	bakery_lock_get(&spm_lock);
62*3c25ba44Skenny liang }
63*3c25ba44Skenny liang 
64*3c25ba44Skenny liang void spm_lock_release(void)
65*3c25ba44Skenny liang {
66*3c25ba44Skenny liang 	bakery_lock_release(&spm_lock);
67*3c25ba44Skenny liang }
68*3c25ba44Skenny liang 
69*3c25ba44Skenny liang void spm_set_bootaddr(unsigned long bootaddr)
70*3c25ba44Skenny liang {
71*3c25ba44Skenny liang 	/* initialize core4~7 boot entry address */
72*3c25ba44Skenny liang 	mmio_write_32(SW2SPM_MAILBOX_3, bootaddr);
73*3c25ba44Skenny liang }
74*3c25ba44Skenny liang 
75*3c25ba44Skenny liang void spm_set_cpu_status(int cpu)
76*3c25ba44Skenny liang {
77*3c25ba44Skenny liang 	if (cpu >= 0 && cpu < 4) {
78*3c25ba44Skenny liang 		mmio_write_32(ROOT_CPUTOP_ADDR, 0x10006204);
79*3c25ba44Skenny liang 		mmio_write_32(ROOT_CORE_ADDR, 0x10006208 + (cpu * 0x4));
80*3c25ba44Skenny liang 	} else if (cpu >= 4 && cpu < 8) {
81*3c25ba44Skenny liang 		mmio_write_32(ROOT_CPUTOP_ADDR, 0x10006218);
82*3c25ba44Skenny liang 		mmio_write_32(ROOT_CORE_ADDR, 0x1000621c + ((cpu - 4) * 0x4));
83*3c25ba44Skenny liang 	} else {
84*3c25ba44Skenny liang 		ERROR("%s: error cpu number %d\n", __func__, cpu);
85*3c25ba44Skenny liang 	}
86*3c25ba44Skenny liang }
87*3c25ba44Skenny liang 
88*3c25ba44Skenny liang void spm_set_power_control(const struct pwr_ctrl *pwrctrl)
89*3c25ba44Skenny liang {
90*3c25ba44Skenny liang 	mmio_write_32(SPM_AP_STANDBY_CON,
91*3c25ba44Skenny liang 		      ((pwrctrl->wfi_op & 0x1) << 0) |
92*3c25ba44Skenny liang 		      ((pwrctrl->mp0_cputop_idle_mask & 0x1) << 1) |
93*3c25ba44Skenny liang 		      ((pwrctrl->mp1_cputop_idle_mask & 0x1) << 2) |
94*3c25ba44Skenny liang 		      ((pwrctrl->mcusys_idle_mask & 0x1) << 4) |
95*3c25ba44Skenny liang 		      ((pwrctrl->mm_mask_b & 0x3) << 16) |
96*3c25ba44Skenny liang 		      ((pwrctrl->md_ddr_en_0_dbc_en & 0x1) << 18) |
97*3c25ba44Skenny liang 		      ((pwrctrl->md_ddr_en_1_dbc_en & 0x1) << 19) |
98*3c25ba44Skenny liang 		      ((pwrctrl->md_mask_b & 0x3) << 20) |
99*3c25ba44Skenny liang 		      ((pwrctrl->sspm_mask_b & 0x1) << 22) |
100*3c25ba44Skenny liang 		      ((pwrctrl->scp_mask_b & 0x1) << 23) |
101*3c25ba44Skenny liang 		      ((pwrctrl->srcclkeni_mask_b & 0x1) << 24) |
102*3c25ba44Skenny liang 		      ((pwrctrl->md_apsrc_1_sel & 0x1) << 25) |
103*3c25ba44Skenny liang 		      ((pwrctrl->md_apsrc_0_sel & 0x1) << 26) |
104*3c25ba44Skenny liang 		      ((pwrctrl->conn_ddr_en_dbc_en & 0x1) << 27) |
105*3c25ba44Skenny liang 		      ((pwrctrl->conn_mask_b & 0x1) << 28) |
106*3c25ba44Skenny liang 		      ((pwrctrl->conn_apsrc_sel & 0x1) << 29));
107*3c25ba44Skenny liang 
108*3c25ba44Skenny liang 	mmio_write_32(SPM_SRC_REQ,
109*3c25ba44Skenny liang 		      ((pwrctrl->spm_apsrc_req & 0x1) << 0) |
110*3c25ba44Skenny liang 		      ((pwrctrl->spm_f26m_req & 0x1) << 1) |
111*3c25ba44Skenny liang 		      ((pwrctrl->spm_infra_req & 0x1) << 3) |
112*3c25ba44Skenny liang 		      ((pwrctrl->spm_vrf18_req & 0x1) << 4) |
113*3c25ba44Skenny liang 		      ((pwrctrl->spm_ddren_req & 0x1) << 7) |
114*3c25ba44Skenny liang 		      ((pwrctrl->spm_rsv_src_req & 0x7) << 8) |
115*3c25ba44Skenny liang 		      ((pwrctrl->spm_ddren_2_req & 0x1) << 11) |
116*3c25ba44Skenny liang 		      ((pwrctrl->cpu_md_dvfs_sop_force_on & 0x1) << 16));
117*3c25ba44Skenny liang 
118*3c25ba44Skenny liang 	mmio_write_32(SPM_SRC_MASK,
119*3c25ba44Skenny liang 		      ((pwrctrl->csyspwreq_mask & 0x1) << 0) |
120*3c25ba44Skenny liang 		      ((pwrctrl->ccif0_md_event_mask_b & 0x1) << 1) |
121*3c25ba44Skenny liang 		      ((pwrctrl->ccif0_ap_event_mask_b & 0x1) << 2) |
122*3c25ba44Skenny liang 		      ((pwrctrl->ccif1_md_event_mask_b & 0x1) << 3) |
123*3c25ba44Skenny liang 		      ((pwrctrl->ccif1_ap_event_mask_b & 0x1) << 4) |
124*3c25ba44Skenny liang 		      ((pwrctrl->ccif2_md_event_mask_b & 0x1) << 5) |
125*3c25ba44Skenny liang 		      ((pwrctrl->ccif2_ap_event_mask_b & 0x1) << 6) |
126*3c25ba44Skenny liang 		      ((pwrctrl->ccif3_md_event_mask_b & 0x1) << 7) |
127*3c25ba44Skenny liang 		      ((pwrctrl->ccif3_ap_event_mask_b & 0x1) << 8) |
128*3c25ba44Skenny liang 		      ((pwrctrl->md_srcclkena_0_infra_mask_b & 0x1) << 9) |
129*3c25ba44Skenny liang 		      ((pwrctrl->md_srcclkena_1_infra_mask_b & 0x1) << 10) |
130*3c25ba44Skenny liang 		      ((pwrctrl->conn_srcclkena_infra_mask_b & 0x1) << 11) |
131*3c25ba44Skenny liang 		      ((pwrctrl->ufs_infra_req_mask_b & 0x1) << 12) |
132*3c25ba44Skenny liang 		      ((pwrctrl->srcclkeni_infra_mask_b & 0x1) << 13) |
133*3c25ba44Skenny liang 		      ((pwrctrl->md_apsrc_req_0_infra_mask_b & 0x1) << 14) |
134*3c25ba44Skenny liang 		      ((pwrctrl->md_apsrc_req_1_infra_mask_b & 0x1) << 15) |
135*3c25ba44Skenny liang 		      ((pwrctrl->conn_apsrcreq_infra_mask_b & 0x1) << 16) |
136*3c25ba44Skenny liang 		      ((pwrctrl->ufs_srcclkena_mask_b & 0x1) << 17) |
137*3c25ba44Skenny liang 		      ((pwrctrl->md_vrf18_req_0_mask_b & 0x1) << 18) |
138*3c25ba44Skenny liang 		      ((pwrctrl->md_vrf18_req_1_mask_b & 0x1) << 19) |
139*3c25ba44Skenny liang 		      ((pwrctrl->ufs_vrf18_req_mask_b & 0x1) << 20) |
140*3c25ba44Skenny liang 		      ((pwrctrl->gce_vrf18_req_mask_b & 0x1) << 21) |
141*3c25ba44Skenny liang 		      ((pwrctrl->conn_infra_req_mask_b & 0x1) << 22) |
142*3c25ba44Skenny liang 		      ((pwrctrl->gce_apsrc_req_mask_b & 0x1) << 23) |
143*3c25ba44Skenny liang 		      ((pwrctrl->disp0_apsrc_req_mask_b & 0x1) << 24) |
144*3c25ba44Skenny liang 		      ((pwrctrl->disp1_apsrc_req_mask_b & 0x1) << 25) |
145*3c25ba44Skenny liang 		      ((pwrctrl->mfg_req_mask_b & 0x1) << 26) |
146*3c25ba44Skenny liang 		      ((pwrctrl->vdec_req_mask_b & 0x1) << 27));
147*3c25ba44Skenny liang 
148*3c25ba44Skenny liang 	mmio_write_32(SPM_SRC2_MASK,
149*3c25ba44Skenny liang 		      ((pwrctrl->md_ddr_en_0_mask_b & 0x1) << 0) |
150*3c25ba44Skenny liang 		      ((pwrctrl->md_ddr_en_1_mask_b & 0x1) << 1) |
151*3c25ba44Skenny liang 		      ((pwrctrl->conn_ddr_en_mask_b & 0x1) << 2) |
152*3c25ba44Skenny liang 		      ((pwrctrl->ddren_sspm_apsrc_req_mask_b & 0x1) << 3) |
153*3c25ba44Skenny liang 		      ((pwrctrl->ddren_scp_apsrc_req_mask_b & 0x1) << 4) |
154*3c25ba44Skenny liang 		      ((pwrctrl->disp0_ddren_mask_b & 0x1) << 5) |
155*3c25ba44Skenny liang 		      ((pwrctrl->disp1_ddren_mask_b & 0x1) << 6) |
156*3c25ba44Skenny liang 		      ((pwrctrl->gce_ddren_mask_b & 0x1) << 7) |
157*3c25ba44Skenny liang 		      ((pwrctrl->ddren_emi_self_refresh_ch0_mask_b & 0x1)
158*3c25ba44Skenny liang 		       << 8) |
159*3c25ba44Skenny liang 		      ((pwrctrl->ddren_emi_self_refresh_ch1_mask_b & 0x1)
160*3c25ba44Skenny liang 		       << 9));
161*3c25ba44Skenny liang 
162*3c25ba44Skenny liang 	mmio_write_32(SPM_WAKEUP_EVENT_MASK,
163*3c25ba44Skenny liang 		      ((pwrctrl->spm_wakeup_event_mask & 0xffffffff) << 0));
164*3c25ba44Skenny liang 
165*3c25ba44Skenny liang 	mmio_write_32(SPM_WAKEUP_EVENT_EXT_MASK,
166*3c25ba44Skenny liang 		      ((pwrctrl->spm_wakeup_event_ext_mask & 0xffffffff)
167*3c25ba44Skenny liang 		       << 0));
168*3c25ba44Skenny liang 
169*3c25ba44Skenny liang 	mmio_write_32(SPM_SRC3_MASK,
170*3c25ba44Skenny liang 		      ((pwrctrl->md_ddr_en_2_0_mask_b & 0x1) << 0) |
171*3c25ba44Skenny liang 		      ((pwrctrl->md_ddr_en_2_1_mask_b & 0x1) << 1) |
172*3c25ba44Skenny liang 		      ((pwrctrl->conn_ddr_en_2_mask_b & 0x1) << 2) |
173*3c25ba44Skenny liang 		      ((pwrctrl->ddren2_sspm_apsrc_req_mask_b & 0x1) << 3) |
174*3c25ba44Skenny liang 		      ((pwrctrl->ddren2_scp_apsrc_req_mask_b & 0x1) << 4) |
175*3c25ba44Skenny liang 		      ((pwrctrl->disp0_ddren2_mask_b & 0x1) << 5) |
176*3c25ba44Skenny liang 		      ((pwrctrl->disp1_ddren2_mask_b & 0x1) << 6) |
177*3c25ba44Skenny liang 		      ((pwrctrl->gce_ddren2_mask_b & 0x1) << 7) |
178*3c25ba44Skenny liang 		      ((pwrctrl->ddren2_emi_self_refresh_ch0_mask_b & 0x1)
179*3c25ba44Skenny liang 		       << 8) |
180*3c25ba44Skenny liang 		      ((pwrctrl->ddren2_emi_self_refresh_ch1_mask_b & 0x1)
181*3c25ba44Skenny liang 		       << 9));
182*3c25ba44Skenny liang 
183*3c25ba44Skenny liang 	mmio_write_32(MP0_CPU0_WFI_EN,
184*3c25ba44Skenny liang 		      ((pwrctrl->mp0_cpu0_wfi_en & 0x1) << 0));
185*3c25ba44Skenny liang 	mmio_write_32(MP0_CPU1_WFI_EN,
186*3c25ba44Skenny liang 		      ((pwrctrl->mp0_cpu1_wfi_en & 0x1) << 0));
187*3c25ba44Skenny liang 	mmio_write_32(MP0_CPU2_WFI_EN,
188*3c25ba44Skenny liang 		      ((pwrctrl->mp0_cpu2_wfi_en & 0x1) << 0));
189*3c25ba44Skenny liang 	mmio_write_32(MP0_CPU3_WFI_EN,
190*3c25ba44Skenny liang 		      ((pwrctrl->mp0_cpu3_wfi_en & 0x1) << 0));
191*3c25ba44Skenny liang 
192*3c25ba44Skenny liang 	mmio_write_32(MP1_CPU0_WFI_EN,
193*3c25ba44Skenny liang 		      ((pwrctrl->mp1_cpu0_wfi_en & 0x1) << 0));
194*3c25ba44Skenny liang 	mmio_write_32(MP1_CPU1_WFI_EN,
195*3c25ba44Skenny liang 		      ((pwrctrl->mp1_cpu1_wfi_en & 0x1) << 0));
196*3c25ba44Skenny liang 	mmio_write_32(MP1_CPU2_WFI_EN,
197*3c25ba44Skenny liang 		      ((pwrctrl->mp1_cpu2_wfi_en & 0x1) << 0));
198*3c25ba44Skenny liang 	mmio_write_32(MP1_CPU3_WFI_EN,
199*3c25ba44Skenny liang 		      ((pwrctrl->mp1_cpu3_wfi_en & 0x1) << 0));
200*3c25ba44Skenny liang }
201*3c25ba44Skenny liang 
202*3c25ba44Skenny liang void spm_disable_pcm_timer(void)
203*3c25ba44Skenny liang {
204*3c25ba44Skenny liang 	mmio_clrsetbits_32(PCM_CON1, PCM_TIMER_EN_LSB, SPM_REGWR_CFG_KEY);
205*3c25ba44Skenny liang }
206*3c25ba44Skenny liang 
207*3c25ba44Skenny liang void spm_set_wakeup_event(const struct pwr_ctrl *pwrctrl)
208*3c25ba44Skenny liang {
209*3c25ba44Skenny liang 	uint32_t val, mask, isr;
210*3c25ba44Skenny liang 
211*3c25ba44Skenny liang 	val = pwrctrl->timer_val ? pwrctrl->timer_val : PCM_TIMER_MAX;
212*3c25ba44Skenny liang 	mmio_write_32(PCM_TIMER_VAL, val);
213*3c25ba44Skenny liang 	mmio_setbits_32(PCM_CON1, SPM_REGWR_CFG_KEY | PCM_TIMER_EN_LSB);
214*3c25ba44Skenny liang 
215*3c25ba44Skenny liang 	mask = pwrctrl->wake_src;
216*3c25ba44Skenny liang 
217*3c25ba44Skenny liang 	if (pwrctrl->csyspwreq_mask)
218*3c25ba44Skenny liang 		mask &= ~WAKE_SRC_R12_CSYSPWREQ_B;
219*3c25ba44Skenny liang 
220*3c25ba44Skenny liang 	mmio_write_32(SPM_WAKEUP_EVENT_MASK, ~mask);
221*3c25ba44Skenny liang 
222*3c25ba44Skenny liang 	isr = mmio_read_32(SPM_IRQ_MASK) & SPM_TWAM_IRQ_MASK_LSB;
223*3c25ba44Skenny liang 	mmio_write_32(SPM_IRQ_MASK, isr | ISRM_RET_IRQ_AUX);
224*3c25ba44Skenny liang }
225*3c25ba44Skenny liang 
226*3c25ba44Skenny liang void spm_set_pcm_flags(const struct pwr_ctrl *pwrctrl)
227*3c25ba44Skenny liang {
228*3c25ba44Skenny liang 	mmio_write_32(SPM_SW_FLAG, pwrctrl->pcm_flags);
229*3c25ba44Skenny liang 	mmio_write_32(SPM_SW_RSV_2, pwrctrl->pcm_flags1);
230*3c25ba44Skenny liang }
231*3c25ba44Skenny liang 
232*3c25ba44Skenny liang void spm_set_pcm_wdt(int en)
233*3c25ba44Skenny liang {
234*3c25ba44Skenny liang 	if (en) {
235*3c25ba44Skenny liang 		mmio_clrsetbits_32(PCM_CON1, PCM_WDT_WAKE_MODE_LSB,
236*3c25ba44Skenny liang 				   SPM_REGWR_CFG_KEY);
237*3c25ba44Skenny liang 
238*3c25ba44Skenny liang 		if (mmio_read_32(PCM_TIMER_VAL) > PCM_TIMER_MAX)
239*3c25ba44Skenny liang 			mmio_write_32(PCM_TIMER_VAL, PCM_TIMER_MAX);
240*3c25ba44Skenny liang 		mmio_write_32(PCM_WDT_VAL,
241*3c25ba44Skenny liang 			      mmio_read_32(PCM_TIMER_VAL) + PCM_WDT_TIMEOUT);
242*3c25ba44Skenny liang 		mmio_setbits_32(PCM_CON1, SPM_REGWR_CFG_KEY | PCM_WDT_EN_LSB);
243*3c25ba44Skenny liang 	} else {
244*3c25ba44Skenny liang 		mmio_clrsetbits_32(PCM_CON1, PCM_WDT_EN_LSB,
245*3c25ba44Skenny liang 				   SPM_REGWR_CFG_KEY);
246*3c25ba44Skenny liang 	}
247*3c25ba44Skenny liang }
248*3c25ba44Skenny liang 
249*3c25ba44Skenny liang void spm_send_cpu_wakeup_event(void)
250*3c25ba44Skenny liang {
251*3c25ba44Skenny liang 	mmio_write_32(PCM_REG_DATA_INI, 0);
252*3c25ba44Skenny liang 	mmio_write_32(SPM_CPU_WAKEUP_EVENT, 1);
253*3c25ba44Skenny liang }
254*3c25ba44Skenny liang 
255*3c25ba44Skenny liang void spm_get_wakeup_status(struct wake_status *wakesta)
256*3c25ba44Skenny liang {
257*3c25ba44Skenny liang 	wakesta->assert_pc = mmio_read_32(PCM_REG_DATA_INI);
258*3c25ba44Skenny liang 	wakesta->r12 = mmio_read_32(SPM_SW_RSV_0);
259*3c25ba44Skenny liang 	wakesta->r12_ext = mmio_read_32(PCM_REG12_EXT_DATA);
260*3c25ba44Skenny liang 	wakesta->raw_sta = mmio_read_32(SPM_WAKEUP_STA);
261*3c25ba44Skenny liang 	wakesta->raw_ext_sta = mmio_read_32(SPM_WAKEUP_EXT_STA);
262*3c25ba44Skenny liang 	wakesta->wake_misc = mmio_read_32(SPM_BSI_D0_SR);
263*3c25ba44Skenny liang 	wakesta->timer_out = mmio_read_32(SPM_BSI_D1_SR);
264*3c25ba44Skenny liang 	wakesta->r13 = mmio_read_32(PCM_REG13_DATA);
265*3c25ba44Skenny liang 	wakesta->idle_sta = mmio_read_32(SUBSYS_IDLE_STA);
266*3c25ba44Skenny liang 	wakesta->req_sta = mmio_read_32(SRC_REQ_STA);
267*3c25ba44Skenny liang 	wakesta->sw_flag = mmio_read_32(SPM_SW_FLAG);
268*3c25ba44Skenny liang 	wakesta->sw_flag1 = mmio_read_32(SPM_SW_RSV_2);
269*3c25ba44Skenny liang 	wakesta->r15 = mmio_read_32(PCM_REG15_DATA);
270*3c25ba44Skenny liang 	wakesta->debug_flag = mmio_read_32(SPM_SW_DEBUG);
271*3c25ba44Skenny liang 	wakesta->debug_flag1 = mmio_read_32(WDT_LATCH_SPARE0_FIX);
272*3c25ba44Skenny liang 	wakesta->event_reg = mmio_read_32(SPM_BSI_D2_SR);
273*3c25ba44Skenny liang 	wakesta->isr = mmio_read_32(SPM_IRQ_STA);
274*3c25ba44Skenny liang }
275*3c25ba44Skenny liang 
276*3c25ba44Skenny liang void spm_clean_after_wakeup(void)
277*3c25ba44Skenny liang {
278*3c25ba44Skenny liang 	mmio_write_32(SPM_SW_RSV_0,
279*3c25ba44Skenny liang 		      mmio_read_32(SPM_WAKEUP_STA) |
280*3c25ba44Skenny liang 		      mmio_read_32(SPM_SW_RSV_0));
281*3c25ba44Skenny liang 	mmio_write_32(SPM_CPU_WAKEUP_EVENT, 0);
282*3c25ba44Skenny liang 	mmio_write_32(SPM_WAKEUP_EVENT_MASK, ~0);
283*3c25ba44Skenny liang 	mmio_setbits_32(SPM_IRQ_MASK, ISRM_ALL_EXC_TWAM);
284*3c25ba44Skenny liang 	mmio_write_32(SPM_IRQ_STA, ISRC_ALL_EXC_TWAM);
285*3c25ba44Skenny liang 	mmio_write_32(SPM_SWINT_CLR, PCM_SW_INT_ALL);
286*3c25ba44Skenny liang }
287*3c25ba44Skenny liang 
288*3c25ba44Skenny liang void spm_output_wake_reason(struct wake_status *wakesta, const char *scenario)
289*3c25ba44Skenny liang {
290*3c25ba44Skenny liang 	uint32_t i;
291*3c25ba44Skenny liang 
292*3c25ba44Skenny liang 	if (wakesta->assert_pc != 0) {
293*3c25ba44Skenny liang 		INFO("%s: PCM ASSERT AT %u, ULPOSC_CON = 0x%x\n",
294*3c25ba44Skenny liang 		     scenario, wakesta->assert_pc, mmio_read_32(ULPOSC_CON));
295*3c25ba44Skenny liang 		goto spm_debug_flags;
296*3c25ba44Skenny liang 	}
297*3c25ba44Skenny liang 
298*3c25ba44Skenny liang 	for (i = 0; i <= 31; i++) {
299*3c25ba44Skenny liang 		if (wakesta->r12 & (1U << i)) {
300*3c25ba44Skenny liang 			INFO("%s: wake up by %s, timer_out = %u\n",
301*3c25ba44Skenny liang 			     scenario, wakeup_src_str[i], wakesta->timer_out);
302*3c25ba44Skenny liang 			break;
303*3c25ba44Skenny liang 		}
304*3c25ba44Skenny liang 	}
305*3c25ba44Skenny liang 
306*3c25ba44Skenny liang spm_debug_flags:
307*3c25ba44Skenny liang 	INFO("r15 = 0x%x, r13 = 0x%x, debug_flag = 0x%x 0x%x\n",
308*3c25ba44Skenny liang 	     wakesta->r15, wakesta->r13, wakesta->debug_flag,
309*3c25ba44Skenny liang 	     wakesta->debug_flag1);
310*3c25ba44Skenny liang 	INFO("sw_flag = 0x%x 0x%x, r12 = 0x%x, r12_ext = 0x%x\n",
311*3c25ba44Skenny liang 	     wakesta->sw_flag, wakesta->sw_flag1, wakesta->r12,
312*3c25ba44Skenny liang 	     wakesta->r12_ext);
313*3c25ba44Skenny liang 	INFO("idle_sta = 0x%x, req_sta =  0x%x, event_reg = 0x%x\n",
314*3c25ba44Skenny liang 	     wakesta->idle_sta, wakesta->req_sta, wakesta->event_reg);
315*3c25ba44Skenny liang 	INFO("isr = 0x%x, raw_sta = 0x%x, raw_ext_sta = 0x%x\n",
316*3c25ba44Skenny liang 	     wakesta->isr, wakesta->raw_sta, wakesta->raw_ext_sta);
317*3c25ba44Skenny liang 	INFO("wake_misc = 0x%x\n", wakesta->wake_misc);
318*3c25ba44Skenny liang }
319*3c25ba44Skenny liang 
320*3c25ba44Skenny liang void spm_boot_init(void)
321*3c25ba44Skenny liang {
322*3c25ba44Skenny liang 	NOTICE("%s() start\n", __func__);
323*3c25ba44Skenny liang 
324*3c25ba44Skenny liang 	spm_lock_init();
325*3c25ba44Skenny liang 	mt_spm_pmic_wrap_set_phase(PMIC_WRAP_PHASE_ALLINONE);
326*3c25ba44Skenny liang 
327*3c25ba44Skenny liang 	NOTICE("%s() end\n", __func__);
328*3c25ba44Skenny liang }
329