13fa9dec4Skenny liang /* 27352f329Skenny liang * Copyright (c) 2019, MediaTek Inc. All rights reserved. 33fa9dec4Skenny liang * 43fa9dec4Skenny liang * SPDX-License-Identifier: BSD-3-Clause 53fa9dec4Skenny liang */ 63fa9dec4Skenny liang 73fa9dec4Skenny liang #include <assert.h> 83fa9dec4Skenny liang #include <arch_helpers.h> 93fa9dec4Skenny liang #include <common/bl_common.h> 10cbdc72b5SJulius Werner #include <common/desc_image_load.h> 113fa9dec4Skenny liang #include <plat/common/common_def.h> 123fa9dec4Skenny liang #include <drivers/console.h> 133fa9dec4Skenny liang #include <common/debug.h> 143fa9dec4Skenny liang #include <drivers/generic_delay_timer.h> 153fa9dec4Skenny liang #include <mcucfg.h> 1628a773efSkenny liang #include <mt_gic_v3.h> 170d8cb493SHung-Te Lin #include <lib/coreboot.h> 183fa9dec4Skenny liang #include <lib/mmio.h> 193fa9dec4Skenny liang #include <mtk_plat_common.h> 207352f329Skenny liang #include <mtspmc.h> 213fa9dec4Skenny liang #include <plat_debug.h> 22a5612057Skenny liang #include <plat_params.h> 233fa9dec4Skenny liang #include <plat_private.h> 243fa9dec4Skenny liang #include <platform_def.h> 253fa9dec4Skenny liang #include <scu.h> 26*3c25ba44Skenny liang #include <spm.h> 273fa9dec4Skenny liang #include <drivers/ti/uart/uart_16550.h> 283fa9dec4Skenny liang 293fa9dec4Skenny liang static entry_point_info_t bl32_ep_info; 303fa9dec4Skenny liang static entry_point_info_t bl33_ep_info; 313fa9dec4Skenny liang 323fa9dec4Skenny liang static void platform_setup_cpu(void) 333fa9dec4Skenny liang { 343fa9dec4Skenny liang mmio_write_32((uintptr_t)&mt8183_mcucfg->mp0_rw_rsvd0, 0x00000001); 353fa9dec4Skenny liang 36e419574eSkenny liang /* Mcusys dcm control */ 37e419574eSkenny liang /* Enable pll plldiv dcm */ 38e419574eSkenny liang mmio_setbits_32((uintptr_t)&mt8183_mcucfg->bus_pll_divider_cfg, 39e419574eSkenny liang BUS_PLLDIV_DCM); 40e419574eSkenny liang mmio_setbits_32((uintptr_t)&mt8183_mcucfg->mp0_pll_divider_cfg, 41e419574eSkenny liang MP0_PLLDIV_DCM); 42e419574eSkenny liang mmio_setbits_32((uintptr_t)&mt8183_mcucfg->mp2_pll_divider_cfg, 43e419574eSkenny liang MP2_PLLDIV_DCM); 44e419574eSkenny liang /* Enable mscib dcm */ 45e419574eSkenny liang mmio_clrsetbits_32((uintptr_t)&mt8183_mcucfg->mscib_dcm_en, 46e419574eSkenny liang MCSIB_CACTIVE_SEL_MASK, MCSIB_CACTIVE_SEL); 47e419574eSkenny liang mmio_clrsetbits_32((uintptr_t)&mt8183_mcucfg->mscib_dcm_en, 48e419574eSkenny liang MCSIB_DCM_MASK, MCSIB_DCM); 49e419574eSkenny liang /* Enable adb400 dcm */ 50e419574eSkenny liang mmio_clrsetbits_32((uintptr_t)&mt8183_mcucfg->cci_adb400_dcm_config, 51e419574eSkenny liang CCI_ADB400_DCM_MASK, CCI_ADB400_DCM); 52e419574eSkenny liang /* Enable bus clock dcm */ 53e419574eSkenny liang mmio_setbits_32((uintptr_t)&mt8183_mcucfg->cci_clk_ctrl, 54e419574eSkenny liang MCU_BUS_DCM); 55e419574eSkenny liang /* Enable bus fabric dcm */ 56e419574eSkenny liang mmio_clrsetbits_32( 57e419574eSkenny liang (uintptr_t)&mt8183_mcucfg->mcusys_bus_fabric_dcm_ctrl, 58e419574eSkenny liang MCUSYS_BUS_FABRIC_DCM_MASK, 59e419574eSkenny liang MCUSYS_BUS_FABRIC_DCM); 60e419574eSkenny liang /* Enable l2c sram dcm */ 61e419574eSkenny liang mmio_setbits_32((uintptr_t)&mt8183_mcucfg->l2c_sram_ctrl, 62e419574eSkenny liang L2C_SRAM_DCM); 63e419574eSkenny liang /* Enable busmp0 sync dcm */ 64e419574eSkenny liang mmio_clrsetbits_32((uintptr_t)&mt8183_mcucfg->sync_dcm_config, 65e419574eSkenny liang SYNC_DCM_MASK, SYNC_DCM); 66e419574eSkenny liang /* Enable cntvalue dcm */ 67e419574eSkenny liang mmio_setbits_32((uintptr_t)&mt8183_mcucfg->mcu_misc_dcm_ctrl, 68e419574eSkenny liang CNTVALUEB_DCM); 69e419574eSkenny liang /* Enable dcm cluster stall */ 70e419574eSkenny liang mmio_clrsetbits_32( 71e419574eSkenny liang (uintptr_t)&mt8183_mcucfg->sync_dcm_cluster_config, 72e419574eSkenny liang MCUSYS_MAX_ACCESS_LATENCY_MASK, 73e419574eSkenny liang MCUSYS_MAX_ACCESS_LATENCY); 74e419574eSkenny liang mmio_setbits_32((uintptr_t)&mt8183_mcucfg->sync_dcm_cluster_config, 75e419574eSkenny liang MCU0_SYNC_DCM_STALL_WR_EN); 76e419574eSkenny liang /* Enable rgu dcm */ 77e419574eSkenny liang mmio_setbits_32((uintptr_t)&mt8183_mcucfg->mp0_rgu_dcm_config, 78e419574eSkenny liang CPUSYS_RGU_DCM_CINFIG); 793fa9dec4Skenny liang } 803fa9dec4Skenny liang 813fa9dec4Skenny liang /******************************************************************************* 823fa9dec4Skenny liang * Return a pointer to the 'entry_point_info' structure of the next image for 833fa9dec4Skenny liang * the security state specified. BL33 corresponds to the non-secure image type 843fa9dec4Skenny liang * while BL32 corresponds to the secure image type. A NULL pointer is returned 853fa9dec4Skenny liang * if the image does not exist. 863fa9dec4Skenny liang ******************************************************************************/ 873fa9dec4Skenny liang entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type) 883fa9dec4Skenny liang { 893fa9dec4Skenny liang entry_point_info_t *next_image_info; 903fa9dec4Skenny liang 913fa9dec4Skenny liang next_image_info = (type == NON_SECURE) ? &bl33_ep_info : &bl32_ep_info; 92cbdc72b5SJulius Werner assert(next_image_info->h.type == PARAM_EP); 933fa9dec4Skenny liang 943fa9dec4Skenny liang /* None of the images on this platform can have 0x0 as the entrypoint */ 953fa9dec4Skenny liang if (next_image_info->pc) 963fa9dec4Skenny liang return next_image_info; 973fa9dec4Skenny liang else 983fa9dec4Skenny liang return NULL; 993fa9dec4Skenny liang } 1003fa9dec4Skenny liang 1013fa9dec4Skenny liang /******************************************************************************* 1023fa9dec4Skenny liang * Perform any BL31 early platform setup. Here is an opportunity to copy 1033fa9dec4Skenny liang * parameters passed by the calling EL (S-EL1 in BL2 & S-EL3 in BL1) before they 1043fa9dec4Skenny liang * are lost (potentially). This needs to be done before the MMU is initialized 1053fa9dec4Skenny liang * so that the memory layout can be used while creating page tables. 1063fa9dec4Skenny liang * BL2 has flushed this information to memory, so we are guaranteed to pick up 1073fa9dec4Skenny liang * good data. 1083fa9dec4Skenny liang ******************************************************************************/ 1093fa9dec4Skenny liang void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, 1103fa9dec4Skenny liang u_register_t arg2, u_register_t arg3) 1113fa9dec4Skenny liang { 1123fa9dec4Skenny liang static console_16550_t console; 11328a773efSkenny liang 114a5612057Skenny liang params_early_setup(arg1); 115a5612057Skenny liang 1160d8cb493SHung-Te Lin #if COREBOOT 1170d8cb493SHung-Te Lin if (coreboot_serial.type) 1180d8cb493SHung-Te Lin console_16550_register(coreboot_serial.baseaddr, 1190d8cb493SHung-Te Lin coreboot_serial.input_hertz, 1200d8cb493SHung-Te Lin coreboot_serial.baud, 1210d8cb493SHung-Te Lin &console); 1220d8cb493SHung-Te Lin #else 1233fa9dec4Skenny liang console_16550_register(UART0_BASE, UART_CLOCK, UART_BAUDRATE, &console); 1240d8cb493SHung-Te Lin #endif 1253fa9dec4Skenny liang 1263fa9dec4Skenny liang NOTICE("MT8183 bl31_setup\n"); 1273fa9dec4Skenny liang 128cbdc72b5SJulius Werner bl31_params_parse_helper(arg0, &bl32_ep_info, &bl33_ep_info); 1293fa9dec4Skenny liang } 1303fa9dec4Skenny liang 1313fa9dec4Skenny liang 1323fa9dec4Skenny liang /******************************************************************************* 1333fa9dec4Skenny liang * Perform any BL31 platform setup code 1343fa9dec4Skenny liang ******************************************************************************/ 1353fa9dec4Skenny liang void bl31_platform_setup(void) 1363fa9dec4Skenny liang { 1373fa9dec4Skenny liang platform_setup_cpu(); 1383fa9dec4Skenny liang generic_delay_timer_init(); 13928a773efSkenny liang 14028a773efSkenny liang /* Initialize the GIC driver, CPU and distributor interfaces */ 14128a773efSkenny liang mt_gic_driver_init(); 14228a773efSkenny liang mt_gic_init(); 14316b49f60Skenny liang 14416b49f60Skenny liang /* Init mcsi SF */ 14516b49f60Skenny liang plat_mtk_cci_init_sf(); 1467352f329Skenny liang 1477352f329Skenny liang #if SPMC_MODE == 1 1487352f329Skenny liang spmc_init(); 1497352f329Skenny liang #endif 150*3c25ba44Skenny liang spm_boot_init(); 1513fa9dec4Skenny liang } 1523fa9dec4Skenny liang 1533fa9dec4Skenny liang /******************************************************************************* 1543fa9dec4Skenny liang * Perform the very early platform specific architectural setup here. At the 1553fa9dec4Skenny liang * moment this is only intializes the mmu in a quick and dirty way. 1563fa9dec4Skenny liang ******************************************************************************/ 1573fa9dec4Skenny liang void bl31_plat_arch_setup(void) 1583fa9dec4Skenny liang { 15916b49f60Skenny liang plat_mtk_cci_init(); 16016b49f60Skenny liang plat_mtk_cci_enable(); 16116b49f60Skenny liang 1623fa9dec4Skenny liang enable_scu(read_mpidr()); 1633fa9dec4Skenny liang 1643fa9dec4Skenny liang plat_configure_mmu_el3(BL_CODE_BASE, 1653fa9dec4Skenny liang BL_COHERENT_RAM_END - BL_CODE_BASE, 1663fa9dec4Skenny liang BL_CODE_BASE, 1673fa9dec4Skenny liang BL_CODE_END, 1683fa9dec4Skenny liang BL_COHERENT_RAM_BASE, 1693fa9dec4Skenny liang BL_COHERENT_RAM_END); 1703fa9dec4Skenny liang } 171