xref: /rk3399_ARM-atf/plat/mediatek/mt8183/bl31_plat_setup.c (revision 1b0174efdb9f7f2a998864a015b16980a19e7803)
13fa9dec4Skenny liang /*
27352f329Skenny liang  * Copyright (c) 2019, MediaTek Inc. All rights reserved.
33fa9dec4Skenny liang  *
43fa9dec4Skenny liang  * SPDX-License-Identifier: BSD-3-Clause
53fa9dec4Skenny liang  */
63fa9dec4Skenny liang 
73fa9dec4Skenny liang #include <assert.h>
83fa9dec4Skenny liang #include <arch_helpers.h>
93fa9dec4Skenny liang #include <common/bl_common.h>
10cbdc72b5SJulius Werner #include <common/desc_image_load.h>
11*1b0174efSkenny liang #include <devapc.h>
123fa9dec4Skenny liang #include <plat/common/common_def.h>
133fa9dec4Skenny liang #include <drivers/console.h>
143fa9dec4Skenny liang #include <common/debug.h>
153fa9dec4Skenny liang #include <drivers/generic_delay_timer.h>
163fa9dec4Skenny liang #include <mcucfg.h>
1728a773efSkenny liang #include <mt_gic_v3.h>
180d8cb493SHung-Te Lin #include <lib/coreboot.h>
193fa9dec4Skenny liang #include <lib/mmio.h>
20539061b8Skenny liang #include <mtk_mcdi.h>
213fa9dec4Skenny liang #include <mtk_plat_common.h>
227352f329Skenny liang #include <mtspmc.h>
233fa9dec4Skenny liang #include <plat_debug.h>
24a5612057Skenny liang #include <plat_params.h>
253fa9dec4Skenny liang #include <plat_private.h>
263fa9dec4Skenny liang #include <platform_def.h>
273fa9dec4Skenny liang #include <scu.h>
283c25ba44Skenny liang #include <spm.h>
293fa9dec4Skenny liang #include <drivers/ti/uart/uart_16550.h>
303fa9dec4Skenny liang 
313fa9dec4Skenny liang static entry_point_info_t bl32_ep_info;
323fa9dec4Skenny liang static entry_point_info_t bl33_ep_info;
333fa9dec4Skenny liang 
343fa9dec4Skenny liang static void platform_setup_cpu(void)
353fa9dec4Skenny liang {
363fa9dec4Skenny liang 	mmio_write_32((uintptr_t)&mt8183_mcucfg->mp0_rw_rsvd0, 0x00000001);
373fa9dec4Skenny liang 
38e419574eSkenny liang 	/* Mcusys dcm control */
39e419574eSkenny liang 	/* Enable pll plldiv dcm */
40e419574eSkenny liang 	mmio_setbits_32((uintptr_t)&mt8183_mcucfg->bus_pll_divider_cfg,
41e419574eSkenny liang 		BUS_PLLDIV_DCM);
42e419574eSkenny liang 	mmio_setbits_32((uintptr_t)&mt8183_mcucfg->mp0_pll_divider_cfg,
43e419574eSkenny liang 		MP0_PLLDIV_DCM);
44e419574eSkenny liang 	mmio_setbits_32((uintptr_t)&mt8183_mcucfg->mp2_pll_divider_cfg,
45e419574eSkenny liang 		MP2_PLLDIV_DCM);
46e419574eSkenny liang 	/* Enable mscib dcm  */
47e419574eSkenny liang 	mmio_clrsetbits_32((uintptr_t)&mt8183_mcucfg->mscib_dcm_en,
48e419574eSkenny liang 		MCSIB_CACTIVE_SEL_MASK, MCSIB_CACTIVE_SEL);
49e419574eSkenny liang 	mmio_clrsetbits_32((uintptr_t)&mt8183_mcucfg->mscib_dcm_en,
50e419574eSkenny liang 		MCSIB_DCM_MASK, MCSIB_DCM);
51e419574eSkenny liang 	/* Enable adb400 dcm */
52e419574eSkenny liang 	mmio_clrsetbits_32((uintptr_t)&mt8183_mcucfg->cci_adb400_dcm_config,
53e419574eSkenny liang 		CCI_ADB400_DCM_MASK, CCI_ADB400_DCM);
54e419574eSkenny liang 	/* Enable bus clock dcm */
55e419574eSkenny liang 	mmio_setbits_32((uintptr_t)&mt8183_mcucfg->cci_clk_ctrl,
56e419574eSkenny liang 		MCU_BUS_DCM);
57e419574eSkenny liang 	/* Enable bus fabric dcm */
58e419574eSkenny liang 	mmio_clrsetbits_32(
59e419574eSkenny liang 		(uintptr_t)&mt8183_mcucfg->mcusys_bus_fabric_dcm_ctrl,
60e419574eSkenny liang 		MCUSYS_BUS_FABRIC_DCM_MASK,
61e419574eSkenny liang 		MCUSYS_BUS_FABRIC_DCM);
62e419574eSkenny liang 	/* Enable l2c sram dcm */
63e419574eSkenny liang 	mmio_setbits_32((uintptr_t)&mt8183_mcucfg->l2c_sram_ctrl,
64e419574eSkenny liang 		L2C_SRAM_DCM);
65e419574eSkenny liang 	/* Enable busmp0 sync dcm */
66e419574eSkenny liang 	mmio_clrsetbits_32((uintptr_t)&mt8183_mcucfg->sync_dcm_config,
67e419574eSkenny liang 		SYNC_DCM_MASK, SYNC_DCM);
68e419574eSkenny liang 	/* Enable cntvalue dcm */
69e419574eSkenny liang 	mmio_setbits_32((uintptr_t)&mt8183_mcucfg->mcu_misc_dcm_ctrl,
70e419574eSkenny liang 		CNTVALUEB_DCM);
71e419574eSkenny liang 	/* Enable dcm cluster stall */
72e419574eSkenny liang 	mmio_clrsetbits_32(
73e419574eSkenny liang 		(uintptr_t)&mt8183_mcucfg->sync_dcm_cluster_config,
74e419574eSkenny liang 		MCUSYS_MAX_ACCESS_LATENCY_MASK,
75e419574eSkenny liang 		MCUSYS_MAX_ACCESS_LATENCY);
76e419574eSkenny liang 	mmio_setbits_32((uintptr_t)&mt8183_mcucfg->sync_dcm_cluster_config,
77e419574eSkenny liang 		MCU0_SYNC_DCM_STALL_WR_EN);
78e419574eSkenny liang 	/* Enable rgu dcm */
79e419574eSkenny liang 	mmio_setbits_32((uintptr_t)&mt8183_mcucfg->mp0_rgu_dcm_config,
80e419574eSkenny liang 		CPUSYS_RGU_DCM_CINFIG);
813fa9dec4Skenny liang }
823fa9dec4Skenny liang 
833fa9dec4Skenny liang /*******************************************************************************
843fa9dec4Skenny liang  * Return a pointer to the 'entry_point_info' structure of the next image for
853fa9dec4Skenny liang  * the security state specified. BL33 corresponds to the non-secure image type
863fa9dec4Skenny liang  * while BL32 corresponds to the secure image type. A NULL pointer is returned
873fa9dec4Skenny liang  * if the image does not exist.
883fa9dec4Skenny liang  ******************************************************************************/
893fa9dec4Skenny liang entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
903fa9dec4Skenny liang {
913fa9dec4Skenny liang 	entry_point_info_t *next_image_info;
923fa9dec4Skenny liang 
933fa9dec4Skenny liang 	next_image_info = (type == NON_SECURE) ? &bl33_ep_info : &bl32_ep_info;
94cbdc72b5SJulius Werner 	assert(next_image_info->h.type == PARAM_EP);
953fa9dec4Skenny liang 
963fa9dec4Skenny liang 	/* None of the images on this platform can have 0x0 as the entrypoint */
973fa9dec4Skenny liang 	if (next_image_info->pc)
983fa9dec4Skenny liang 		return next_image_info;
993fa9dec4Skenny liang 	else
1003fa9dec4Skenny liang 		return NULL;
1013fa9dec4Skenny liang }
1023fa9dec4Skenny liang 
1033fa9dec4Skenny liang /*******************************************************************************
1043fa9dec4Skenny liang  * Perform any BL31 early platform setup. Here is an opportunity to copy
1053fa9dec4Skenny liang  * parameters passed by the calling EL (S-EL1 in BL2 & S-EL3 in BL1) before they
1063fa9dec4Skenny liang  * are lost (potentially). This needs to be done before the MMU is initialized
1073fa9dec4Skenny liang  * so that the memory layout can be used while creating page tables.
1083fa9dec4Skenny liang  * BL2 has flushed this information to memory, so we are guaranteed to pick up
1093fa9dec4Skenny liang  * good data.
1103fa9dec4Skenny liang  ******************************************************************************/
1113fa9dec4Skenny liang void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
1123fa9dec4Skenny liang 				u_register_t arg2, u_register_t arg3)
1133fa9dec4Skenny liang {
1143fa9dec4Skenny liang 	static console_16550_t console;
11528a773efSkenny liang 
116a5612057Skenny liang 	params_early_setup(arg1);
117a5612057Skenny liang 
1180d8cb493SHung-Te Lin #if COREBOOT
1190d8cb493SHung-Te Lin 	if (coreboot_serial.type)
1200d8cb493SHung-Te Lin 		console_16550_register(coreboot_serial.baseaddr,
1210d8cb493SHung-Te Lin 				       coreboot_serial.input_hertz,
1220d8cb493SHung-Te Lin 				       coreboot_serial.baud,
1230d8cb493SHung-Te Lin 				       &console);
1240d8cb493SHung-Te Lin #else
1253fa9dec4Skenny liang 	console_16550_register(UART0_BASE, UART_CLOCK, UART_BAUDRATE, &console);
1260d8cb493SHung-Te Lin #endif
1273fa9dec4Skenny liang 
1283fa9dec4Skenny liang 	NOTICE("MT8183 bl31_setup\n");
1293fa9dec4Skenny liang 
130cbdc72b5SJulius Werner 	bl31_params_parse_helper(arg0, &bl32_ep_info, &bl33_ep_info);
1313fa9dec4Skenny liang }
1323fa9dec4Skenny liang 
1333fa9dec4Skenny liang 
1343fa9dec4Skenny liang /*******************************************************************************
1353fa9dec4Skenny liang  * Perform any BL31 platform setup code
1363fa9dec4Skenny liang  ******************************************************************************/
1373fa9dec4Skenny liang void bl31_platform_setup(void)
1383fa9dec4Skenny liang {
139*1b0174efSkenny liang 	devapc_init();
140*1b0174efSkenny liang 
1413fa9dec4Skenny liang 	platform_setup_cpu();
1423fa9dec4Skenny liang 	generic_delay_timer_init();
14328a773efSkenny liang 
14428a773efSkenny liang 	/* Initialize the GIC driver, CPU and distributor interfaces */
14528a773efSkenny liang 	mt_gic_driver_init();
14628a773efSkenny liang 	mt_gic_init();
14716b49f60Skenny liang 
14816b49f60Skenny liang 	/* Init mcsi SF */
14916b49f60Skenny liang 	plat_mtk_cci_init_sf();
1507352f329Skenny liang 
1517352f329Skenny liang #if SPMC_MODE == 1
1527352f329Skenny liang 	spmc_init();
1537352f329Skenny liang #endif
1543c25ba44Skenny liang 	spm_boot_init();
155539061b8Skenny liang 	mcdi_init();
1563fa9dec4Skenny liang }
1573fa9dec4Skenny liang 
1583fa9dec4Skenny liang /*******************************************************************************
1593fa9dec4Skenny liang  * Perform the very early platform specific architectural setup here. At the
1603fa9dec4Skenny liang  * moment this is only intializes the mmu in a quick and dirty way.
1613fa9dec4Skenny liang  ******************************************************************************/
1623fa9dec4Skenny liang void bl31_plat_arch_setup(void)
1633fa9dec4Skenny liang {
16416b49f60Skenny liang 	plat_mtk_cci_init();
16516b49f60Skenny liang 	plat_mtk_cci_enable();
16616b49f60Skenny liang 
1673fa9dec4Skenny liang 	enable_scu(read_mpidr());
1683fa9dec4Skenny liang 
1693fa9dec4Skenny liang 	plat_configure_mmu_el3(BL_CODE_BASE,
1703fa9dec4Skenny liang 			       BL_COHERENT_RAM_END - BL_CODE_BASE,
1713fa9dec4Skenny liang 			       BL_CODE_BASE,
1723fa9dec4Skenny liang 			       BL_CODE_END,
1733fa9dec4Skenny liang 			       BL_COHERENT_RAM_BASE,
1743fa9dec4Skenny liang 			       BL_COHERENT_RAM_END);
1753fa9dec4Skenny liang }
176