xref: /rk3399_ARM-atf/plat/mediatek/mt8183/bl31_plat_setup.c (revision 16b49f601df30378b78bb323a859109149f3ea00)
13fa9dec4Skenny liang /*
23fa9dec4Skenny liang  * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved.
33fa9dec4Skenny liang  *
43fa9dec4Skenny liang  * SPDX-License-Identifier: BSD-3-Clause
53fa9dec4Skenny liang  */
63fa9dec4Skenny liang 
73fa9dec4Skenny liang #include <assert.h>
83fa9dec4Skenny liang #include <arch_helpers.h>
93fa9dec4Skenny liang #include <common/bl_common.h>
103fa9dec4Skenny liang #include <plat/common/common_def.h>
113fa9dec4Skenny liang #include <drivers/console.h>
123fa9dec4Skenny liang #include <common/debug.h>
133fa9dec4Skenny liang #include <drivers/generic_delay_timer.h>
143fa9dec4Skenny liang #include <mcucfg.h>
1528a773efSkenny liang #include <mt_gic_v3.h>
163fa9dec4Skenny liang #include <lib/mmio.h>
173fa9dec4Skenny liang #include <mtk_plat_common.h>
183fa9dec4Skenny liang #include <plat_debug.h>
193fa9dec4Skenny liang #include <plat_private.h>
203fa9dec4Skenny liang #include <platform_def.h>
213fa9dec4Skenny liang #include <scu.h>
223fa9dec4Skenny liang #include <drivers/ti/uart/uart_16550.h>
233fa9dec4Skenny liang 
243fa9dec4Skenny liang static entry_point_info_t bl32_ep_info;
253fa9dec4Skenny liang static entry_point_info_t bl33_ep_info;
263fa9dec4Skenny liang 
273fa9dec4Skenny liang static void platform_setup_cpu(void)
283fa9dec4Skenny liang {
293fa9dec4Skenny liang 	mmio_write_32((uintptr_t)&mt8183_mcucfg->mp0_rw_rsvd0, 0x00000001);
303fa9dec4Skenny liang 
313fa9dec4Skenny liang 	VERBOSE("addr of cci_adb400_dcm_config: 0x%x\n",
323fa9dec4Skenny liang 		mmio_read_32((uintptr_t)&mt8183_mcucfg->cci_adb400_dcm_config));
333fa9dec4Skenny liang 	VERBOSE("addr of sync_dcm_config: 0x%x\n",
343fa9dec4Skenny liang 		mmio_read_32((uintptr_t)&mt8183_mcucfg->sync_dcm_config));
353fa9dec4Skenny liang 
363fa9dec4Skenny liang 	VERBOSE("mp0_spmc: 0x%x\n",
373fa9dec4Skenny liang 		mmio_read_32((uintptr_t)&mt8183_mcucfg->mp0_cputop_spmc_ctl));
383fa9dec4Skenny liang 	VERBOSE("mp1_spmc: 0x%x\n",
393fa9dec4Skenny liang 		mmio_read_32((uintptr_t)&mt8183_mcucfg->mp1_cputop_spmc_ctl));
403fa9dec4Skenny liang }
413fa9dec4Skenny liang 
423fa9dec4Skenny liang /*******************************************************************************
433fa9dec4Skenny liang  * Return a pointer to the 'entry_point_info' structure of the next image for
443fa9dec4Skenny liang  * the security state specified. BL33 corresponds to the non-secure image type
453fa9dec4Skenny liang  * while BL32 corresponds to the secure image type. A NULL pointer is returned
463fa9dec4Skenny liang  * if the image does not exist.
473fa9dec4Skenny liang  ******************************************************************************/
483fa9dec4Skenny liang entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
493fa9dec4Skenny liang {
503fa9dec4Skenny liang 	entry_point_info_t *next_image_info;
513fa9dec4Skenny liang 
523fa9dec4Skenny liang 	next_image_info = (type == NON_SECURE) ? &bl33_ep_info : &bl32_ep_info;
533fa9dec4Skenny liang 
543fa9dec4Skenny liang 	/* None of the images on this platform can have 0x0 as the entrypoint */
553fa9dec4Skenny liang 	if (next_image_info->pc)
563fa9dec4Skenny liang 		return next_image_info;
573fa9dec4Skenny liang 	else
583fa9dec4Skenny liang 		return NULL;
593fa9dec4Skenny liang }
603fa9dec4Skenny liang 
613fa9dec4Skenny liang /*******************************************************************************
623fa9dec4Skenny liang  * Perform any BL31 early platform setup. Here is an opportunity to copy
633fa9dec4Skenny liang  * parameters passed by the calling EL (S-EL1 in BL2 & S-EL3 in BL1) before they
643fa9dec4Skenny liang  * are lost (potentially). This needs to be done before the MMU is initialized
653fa9dec4Skenny liang  * so that the memory layout can be used while creating page tables.
663fa9dec4Skenny liang  * BL2 has flushed this information to memory, so we are guaranteed to pick up
673fa9dec4Skenny liang  * good data.
683fa9dec4Skenny liang  ******************************************************************************/
693fa9dec4Skenny liang void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
703fa9dec4Skenny liang 				u_register_t arg2, u_register_t arg3)
713fa9dec4Skenny liang {
723fa9dec4Skenny liang 	struct mtk_bl31_params *arg_from_bl2 = (struct mtk_bl31_params *)arg0;
733fa9dec4Skenny liang 	static console_16550_t console;
7428a773efSkenny liang 
753fa9dec4Skenny liang 	console_16550_register(UART0_BASE, UART_CLOCK, UART_BAUDRATE, &console);
763fa9dec4Skenny liang 
773fa9dec4Skenny liang 	NOTICE("MT8183 bl31_setup\n");
783fa9dec4Skenny liang 
793fa9dec4Skenny liang 	assert(arg_from_bl2 != NULL);
803fa9dec4Skenny liang 	assert(arg_from_bl2->h.type == PARAM_BL31);
813fa9dec4Skenny liang 	assert(arg_from_bl2->h.version >= VERSION_1);
823fa9dec4Skenny liang 
833fa9dec4Skenny liang 	bl32_ep_info = *arg_from_bl2->bl32_ep_info;
843fa9dec4Skenny liang 	bl33_ep_info = *arg_from_bl2->bl33_ep_info;
853fa9dec4Skenny liang }
863fa9dec4Skenny liang 
873fa9dec4Skenny liang 
883fa9dec4Skenny liang /*******************************************************************************
893fa9dec4Skenny liang  * Perform any BL31 platform setup code
903fa9dec4Skenny liang  ******************************************************************************/
913fa9dec4Skenny liang void bl31_platform_setup(void)
923fa9dec4Skenny liang {
933fa9dec4Skenny liang 	platform_setup_cpu();
943fa9dec4Skenny liang 	generic_delay_timer_init();
9528a773efSkenny liang 
9628a773efSkenny liang 	/* Initialize the GIC driver, CPU and distributor interfaces */
9728a773efSkenny liang 	mt_gic_driver_init();
9828a773efSkenny liang 	mt_gic_init();
99*16b49f60Skenny liang 
100*16b49f60Skenny liang 	/* Init mcsi SF */
101*16b49f60Skenny liang 	plat_mtk_cci_init_sf();
1023fa9dec4Skenny liang }
1033fa9dec4Skenny liang 
1043fa9dec4Skenny liang /*******************************************************************************
1053fa9dec4Skenny liang  * Perform the very early platform specific architectural setup here. At the
1063fa9dec4Skenny liang  * moment this is only intializes the mmu in a quick and dirty way.
1073fa9dec4Skenny liang  ******************************************************************************/
1083fa9dec4Skenny liang void bl31_plat_arch_setup(void)
1093fa9dec4Skenny liang {
110*16b49f60Skenny liang 	plat_mtk_cci_init();
111*16b49f60Skenny liang 	plat_mtk_cci_enable();
112*16b49f60Skenny liang 
1133fa9dec4Skenny liang 	enable_scu(read_mpidr());
1143fa9dec4Skenny liang 
1153fa9dec4Skenny liang 	plat_configure_mmu_el3(BL_CODE_BASE,
1163fa9dec4Skenny liang 			       BL_COHERENT_RAM_END - BL_CODE_BASE,
1173fa9dec4Skenny liang 			       BL_CODE_BASE,
1183fa9dec4Skenny liang 			       BL_CODE_END,
1193fa9dec4Skenny liang 			       BL_COHERENT_RAM_BASE,
1203fa9dec4Skenny liang 			       BL_COHERENT_RAM_END);
1213fa9dec4Skenny liang }
122