xref: /rk3399_ARM-atf/plat/mediatek/mt8183/bl31_plat_setup.c (revision 0d8cb4937e7872c6fc49d26cc83bb72be907a073)
13fa9dec4Skenny liang /*
27352f329Skenny liang  * Copyright (c) 2019, MediaTek Inc. All rights reserved.
33fa9dec4Skenny liang  *
43fa9dec4Skenny liang  * SPDX-License-Identifier: BSD-3-Clause
53fa9dec4Skenny liang  */
63fa9dec4Skenny liang 
73fa9dec4Skenny liang #include <assert.h>
83fa9dec4Skenny liang #include <arch_helpers.h>
93fa9dec4Skenny liang #include <common/bl_common.h>
10cbdc72b5SJulius Werner #include <common/desc_image_load.h>
113fa9dec4Skenny liang #include <plat/common/common_def.h>
123fa9dec4Skenny liang #include <drivers/console.h>
133fa9dec4Skenny liang #include <common/debug.h>
143fa9dec4Skenny liang #include <drivers/generic_delay_timer.h>
153fa9dec4Skenny liang #include <mcucfg.h>
1628a773efSkenny liang #include <mt_gic_v3.h>
17*0d8cb493SHung-Te Lin #include <lib/coreboot.h>
183fa9dec4Skenny liang #include <lib/mmio.h>
193fa9dec4Skenny liang #include <mtk_plat_common.h>
207352f329Skenny liang #include <mtspmc.h>
213fa9dec4Skenny liang #include <plat_debug.h>
22a5612057Skenny liang #include <plat_params.h>
233fa9dec4Skenny liang #include <plat_private.h>
243fa9dec4Skenny liang #include <platform_def.h>
253fa9dec4Skenny liang #include <scu.h>
263fa9dec4Skenny liang #include <drivers/ti/uart/uart_16550.h>
273fa9dec4Skenny liang 
283fa9dec4Skenny liang static entry_point_info_t bl32_ep_info;
293fa9dec4Skenny liang static entry_point_info_t bl33_ep_info;
303fa9dec4Skenny liang 
313fa9dec4Skenny liang static void platform_setup_cpu(void)
323fa9dec4Skenny liang {
333fa9dec4Skenny liang 	mmio_write_32((uintptr_t)&mt8183_mcucfg->mp0_rw_rsvd0, 0x00000001);
343fa9dec4Skenny liang 
353fa9dec4Skenny liang 	VERBOSE("addr of cci_adb400_dcm_config: 0x%x\n",
363fa9dec4Skenny liang 		mmio_read_32((uintptr_t)&mt8183_mcucfg->cci_adb400_dcm_config));
373fa9dec4Skenny liang 	VERBOSE("addr of sync_dcm_config: 0x%x\n",
383fa9dec4Skenny liang 		mmio_read_32((uintptr_t)&mt8183_mcucfg->sync_dcm_config));
393fa9dec4Skenny liang 
403fa9dec4Skenny liang 	VERBOSE("mp0_spmc: 0x%x\n",
413fa9dec4Skenny liang 		mmio_read_32((uintptr_t)&mt8183_mcucfg->mp0_cputop_spmc_ctl));
423fa9dec4Skenny liang 	VERBOSE("mp1_spmc: 0x%x\n",
433fa9dec4Skenny liang 		mmio_read_32((uintptr_t)&mt8183_mcucfg->mp1_cputop_spmc_ctl));
443fa9dec4Skenny liang }
453fa9dec4Skenny liang 
463fa9dec4Skenny liang /*******************************************************************************
473fa9dec4Skenny liang  * Return a pointer to the 'entry_point_info' structure of the next image for
483fa9dec4Skenny liang  * the security state specified. BL33 corresponds to the non-secure image type
493fa9dec4Skenny liang  * while BL32 corresponds to the secure image type. A NULL pointer is returned
503fa9dec4Skenny liang  * if the image does not exist.
513fa9dec4Skenny liang  ******************************************************************************/
523fa9dec4Skenny liang entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
533fa9dec4Skenny liang {
543fa9dec4Skenny liang 	entry_point_info_t *next_image_info;
553fa9dec4Skenny liang 
563fa9dec4Skenny liang 	next_image_info = (type == NON_SECURE) ? &bl33_ep_info : &bl32_ep_info;
57cbdc72b5SJulius Werner 	assert(next_image_info->h.type == PARAM_EP);
583fa9dec4Skenny liang 
593fa9dec4Skenny liang 	/* None of the images on this platform can have 0x0 as the entrypoint */
603fa9dec4Skenny liang 	if (next_image_info->pc)
613fa9dec4Skenny liang 		return next_image_info;
623fa9dec4Skenny liang 	else
633fa9dec4Skenny liang 		return NULL;
643fa9dec4Skenny liang }
653fa9dec4Skenny liang 
663fa9dec4Skenny liang /*******************************************************************************
673fa9dec4Skenny liang  * Perform any BL31 early platform setup. Here is an opportunity to copy
683fa9dec4Skenny liang  * parameters passed by the calling EL (S-EL1 in BL2 & S-EL3 in BL1) before they
693fa9dec4Skenny liang  * are lost (potentially). This needs to be done before the MMU is initialized
703fa9dec4Skenny liang  * so that the memory layout can be used while creating page tables.
713fa9dec4Skenny liang  * BL2 has flushed this information to memory, so we are guaranteed to pick up
723fa9dec4Skenny liang  * good data.
733fa9dec4Skenny liang  ******************************************************************************/
743fa9dec4Skenny liang void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
753fa9dec4Skenny liang 				u_register_t arg2, u_register_t arg3)
763fa9dec4Skenny liang {
773fa9dec4Skenny liang 	static console_16550_t console;
7828a773efSkenny liang 
79a5612057Skenny liang 	params_early_setup(arg1);
80a5612057Skenny liang 
81*0d8cb493SHung-Te Lin #if COREBOOT
82*0d8cb493SHung-Te Lin 	if (coreboot_serial.type)
83*0d8cb493SHung-Te Lin 		console_16550_register(coreboot_serial.baseaddr,
84*0d8cb493SHung-Te Lin 				       coreboot_serial.input_hertz,
85*0d8cb493SHung-Te Lin 				       coreboot_serial.baud,
86*0d8cb493SHung-Te Lin 				       &console);
87*0d8cb493SHung-Te Lin #else
883fa9dec4Skenny liang 	console_16550_register(UART0_BASE, UART_CLOCK, UART_BAUDRATE, &console);
89*0d8cb493SHung-Te Lin #endif
903fa9dec4Skenny liang 
913fa9dec4Skenny liang 	NOTICE("MT8183 bl31_setup\n");
923fa9dec4Skenny liang 
93cbdc72b5SJulius Werner 	bl31_params_parse_helper(arg0, &bl32_ep_info, &bl33_ep_info);
943fa9dec4Skenny liang }
953fa9dec4Skenny liang 
963fa9dec4Skenny liang 
973fa9dec4Skenny liang /*******************************************************************************
983fa9dec4Skenny liang  * Perform any BL31 platform setup code
993fa9dec4Skenny liang  ******************************************************************************/
1003fa9dec4Skenny liang void bl31_platform_setup(void)
1013fa9dec4Skenny liang {
1023fa9dec4Skenny liang 	platform_setup_cpu();
1033fa9dec4Skenny liang 	generic_delay_timer_init();
10428a773efSkenny liang 
10528a773efSkenny liang 	/* Initialize the GIC driver, CPU and distributor interfaces */
10628a773efSkenny liang 	mt_gic_driver_init();
10728a773efSkenny liang 	mt_gic_init();
10816b49f60Skenny liang 
10916b49f60Skenny liang 	/* Init mcsi SF */
11016b49f60Skenny liang 	plat_mtk_cci_init_sf();
1117352f329Skenny liang 
1127352f329Skenny liang #if SPMC_MODE == 1
1137352f329Skenny liang 	spmc_init();
1147352f329Skenny liang #endif
1153fa9dec4Skenny liang }
1163fa9dec4Skenny liang 
1173fa9dec4Skenny liang /*******************************************************************************
1183fa9dec4Skenny liang  * Perform the very early platform specific architectural setup here. At the
1193fa9dec4Skenny liang  * moment this is only intializes the mmu in a quick and dirty way.
1203fa9dec4Skenny liang  ******************************************************************************/
1213fa9dec4Skenny liang void bl31_plat_arch_setup(void)
1223fa9dec4Skenny liang {
12316b49f60Skenny liang 	plat_mtk_cci_init();
12416b49f60Skenny liang 	plat_mtk_cci_enable();
12516b49f60Skenny liang 
1263fa9dec4Skenny liang 	enable_scu(read_mpidr());
1273fa9dec4Skenny liang 
1283fa9dec4Skenny liang 	plat_configure_mmu_el3(BL_CODE_BASE,
1293fa9dec4Skenny liang 			       BL_COHERENT_RAM_END - BL_CODE_BASE,
1303fa9dec4Skenny liang 			       BL_CODE_BASE,
1313fa9dec4Skenny liang 			       BL_CODE_END,
1323fa9dec4Skenny liang 			       BL_COHERENT_RAM_BASE,
1333fa9dec4Skenny liang 			       BL_COHERENT_RAM_END);
1343fa9dec4Skenny liang }
135