xref: /rk3399_ARM-atf/plat/mediatek/mt8173/include/platform_def.h (revision 82cb2c1ad9897473743f08437d0a3995bed561b9)
17d116dccSCC Ma /*
27d116dccSCC Ma  * Copyright (c) 2014-2015, ARM Limited and Contributors. All rights reserved.
37d116dccSCC Ma  *
4*82cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
57d116dccSCC Ma  */
67d116dccSCC Ma 
77d116dccSCC Ma #ifndef __PLATFORM_DEF_H__
87d116dccSCC Ma #define __PLATFORM_DEF_H__
97d116dccSCC Ma 
108bc20038SKoan-Sin Tan #include "mt8173_def.h"
118bc20038SKoan-Sin Tan 
127d116dccSCC Ma 
137d116dccSCC Ma /*******************************************************************************
147d116dccSCC Ma  * Platform binary types for linking
157d116dccSCC Ma  ******************************************************************************/
167d116dccSCC Ma #define PLATFORM_LINKER_FORMAT		"elf64-littleaarch64"
177d116dccSCC Ma #define PLATFORM_LINKER_ARCH		aarch64
187d116dccSCC Ma 
197d116dccSCC Ma /*******************************************************************************
207d116dccSCC Ma  * Generic platform constants
217d116dccSCC Ma  ******************************************************************************/
227d116dccSCC Ma 
237d116dccSCC Ma /* Size of cacheable stacks */
243d8256b2SMasahiro Yamada #if defined(IMAGE_BL1)
257d116dccSCC Ma #define PLATFORM_STACK_SIZE 0x440
263d8256b2SMasahiro Yamada #elif defined(IMAGE_BL2)
277d116dccSCC Ma #define PLATFORM_STACK_SIZE 0x400
283d8256b2SMasahiro Yamada #elif defined(IMAGE_BL31)
297d116dccSCC Ma #define PLATFORM_STACK_SIZE 0x800
303d8256b2SMasahiro Yamada #elif defined(IMAGE_BL32)
317d116dccSCC Ma #define PLATFORM_STACK_SIZE 0x440
327d116dccSCC Ma #endif
337d116dccSCC Ma 
347d116dccSCC Ma #define FIRMWARE_WELCOME_STR		"Booting Trusted Firmware\n"
357d116dccSCC Ma 
367d116dccSCC Ma #define PLATFORM_MAX_AFFLVL		MPIDR_AFFLVL2
373fc26aa0SKoan-Sin Tan #if !ENABLE_PLAT_COMPAT
383fc26aa0SKoan-Sin Tan #define PLAT_MAX_PWR_LVL		2
393fc26aa0SKoan-Sin Tan #define PLAT_MAX_RET_STATE		1
403fc26aa0SKoan-Sin Tan #define PLAT_MAX_OFF_STATE		2
413fc26aa0SKoan-Sin Tan #endif
427d116dccSCC Ma #define PLATFORM_SYSTEM_COUNT		1
437d116dccSCC Ma #define PLATFORM_CLUSTER_COUNT		2
447d116dccSCC Ma #define PLATFORM_CLUSTER0_CORE_COUNT	4
457d116dccSCC Ma #define PLATFORM_CLUSTER1_CORE_COUNT	2
467d116dccSCC Ma #define PLATFORM_CORE_COUNT		(PLATFORM_CLUSTER1_CORE_COUNT +	\
477d116dccSCC Ma 					 PLATFORM_CLUSTER0_CORE_COUNT)
487d116dccSCC Ma #define PLATFORM_MAX_CPUS_PER_CLUSTER	4
497d116dccSCC Ma #define PLATFORM_NUM_AFFS		(PLATFORM_SYSTEM_COUNT +	\
507d116dccSCC Ma 					 PLATFORM_CLUSTER_COUNT +	\
517d116dccSCC Ma 					 PLATFORM_CORE_COUNT)
527d116dccSCC Ma 
537d116dccSCC Ma /*******************************************************************************
547d116dccSCC Ma  * Platform memory map related constants
557d116dccSCC Ma  ******************************************************************************/
56e2a65959SJimmy Huang /*
57e2a65959SJimmy Huang  * MT8173 SRAM memory layout
58e2a65959SJimmy Huang  * 0x100000 +-------------------+
59e2a65959SJimmy Huang  *          | shared mem (4KB)  |
60e2a65959SJimmy Huang  * 0x101000 +-------------------+
61e2a65959SJimmy Huang  *          |                   |
62e2a65959SJimmy Huang  *          |   BL3-1 (124KB)   |
63e2a65959SJimmy Huang  *          |                   |
64e2a65959SJimmy Huang  * 0x120000 +-------------------+
65e2a65959SJimmy Huang  *          |  reserved (64KB)  |
66e2a65959SJimmy Huang  * 0x130000 +-------------------+
67e2a65959SJimmy Huang  */
68e2a65959SJimmy Huang /* TF txet, ro, rw, xlat table, coherent memory ... etc.
69e2a65959SJimmy Huang  * Size: release: 128KB, debug: 128KB
70e2a65959SJimmy Huang  */
717d116dccSCC Ma #define TZRAM_BASE		(0x100000)
727d116dccSCC Ma #if DEBUG
737d116dccSCC Ma #define TZRAM_SIZE		(0x20000)
747d116dccSCC Ma #else
757d116dccSCC Ma #define TZRAM_SIZE		(0x20000)
767d116dccSCC Ma #endif
777d116dccSCC Ma 
78e2a65959SJimmy Huang /* Reserved: 64KB */
797d116dccSCC Ma #define TZRAM2_BASE		(TZRAM_BASE + TZRAM_SIZE)
807d116dccSCC Ma #define TZRAM2_SIZE		(0x10000)
817d116dccSCC Ma 
827d116dccSCC Ma /*******************************************************************************
837d116dccSCC Ma  * BL31 specific defines.
847d116dccSCC Ma  ******************************************************************************/
857d116dccSCC Ma /*
867d116dccSCC Ma  * Put BL3-1 at the top of the Trusted SRAM (just below the shared memory, if
877d116dccSCC Ma  * present). BL31_BASE is calculated using the current BL3-1 debug size plus a
887d116dccSCC Ma  * little space for growth.
897d116dccSCC Ma  */
907d116dccSCC Ma #define BL31_BASE		(TZRAM_BASE + 0x1000)
917d116dccSCC Ma #define BL31_LIMIT		(TZRAM_BASE + TZRAM_SIZE)
927d116dccSCC Ma #define TZRAM2_LIMIT		(TZRAM2_BASE + TZRAM2_SIZE)
937d116dccSCC Ma 
947d116dccSCC Ma /*******************************************************************************
957d116dccSCC Ma  * Platform specific page table and MMU setup constants
967d116dccSCC Ma  ******************************************************************************/
97201d535fSKoan-Sin Tan #define PLAT_PHY_ADDR_SPACE_SIZE	(1ull << 32)
98201d535fSKoan-Sin Tan #define PLAT_VIRT_ADDR_SPACE_SIZE	(1ull << 32)
997d116dccSCC Ma #define MAX_XLAT_TABLES		4
1007d116dccSCC Ma #define MAX_MMAP_REGIONS	16
1017d116dccSCC Ma 
1027d116dccSCC Ma /*******************************************************************************
1037d116dccSCC Ma  * Declarations and constants to access the mailboxes safely. Each mailbox is
1047d116dccSCC Ma  * aligned on the biggest cache line size in the platform. This is known only
1057d116dccSCC Ma  * to the platform as it might have a combination of integrated and external
1067d116dccSCC Ma  * caches. Such alignment ensures that two maiboxes do not sit on the same cache
1077d116dccSCC Ma  * line at any cache level. They could belong to different cpus/clusters &
1087d116dccSCC Ma  * get written while being protected by different locks causing corruption of
1097d116dccSCC Ma  * a valid mailbox address.
1107d116dccSCC Ma  ******************************************************************************/
1117d116dccSCC Ma #define CACHE_WRITEBACK_SHIFT	6
1127d116dccSCC Ma #define CACHE_WRITEBACK_GRANULE	(1 << CACHE_WRITEBACK_SHIFT)
1137d116dccSCC Ma 
1148bc20038SKoan-Sin Tan 
1158bc20038SKoan-Sin Tan #define PLAT_ARM_GICD_BASE      BASE_GICD_BASE
1168bc20038SKoan-Sin Tan #define PLAT_ARM_GICC_BASE      BASE_GICC_BASE
1178bc20038SKoan-Sin Tan 
1188bc20038SKoan-Sin Tan #define PLAT_ARM_G1S_IRQS       MT_IRQ_SEC_SGI_0, \
1198bc20038SKoan-Sin Tan 				MT_IRQ_SEC_SGI_1, \
1208bc20038SKoan-Sin Tan 				MT_IRQ_SEC_SGI_2, \
1218bc20038SKoan-Sin Tan 				MT_IRQ_SEC_SGI_3, \
1228bc20038SKoan-Sin Tan 				MT_IRQ_SEC_SGI_4, \
1238bc20038SKoan-Sin Tan 				MT_IRQ_SEC_SGI_5, \
1248bc20038SKoan-Sin Tan 				MT_IRQ_SEC_SGI_6, \
1258bc20038SKoan-Sin Tan 				MT_IRQ_SEC_SGI_7
1268bc20038SKoan-Sin Tan 
1278bc20038SKoan-Sin Tan #define PLAT_ARM_G0_IRQS
1288bc20038SKoan-Sin Tan 
1297d116dccSCC Ma #endif /* __PLATFORM_DEF_H__ */
130