17d116dccSCC Ma /* 2*1083b2b3SAntonio Nino Diaz * Copyright (c) 2014-2018, ARM Limited and Contributors. All rights reserved. 37d116dccSCC Ma * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 57d116dccSCC Ma */ 67d116dccSCC Ma 7*1083b2b3SAntonio Nino Diaz #ifndef PLATFORM_DEF_H 8*1083b2b3SAntonio Nino Diaz #define PLATFORM_DEF_H 97d116dccSCC Ma 10831b3752SJeenu Viswambharan #include <gic_common.h> 11831b3752SJeenu Viswambharan #include <interrupt_props.h> 12*1083b2b3SAntonio Nino Diaz #include <utils_def.h> 138bc20038SKoan-Sin Tan #include "mt8173_def.h" 148bc20038SKoan-Sin Tan 157d116dccSCC Ma /******************************************************************************* 167d116dccSCC Ma * Platform binary types for linking 177d116dccSCC Ma ******************************************************************************/ 187d116dccSCC Ma #define PLATFORM_LINKER_FORMAT "elf64-littleaarch64" 197d116dccSCC Ma #define PLATFORM_LINKER_ARCH aarch64 207d116dccSCC Ma 217d116dccSCC Ma /******************************************************************************* 227d116dccSCC Ma * Generic platform constants 237d116dccSCC Ma ******************************************************************************/ 247d116dccSCC Ma 257d116dccSCC Ma /* Size of cacheable stacks */ 263d8256b2SMasahiro Yamada #if defined(IMAGE_BL1) 277d116dccSCC Ma #define PLATFORM_STACK_SIZE 0x440 283d8256b2SMasahiro Yamada #elif defined(IMAGE_BL2) 297d116dccSCC Ma #define PLATFORM_STACK_SIZE 0x400 303d8256b2SMasahiro Yamada #elif defined(IMAGE_BL31) 317d116dccSCC Ma #define PLATFORM_STACK_SIZE 0x800 323d8256b2SMasahiro Yamada #elif defined(IMAGE_BL32) 337d116dccSCC Ma #define PLATFORM_STACK_SIZE 0x440 347d116dccSCC Ma #endif 357d116dccSCC Ma 367d116dccSCC Ma #define FIRMWARE_WELCOME_STR "Booting Trusted Firmware\n" 377d116dccSCC Ma 387d116dccSCC Ma #define PLATFORM_MAX_AFFLVL MPIDR_AFFLVL2 393fc26aa0SKoan-Sin Tan #if !ENABLE_PLAT_COMPAT 40*1083b2b3SAntonio Nino Diaz #define PLAT_MAX_PWR_LVL U(2) 41*1083b2b3SAntonio Nino Diaz #define PLAT_MAX_RET_STATE U(1) 42*1083b2b3SAntonio Nino Diaz #define PLAT_MAX_OFF_STATE U(2) 433fc26aa0SKoan-Sin Tan #endif 447d116dccSCC Ma #define PLATFORM_SYSTEM_COUNT 1 457d116dccSCC Ma #define PLATFORM_CLUSTER_COUNT 2 467d116dccSCC Ma #define PLATFORM_CLUSTER0_CORE_COUNT 4 477d116dccSCC Ma #define PLATFORM_CLUSTER1_CORE_COUNT 2 487d116dccSCC Ma #define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER1_CORE_COUNT + \ 497d116dccSCC Ma PLATFORM_CLUSTER0_CORE_COUNT) 507d116dccSCC Ma #define PLATFORM_MAX_CPUS_PER_CLUSTER 4 517d116dccSCC Ma #define PLATFORM_NUM_AFFS (PLATFORM_SYSTEM_COUNT + \ 527d116dccSCC Ma PLATFORM_CLUSTER_COUNT + \ 537d116dccSCC Ma PLATFORM_CORE_COUNT) 547d116dccSCC Ma 557d116dccSCC Ma /******************************************************************************* 567d116dccSCC Ma * Platform memory map related constants 577d116dccSCC Ma ******************************************************************************/ 58e2a65959SJimmy Huang /* 59e2a65959SJimmy Huang * MT8173 SRAM memory layout 60e2a65959SJimmy Huang * 0x100000 +-------------------+ 61e2a65959SJimmy Huang * | shared mem (4KB) | 62e2a65959SJimmy Huang * 0x101000 +-------------------+ 63e2a65959SJimmy Huang * | | 64e2a65959SJimmy Huang * | BL3-1 (124KB) | 65e2a65959SJimmy Huang * | | 66e2a65959SJimmy Huang * 0x120000 +-------------------+ 67e2a65959SJimmy Huang * | reserved (64KB) | 68e2a65959SJimmy Huang * 0x130000 +-------------------+ 69e2a65959SJimmy Huang */ 70e2a65959SJimmy Huang /* TF txet, ro, rw, xlat table, coherent memory ... etc. 71e2a65959SJimmy Huang * Size: release: 128KB, debug: 128KB 72e2a65959SJimmy Huang */ 737d116dccSCC Ma #define TZRAM_BASE (0x100000) 747d116dccSCC Ma #if DEBUG 757d116dccSCC Ma #define TZRAM_SIZE (0x20000) 767d116dccSCC Ma #else 777d116dccSCC Ma #define TZRAM_SIZE (0x20000) 787d116dccSCC Ma #endif 797d116dccSCC Ma 80e2a65959SJimmy Huang /* Reserved: 64KB */ 817d116dccSCC Ma #define TZRAM2_BASE (TZRAM_BASE + TZRAM_SIZE) 827d116dccSCC Ma #define TZRAM2_SIZE (0x10000) 837d116dccSCC Ma 847d116dccSCC Ma /******************************************************************************* 857d116dccSCC Ma * BL31 specific defines. 867d116dccSCC Ma ******************************************************************************/ 877d116dccSCC Ma /* 887d116dccSCC Ma * Put BL3-1 at the top of the Trusted SRAM (just below the shared memory, if 897d116dccSCC Ma * present). BL31_BASE is calculated using the current BL3-1 debug size plus a 907d116dccSCC Ma * little space for growth. 917d116dccSCC Ma */ 927d116dccSCC Ma #define BL31_BASE (TZRAM_BASE + 0x1000) 937d116dccSCC Ma #define BL31_LIMIT (TZRAM_BASE + TZRAM_SIZE) 947d116dccSCC Ma #define TZRAM2_LIMIT (TZRAM2_BASE + TZRAM2_SIZE) 957d116dccSCC Ma 967d116dccSCC Ma /******************************************************************************* 977d116dccSCC Ma * Platform specific page table and MMU setup constants 987d116dccSCC Ma ******************************************************************************/ 995724481fSDavid Cunado #define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32) 1005724481fSDavid Cunado #define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32) 1017d116dccSCC Ma #define MAX_XLAT_TABLES 4 1027d116dccSCC Ma #define MAX_MMAP_REGIONS 16 1037d116dccSCC Ma 1047d116dccSCC Ma /******************************************************************************* 1057d116dccSCC Ma * Declarations and constants to access the mailboxes safely. Each mailbox is 1067d116dccSCC Ma * aligned on the biggest cache line size in the platform. This is known only 1077d116dccSCC Ma * to the platform as it might have a combination of integrated and external 1087d116dccSCC Ma * caches. Such alignment ensures that two maiboxes do not sit on the same cache 1097d116dccSCC Ma * line at any cache level. They could belong to different cpus/clusters & 1107d116dccSCC Ma * get written while being protected by different locks causing corruption of 1117d116dccSCC Ma * a valid mailbox address. 1127d116dccSCC Ma ******************************************************************************/ 1137d116dccSCC Ma #define CACHE_WRITEBACK_SHIFT 6 1147d116dccSCC Ma #define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT) 1157d116dccSCC Ma 1168bc20038SKoan-Sin Tan 1178bc20038SKoan-Sin Tan #define PLAT_ARM_GICD_BASE BASE_GICD_BASE 1188bc20038SKoan-Sin Tan #define PLAT_ARM_GICC_BASE BASE_GICC_BASE 1198bc20038SKoan-Sin Tan 120831b3752SJeenu Viswambharan #define PLAT_ARM_G1S_IRQ_PROPS(grp) \ 121831b3752SJeenu Viswambharan INTR_PROP_DESC(MT_IRQ_SEC_SGI_0, GIC_HIGHEST_SEC_PRIORITY, grp, \ 122831b3752SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 123831b3752SJeenu Viswambharan INTR_PROP_DESC(MT_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, grp, \ 124831b3752SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 125831b3752SJeenu Viswambharan INTR_PROP_DESC(MT_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, grp, \ 126831b3752SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 127831b3752SJeenu Viswambharan INTR_PROP_DESC(MT_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, grp, \ 128831b3752SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 129831b3752SJeenu Viswambharan INTR_PROP_DESC(MT_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, grp, \ 130831b3752SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 131831b3752SJeenu Viswambharan INTR_PROP_DESC(MT_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, grp, \ 132831b3752SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 133831b3752SJeenu Viswambharan INTR_PROP_DESC(MT_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, grp, \ 134831b3752SJeenu Viswambharan GIC_INTR_CFG_EDGE), \ 135831b3752SJeenu Viswambharan INTR_PROP_DESC(MT_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, grp, \ 136831b3752SJeenu Viswambharan GIC_INTR_CFG_EDGE) 1378bc20038SKoan-Sin Tan 138831b3752SJeenu Viswambharan #define PLAT_ARM_G0_IRQ_PROPS(grp) 1398bc20038SKoan-Sin Tan 140*1083b2b3SAntonio Nino Diaz #endif /* PLATFORM_DEF_H */ 141