xref: /rk3399_ARM-atf/plat/mediatek/mt8173/include/mcucfg.h (revision ac3986ef749b1256e0e5ca4f1520e2b8007883d7)
17d116dccSCC Ma /*
27d116dccSCC Ma  * Copyright (c) 2014-2015, ARM Limited and Contributors. All rights reserved.
37d116dccSCC Ma  *
47d116dccSCC Ma  * Redistribution and use in source and binary forms, with or without
57d116dccSCC Ma  * modification, are permitted provided that the following conditions are met:
67d116dccSCC Ma  *
77d116dccSCC Ma  * Redistributions of source code must retain the above copyright notice, this
87d116dccSCC Ma  * list of conditions and the following disclaimer.
97d116dccSCC Ma  *
107d116dccSCC Ma  * Redistributions in binary form must reproduce the above copyright notice,
117d116dccSCC Ma  * this list of conditions and the following disclaimer in the documentation
127d116dccSCC Ma  * and/or other materials provided with the distribution.
137d116dccSCC Ma  *
147d116dccSCC Ma  * Neither the name of ARM nor the names of its contributors may be used
157d116dccSCC Ma  * to endorse or promote products derived from this software without specific
167d116dccSCC Ma  * prior written permission.
177d116dccSCC Ma  *
187d116dccSCC Ma  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
197d116dccSCC Ma  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
207d116dccSCC Ma  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
217d116dccSCC Ma  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
227d116dccSCC Ma  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
237d116dccSCC Ma  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
247d116dccSCC Ma  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
257d116dccSCC Ma  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
267d116dccSCC Ma  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
277d116dccSCC Ma  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
287d116dccSCC Ma  * POSSIBILITY OF SUCH DAMAGE.
297d116dccSCC Ma  */
307d116dccSCC Ma #ifndef __MCUCFG_H__
317d116dccSCC Ma #define __MCUCFG_H__
327d116dccSCC Ma 
337d116dccSCC Ma #include <mt8173_def.h>
347d116dccSCC Ma #include <stdint.h>
357d116dccSCC Ma 
367d116dccSCC Ma struct mt8173_mcucfg_regs {
377d116dccSCC Ma 	uint32_t mp0_ca7l_cache_config;
387d116dccSCC Ma 	struct {
397d116dccSCC Ma 		uint32_t mem_delsel0;
407d116dccSCC Ma 		uint32_t mem_delsel1;
417d116dccSCC Ma 	} mp0_cpu[4];
427d116dccSCC Ma 	uint32_t mp0_cache_mem_delsel0;
437d116dccSCC Ma 	uint32_t mp0_cache_mem_delsel1;
447d116dccSCC Ma 	uint32_t mp0_axi_config;
457d116dccSCC Ma 	uint32_t mp0_misc_config[2];
467d116dccSCC Ma 	struct {
477d116dccSCC Ma 		uint32_t rv_addr_lw;
487d116dccSCC Ma 		uint32_t rv_addr_hw;
497d116dccSCC Ma 	} mp0_rv_addr[4];
507d116dccSCC Ma 	uint32_t mp0_ca7l_cfg_dis;
517d116dccSCC Ma 	uint32_t mp0_ca7l_clken_ctrl;
527d116dccSCC Ma 	uint32_t mp0_ca7l_rst_ctrl;
537d116dccSCC Ma 	uint32_t mp0_ca7l_misc_config;
547d116dccSCC Ma 	uint32_t mp0_ca7l_dbg_pwr_ctrl;
557d116dccSCC Ma 	uint32_t mp0_rw_rsvd0;
567d116dccSCC Ma 	uint32_t mp0_rw_rsvd1;
577d116dccSCC Ma 	uint32_t mp0_ro_rsvd;
587d116dccSCC Ma 	uint32_t reserved0_0[100];
597d116dccSCC Ma 	uint32_t mp1_cpucfg;
607d116dccSCC Ma 	uint32_t mp1_miscdbg;
617d116dccSCC Ma 	uint32_t reserved0_1[13];
627d116dccSCC Ma 	uint32_t mp1_rst_ctl;
637d116dccSCC Ma 	uint32_t mp1_clkenm_div;
647d116dccSCC Ma 	uint32_t reserved0_2[7];
657d116dccSCC Ma 	uint32_t mp1_config_res;
667d116dccSCC Ma 	uint32_t reserved0_3[13];
677d116dccSCC Ma 	struct {
687d116dccSCC Ma 		uint32_t rv_addr_lw;
697d116dccSCC Ma 		uint32_t rv_addr_hw;
707d116dccSCC Ma 	} mp1_rv_addr[2];
717d116dccSCC Ma 	uint32_t reserved0_4[84];
727d116dccSCC Ma 	uint32_t mp0_rst_status;		/* 0x400 */
737d116dccSCC Ma 	uint32_t mp0_dbg_ctrl;
747d116dccSCC Ma 	uint32_t mp0_dbg_flag;
757d116dccSCC Ma 	uint32_t mp0_ca7l_ir_mon;
767d116dccSCC Ma 	struct {
777d116dccSCC Ma 		uint32_t pc_lw;
787d116dccSCC Ma 		uint32_t pc_hw;
797d116dccSCC Ma 		uint32_t fp_arch32;
807d116dccSCC Ma 		uint32_t sp_arch32;
817d116dccSCC Ma 		uint32_t fp_arch64_lw;
827d116dccSCC Ma 		uint32_t fp_arch64_hw;
837d116dccSCC Ma 		uint32_t sp_arch64_lw;
847d116dccSCC Ma 		uint32_t sp_arch64_hw;
857d116dccSCC Ma 	} mp0_dbg_core[4];
867d116dccSCC Ma 	uint32_t dfd_ctrl;
877d116dccSCC Ma 	uint32_t dfd_cnt_l;
887d116dccSCC Ma 	uint32_t dfd_cnt_h;
897d116dccSCC Ma 	uint32_t misccfg_mp0_rw_rsvd;
907d116dccSCC Ma 	uint32_t misccfg_sec_vio_status0;
917d116dccSCC Ma 	uint32_t misccfg_sec_vio_status1;
927d116dccSCC Ma 	uint32_t reserved1[22];
937d116dccSCC Ma 	uint32_t misccfg_rw_rsvd;		/* 0x500 */
947d116dccSCC Ma 	uint32_t mcusys_dbg_mon_sel_a;
957d116dccSCC Ma 	uint32_t mcusys_dbg_mon;
967d116dccSCC Ma 	uint32_t reserved2[61];
977d116dccSCC Ma 	uint32_t mcusys_config_a;		/* 0x600 */
987d116dccSCC Ma 	uint32_t mcusys_config1_a;
997d116dccSCC Ma 	uint32_t mcusys_gic_peribase_a;
1007d116dccSCC Ma 	uint32_t reserved3;
1017d116dccSCC Ma 	uint32_t sec_range0_start;		/* 0x610 */
1027d116dccSCC Ma 	uint32_t sec_range0_end;
1037d116dccSCC Ma 	uint32_t sec_range_enable;
1047d116dccSCC Ma 	uint32_t reserved4;
1057d116dccSCC Ma 	uint32_t int_pol_ctl[8];		/* 0x620 */
1067d116dccSCC Ma 	uint32_t aclken_div;			/* 0x640 */
1077d116dccSCC Ma 	uint32_t pclken_div;
1087d116dccSCC Ma 	uint32_t l2c_sram_ctrl;
1097d116dccSCC Ma 	uint32_t armpll_jit_ctrl;
1107d116dccSCC Ma 	uint32_t cci_addrmap;			/* 0x650 */
1117d116dccSCC Ma 	uint32_t cci_config;
1127d116dccSCC Ma 	uint32_t cci_periphbase;
1137d116dccSCC Ma 	uint32_t cci_nevntcntovfl;
1147d116dccSCC Ma 	uint32_t cci_clk_ctrl;			/* 0x660 */
1157d116dccSCC Ma 	uint32_t cci_acel_s1_ctrl;
1167d116dccSCC Ma 	uint32_t bus_fabric_dcm_ctrl;
1177d116dccSCC Ma 	uint32_t reserved5;
1187d116dccSCC Ma 	uint32_t xgpt_ctl;			/* 0x670 */
1197d116dccSCC Ma 	uint32_t xgpt_idx;
1207d116dccSCC Ma 	uint32_t ptpod2_ctl0;
1217d116dccSCC Ma 	uint32_t ptpod2_ctl1;
1227d116dccSCC Ma 	uint32_t mcusys_revid;
1237d116dccSCC Ma 	uint32_t mcusys_rw_rsvd0;
1247d116dccSCC Ma 	uint32_t mcusys_rw_rsvd1;
1257d116dccSCC Ma };
1267d116dccSCC Ma 
1277d116dccSCC Ma static struct mt8173_mcucfg_regs *const mt8173_mcucfg = (void *)MCUCFG_BASE;
1287d116dccSCC Ma 
1297d116dccSCC Ma /* cpu boot mode */
1307d116dccSCC Ma enum {
1317d116dccSCC Ma 	MP0_CPUCFG_64BIT_SHIFT = 12,
1327d116dccSCC Ma 	MP1_CPUCFG_64BIT_SHIFT = 28,
1337d116dccSCC Ma 	MP0_CPUCFG_64BIT = 0xf << MP0_CPUCFG_64BIT_SHIFT,
1347d116dccSCC Ma 	MP1_CPUCFG_64BIT = 0xf << MP1_CPUCFG_64BIT_SHIFT
1357d116dccSCC Ma };
1367d116dccSCC Ma 
1377d116dccSCC Ma /* scu related */
1387d116dccSCC Ma enum {
1397d116dccSCC Ma 	MP0_ACINACTM_SHIFT = 4,
1407d116dccSCC Ma 	MP1_ACINACTM_SHIFT = 0,
1417d116dccSCC Ma 	MP0_ACINACTM = 1 << MP0_ACINACTM_SHIFT,
1427d116dccSCC Ma 	MP1_ACINACTM = 1 << MP1_ACINACTM_SHIFT
1437d116dccSCC Ma };
1447d116dccSCC Ma 
1457d116dccSCC Ma enum {
1467d116dccSCC Ma 	MP1_DIS_RGU0_WAIT_PD_CPUS_L1_ACK_SHIFT = 0,
1477d116dccSCC Ma 	MP1_DIS_RGU1_WAIT_PD_CPUS_L1_ACK_SHIFT = 4,
1487d116dccSCC Ma 	MP1_DIS_RGU2_WAIT_PD_CPUS_L1_ACK_SHIFT = 8,
1497d116dccSCC Ma 	MP1_DIS_RGU3_WAIT_PD_CPUS_L1_ACK_SHIFT = 12,
1507d116dccSCC Ma 	MP1_DIS_RGU_NOCPU_WAIT_PD_CPUS_L1_ACK_SHIFT = 16,
1517d116dccSCC Ma 
1527d116dccSCC Ma 	MP1_DIS_RGU0_WAIT_PD_CPUS_L1_ACK =
1537d116dccSCC Ma 		0xf << MP1_DIS_RGU0_WAIT_PD_CPUS_L1_ACK_SHIFT,
1547d116dccSCC Ma 	MP1_DIS_RGU1_WAIT_PD_CPUS_L1_ACK =
1557d116dccSCC Ma 		0xf << MP1_DIS_RGU1_WAIT_PD_CPUS_L1_ACK_SHIFT,
1567d116dccSCC Ma 	MP1_DIS_RGU2_WAIT_PD_CPUS_L1_ACK =
1577d116dccSCC Ma 		0xf << MP1_DIS_RGU2_WAIT_PD_CPUS_L1_ACK_SHIFT,
1587d116dccSCC Ma 	MP1_DIS_RGU3_WAIT_PD_CPUS_L1_ACK =
1597d116dccSCC Ma 		0xf << MP1_DIS_RGU3_WAIT_PD_CPUS_L1_ACK_SHIFT,
1607d116dccSCC Ma 	MP1_DIS_RGU_NOCPU_WAIT_PD_CPUS_L1_ACK =
1617d116dccSCC Ma 		0xf << MP1_DIS_RGU_NOCPU_WAIT_PD_CPUS_L1_ACK_SHIFT
1627d116dccSCC Ma };
1637d116dccSCC Ma 
1647d116dccSCC Ma enum {
1657d116dccSCC Ma 	MP1_AINACTS_SHIFT = 4,
1667d116dccSCC Ma 	MP1_AINACTS = 1 << MP1_AINACTS_SHIFT
1677d116dccSCC Ma };
1687d116dccSCC Ma 
1697d116dccSCC Ma enum {
1707d116dccSCC Ma 	MP1_SW_CG_GEN_SHIFT = 12,
1717d116dccSCC Ma 	MP1_SW_CG_GEN = 1 << MP1_SW_CG_GEN_SHIFT
1727d116dccSCC Ma };
1737d116dccSCC Ma 
1747d116dccSCC Ma enum {
1757d116dccSCC Ma 	MP1_L2RSTDISABLE_SHIFT = 14,
1767d116dccSCC Ma 	MP1_L2RSTDISABLE = 1 << MP1_L2RSTDISABLE_SHIFT
1777d116dccSCC Ma };
1787d116dccSCC Ma 
179*ac3986efSJimmy Huang /* cci clock control related */
180*ac3986efSJimmy Huang enum {
181*ac3986efSJimmy Huang 	MCU_BUS_DCM_EN	= 1 << 8
182*ac3986efSJimmy Huang };
183*ac3986efSJimmy Huang 
184*ac3986efSJimmy Huang /* l2c sram control related */
185*ac3986efSJimmy Huang enum {
186*ac3986efSJimmy Huang 	L2C_SRAM_DCM_EN = 1 << 0
187*ac3986efSJimmy Huang };
188*ac3986efSJimmy Huang 
189*ac3986efSJimmy Huang /* bus fabric dcm control related */
190*ac3986efSJimmy Huang enum {
191*ac3986efSJimmy Huang 	PSYS_ADB400_DCM_EN		= 1 << 29,
192*ac3986efSJimmy Huang 	GPU_ADB400_DCM_EN		= 1 << 28,
193*ac3986efSJimmy Huang 
194*ac3986efSJimmy Huang 	EMI1_ADB400_DCM_EN		= 1 << 27,
195*ac3986efSJimmy Huang 	EMI_ADB400_DCM_EN		= 1 << 26,
196*ac3986efSJimmy Huang 	INFRA_ADB400_DCM_EN		= 1 << 25,
197*ac3986efSJimmy Huang 	L2C_ADB400_DCM_EN		= 1 << 24,
198*ac3986efSJimmy Huang 
199*ac3986efSJimmy Huang 	MP0_ADB400_DCM_EN		= 1 << 23,
200*ac3986efSJimmy Huang 	CCI400_CK_ONLY_DCM_EN		= 1 << 22,
201*ac3986efSJimmy Huang 	L2C_IDLE_DCM_EN			= 1 << 21,
202*ac3986efSJimmy Huang 
203*ac3986efSJimmy Huang 	CA15U_ADB_DYNAMIC_CG_EN		= 1 << 19,
204*ac3986efSJimmy Huang 	CA7L_ADB_DYNAMIC_CG_EN		= 1 << 18,
205*ac3986efSJimmy Huang 	L2C_ADB_DYNAMIC_CG_EN		= 1 << 17,
206*ac3986efSJimmy Huang 
207*ac3986efSJimmy Huang 	EMICLK_EMI1_DYNAMIC_CG_EN	= 1 << 12,
208*ac3986efSJimmy Huang 
209*ac3986efSJimmy Huang 	INFRACLK_PSYS_DYNAMIC_CG_EN	= 1 << 11,
210*ac3986efSJimmy Huang 	EMICLK_GPU_DYNAMIC_CG_EN	= 1 << 10,
211*ac3986efSJimmy Huang 	EMICLK_EMI_DYNAMIC_CG_EN	= 1 << 8,
212*ac3986efSJimmy Huang 
213*ac3986efSJimmy Huang 	CCI400_SLV_RW_DCM_EN		= 1 << 7,
214*ac3986efSJimmy Huang 	CCI400_SLV_DCM_EN		= 1 << 5,
215*ac3986efSJimmy Huang 
216*ac3986efSJimmy Huang 	ACLK_PSYS_DYNAMIC_CG_EN		= 1 << 3,
217*ac3986efSJimmy Huang 	ACLK_GPU_DYNAMIC_CG_EN		= 1 << 2,
218*ac3986efSJimmy Huang 	ACLK_EMI_DYNAMIC_CG_EN		= 1 << 1,
219*ac3986efSJimmy Huang 	ACLK_INFRA_DYNAMIC_CG_EN	= 1 << 0,
220*ac3986efSJimmy Huang 
221*ac3986efSJimmy Huang 	/* adb400 related */
222*ac3986efSJimmy Huang 	ADB400_GRP_DCM_EN = PSYS_ADB400_DCM_EN | GPU_ADB400_DCM_EN |
223*ac3986efSJimmy Huang 			    EMI1_ADB400_DCM_EN | EMI_ADB400_DCM_EN |
224*ac3986efSJimmy Huang 			    INFRA_ADB400_DCM_EN | L2C_ADB400_DCM_EN |
225*ac3986efSJimmy Huang 			    MP0_ADB400_DCM_EN,
226*ac3986efSJimmy Huang 
227*ac3986efSJimmy Huang 	/* cci400 related */
228*ac3986efSJimmy Huang 	CCI400_GRP_DCM_EN = CCI400_CK_ONLY_DCM_EN | CCI400_SLV_RW_DCM_EN |
229*ac3986efSJimmy Huang 			    CCI400_SLV_DCM_EN,
230*ac3986efSJimmy Huang 
231*ac3986efSJimmy Huang 	/* adb clock related */
232*ac3986efSJimmy Huang 	ADBCLK_GRP_DCM_EN = CA15U_ADB_DYNAMIC_CG_EN | CA7L_ADB_DYNAMIC_CG_EN |
233*ac3986efSJimmy Huang 			    L2C_ADB_DYNAMIC_CG_EN,
234*ac3986efSJimmy Huang 
235*ac3986efSJimmy Huang 	/* emi clock related */
236*ac3986efSJimmy Huang 	EMICLK_GRP_DCM_EN = EMICLK_EMI1_DYNAMIC_CG_EN |
237*ac3986efSJimmy Huang 			    EMICLK_GPU_DYNAMIC_CG_EN |
238*ac3986efSJimmy Huang 			    EMICLK_EMI_DYNAMIC_CG_EN,
239*ac3986efSJimmy Huang 
240*ac3986efSJimmy Huang 	/* bus clock related */
241*ac3986efSJimmy Huang 	ACLK_GRP_DCM_EN = ACLK_PSYS_DYNAMIC_CG_EN | ACLK_GPU_DYNAMIC_CG_EN |
242*ac3986efSJimmy Huang 			  ACLK_EMI_DYNAMIC_CG_EN | ACLK_INFRA_DYNAMIC_CG_EN,
243*ac3986efSJimmy Huang };
244*ac3986efSJimmy Huang 
2457d116dccSCC Ma #endif  /* __MCUCFG_H__ */
246