xref: /rk3399_ARM-atf/plat/mediatek/mt8173/include/mcucfg.h (revision 7d116dccab2249a692181ba9521a52277e86591c)
1*7d116dccSCC Ma /*
2*7d116dccSCC Ma  * Copyright (c) 2014-2015, ARM Limited and Contributors. All rights reserved.
3*7d116dccSCC Ma  *
4*7d116dccSCC Ma  * Redistribution and use in source and binary forms, with or without
5*7d116dccSCC Ma  * modification, are permitted provided that the following conditions are met:
6*7d116dccSCC Ma  *
7*7d116dccSCC Ma  * Redistributions of source code must retain the above copyright notice, this
8*7d116dccSCC Ma  * list of conditions and the following disclaimer.
9*7d116dccSCC Ma  *
10*7d116dccSCC Ma  * Redistributions in binary form must reproduce the above copyright notice,
11*7d116dccSCC Ma  * this list of conditions and the following disclaimer in the documentation
12*7d116dccSCC Ma  * and/or other materials provided with the distribution.
13*7d116dccSCC Ma  *
14*7d116dccSCC Ma  * Neither the name of ARM nor the names of its contributors may be used
15*7d116dccSCC Ma  * to endorse or promote products derived from this software without specific
16*7d116dccSCC Ma  * prior written permission.
17*7d116dccSCC Ma  *
18*7d116dccSCC Ma  * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19*7d116dccSCC Ma  * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20*7d116dccSCC Ma  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21*7d116dccSCC Ma  * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22*7d116dccSCC Ma  * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23*7d116dccSCC Ma  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24*7d116dccSCC Ma  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25*7d116dccSCC Ma  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26*7d116dccSCC Ma  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27*7d116dccSCC Ma  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28*7d116dccSCC Ma  * POSSIBILITY OF SUCH DAMAGE.
29*7d116dccSCC Ma  */
30*7d116dccSCC Ma #ifndef __MCUCFG_H__
31*7d116dccSCC Ma #define __MCUCFG_H__
32*7d116dccSCC Ma 
33*7d116dccSCC Ma #include <mt8173_def.h>
34*7d116dccSCC Ma #include <stdint.h>
35*7d116dccSCC Ma 
36*7d116dccSCC Ma struct mt8173_mcucfg_regs {
37*7d116dccSCC Ma 	uint32_t mp0_ca7l_cache_config;
38*7d116dccSCC Ma 	struct {
39*7d116dccSCC Ma 		uint32_t mem_delsel0;
40*7d116dccSCC Ma 		uint32_t mem_delsel1;
41*7d116dccSCC Ma 	} mp0_cpu[4];
42*7d116dccSCC Ma 	uint32_t mp0_cache_mem_delsel0;
43*7d116dccSCC Ma 	uint32_t mp0_cache_mem_delsel1;
44*7d116dccSCC Ma 	uint32_t mp0_axi_config;
45*7d116dccSCC Ma 	uint32_t mp0_misc_config[2];
46*7d116dccSCC Ma 	struct {
47*7d116dccSCC Ma 		uint32_t rv_addr_lw;
48*7d116dccSCC Ma 		uint32_t rv_addr_hw;
49*7d116dccSCC Ma 	} mp0_rv_addr[4];
50*7d116dccSCC Ma 	uint32_t mp0_ca7l_cfg_dis;
51*7d116dccSCC Ma 	uint32_t mp0_ca7l_clken_ctrl;
52*7d116dccSCC Ma 	uint32_t mp0_ca7l_rst_ctrl;
53*7d116dccSCC Ma 	uint32_t mp0_ca7l_misc_config;
54*7d116dccSCC Ma 	uint32_t mp0_ca7l_dbg_pwr_ctrl;
55*7d116dccSCC Ma 	uint32_t mp0_rw_rsvd0;
56*7d116dccSCC Ma 	uint32_t mp0_rw_rsvd1;
57*7d116dccSCC Ma 	uint32_t mp0_ro_rsvd;
58*7d116dccSCC Ma 	uint32_t reserved0_0[100];
59*7d116dccSCC Ma 	uint32_t mp1_cpucfg;
60*7d116dccSCC Ma 	uint32_t mp1_miscdbg;
61*7d116dccSCC Ma 	uint32_t reserved0_1[13];
62*7d116dccSCC Ma 	uint32_t mp1_rst_ctl;
63*7d116dccSCC Ma 	uint32_t mp1_clkenm_div;
64*7d116dccSCC Ma 	uint32_t reserved0_2[7];
65*7d116dccSCC Ma 	uint32_t mp1_config_res;
66*7d116dccSCC Ma 	uint32_t reserved0_3[13];
67*7d116dccSCC Ma 	struct {
68*7d116dccSCC Ma 		uint32_t rv_addr_lw;
69*7d116dccSCC Ma 		uint32_t rv_addr_hw;
70*7d116dccSCC Ma 	} mp1_rv_addr[2];
71*7d116dccSCC Ma 	uint32_t reserved0_4[84];
72*7d116dccSCC Ma 	uint32_t mp0_rst_status;		/* 0x400 */
73*7d116dccSCC Ma 	uint32_t mp0_dbg_ctrl;
74*7d116dccSCC Ma 	uint32_t mp0_dbg_flag;
75*7d116dccSCC Ma 	uint32_t mp0_ca7l_ir_mon;
76*7d116dccSCC Ma 	struct {
77*7d116dccSCC Ma 		uint32_t pc_lw;
78*7d116dccSCC Ma 		uint32_t pc_hw;
79*7d116dccSCC Ma 		uint32_t fp_arch32;
80*7d116dccSCC Ma 		uint32_t sp_arch32;
81*7d116dccSCC Ma 		uint32_t fp_arch64_lw;
82*7d116dccSCC Ma 		uint32_t fp_arch64_hw;
83*7d116dccSCC Ma 		uint32_t sp_arch64_lw;
84*7d116dccSCC Ma 		uint32_t sp_arch64_hw;
85*7d116dccSCC Ma 	} mp0_dbg_core[4];
86*7d116dccSCC Ma 	uint32_t dfd_ctrl;
87*7d116dccSCC Ma 	uint32_t dfd_cnt_l;
88*7d116dccSCC Ma 	uint32_t dfd_cnt_h;
89*7d116dccSCC Ma 	uint32_t misccfg_mp0_rw_rsvd;
90*7d116dccSCC Ma 	uint32_t misccfg_sec_vio_status0;
91*7d116dccSCC Ma 	uint32_t misccfg_sec_vio_status1;
92*7d116dccSCC Ma 	uint32_t reserved1[22];
93*7d116dccSCC Ma 	uint32_t misccfg_rw_rsvd;		/* 0x500 */
94*7d116dccSCC Ma 	uint32_t mcusys_dbg_mon_sel_a;
95*7d116dccSCC Ma 	uint32_t mcusys_dbg_mon;
96*7d116dccSCC Ma 	uint32_t reserved2[61];
97*7d116dccSCC Ma 	uint32_t mcusys_config_a;		/* 0x600 */
98*7d116dccSCC Ma 	uint32_t mcusys_config1_a;
99*7d116dccSCC Ma 	uint32_t mcusys_gic_peribase_a;
100*7d116dccSCC Ma 	uint32_t reserved3;
101*7d116dccSCC Ma 	uint32_t sec_range0_start;		/* 0x610 */
102*7d116dccSCC Ma 	uint32_t sec_range0_end;
103*7d116dccSCC Ma 	uint32_t sec_range_enable;
104*7d116dccSCC Ma 	uint32_t reserved4;
105*7d116dccSCC Ma 	uint32_t int_pol_ctl[8];		/* 0x620 */
106*7d116dccSCC Ma 	uint32_t aclken_div;			/* 0x640 */
107*7d116dccSCC Ma 	uint32_t pclken_div;
108*7d116dccSCC Ma 	uint32_t l2c_sram_ctrl;
109*7d116dccSCC Ma 	uint32_t armpll_jit_ctrl;
110*7d116dccSCC Ma 	uint32_t cci_addrmap;			/* 0x650 */
111*7d116dccSCC Ma 	uint32_t cci_config;
112*7d116dccSCC Ma 	uint32_t cci_periphbase;
113*7d116dccSCC Ma 	uint32_t cci_nevntcntovfl;
114*7d116dccSCC Ma 	uint32_t cci_clk_ctrl;			/* 0x660 */
115*7d116dccSCC Ma 	uint32_t cci_acel_s1_ctrl;
116*7d116dccSCC Ma 	uint32_t bus_fabric_dcm_ctrl;
117*7d116dccSCC Ma 	uint32_t reserved5;
118*7d116dccSCC Ma 	uint32_t xgpt_ctl;			/* 0x670 */
119*7d116dccSCC Ma 	uint32_t xgpt_idx;
120*7d116dccSCC Ma 	uint32_t ptpod2_ctl0;
121*7d116dccSCC Ma 	uint32_t ptpod2_ctl1;
122*7d116dccSCC Ma 	uint32_t mcusys_revid;
123*7d116dccSCC Ma 	uint32_t mcusys_rw_rsvd0;
124*7d116dccSCC Ma 	uint32_t mcusys_rw_rsvd1;
125*7d116dccSCC Ma };
126*7d116dccSCC Ma 
127*7d116dccSCC Ma static struct mt8173_mcucfg_regs *const mt8173_mcucfg = (void *)MCUCFG_BASE;
128*7d116dccSCC Ma 
129*7d116dccSCC Ma /* cpu boot mode */
130*7d116dccSCC Ma enum {
131*7d116dccSCC Ma 	MP0_CPUCFG_64BIT_SHIFT = 12,
132*7d116dccSCC Ma 	MP1_CPUCFG_64BIT_SHIFT = 28,
133*7d116dccSCC Ma 	MP0_CPUCFG_64BIT = 0xf << MP0_CPUCFG_64BIT_SHIFT,
134*7d116dccSCC Ma 	MP1_CPUCFG_64BIT = 0xf << MP1_CPUCFG_64BIT_SHIFT
135*7d116dccSCC Ma };
136*7d116dccSCC Ma 
137*7d116dccSCC Ma /* scu related */
138*7d116dccSCC Ma enum {
139*7d116dccSCC Ma 	MP0_ACINACTM_SHIFT = 4,
140*7d116dccSCC Ma 	MP1_ACINACTM_SHIFT = 0,
141*7d116dccSCC Ma 	MP0_ACINACTM = 1 << MP0_ACINACTM_SHIFT,
142*7d116dccSCC Ma 	MP1_ACINACTM = 1 << MP1_ACINACTM_SHIFT
143*7d116dccSCC Ma };
144*7d116dccSCC Ma 
145*7d116dccSCC Ma enum {
146*7d116dccSCC Ma 	MP1_DIS_RGU0_WAIT_PD_CPUS_L1_ACK_SHIFT = 0,
147*7d116dccSCC Ma 	MP1_DIS_RGU1_WAIT_PD_CPUS_L1_ACK_SHIFT = 4,
148*7d116dccSCC Ma 	MP1_DIS_RGU2_WAIT_PD_CPUS_L1_ACK_SHIFT = 8,
149*7d116dccSCC Ma 	MP1_DIS_RGU3_WAIT_PD_CPUS_L1_ACK_SHIFT = 12,
150*7d116dccSCC Ma 	MP1_DIS_RGU_NOCPU_WAIT_PD_CPUS_L1_ACK_SHIFT = 16,
151*7d116dccSCC Ma 
152*7d116dccSCC Ma 	MP1_DIS_RGU0_WAIT_PD_CPUS_L1_ACK =
153*7d116dccSCC Ma 		0xf << MP1_DIS_RGU0_WAIT_PD_CPUS_L1_ACK_SHIFT,
154*7d116dccSCC Ma 	MP1_DIS_RGU1_WAIT_PD_CPUS_L1_ACK =
155*7d116dccSCC Ma 		0xf << MP1_DIS_RGU1_WAIT_PD_CPUS_L1_ACK_SHIFT,
156*7d116dccSCC Ma 	MP1_DIS_RGU2_WAIT_PD_CPUS_L1_ACK =
157*7d116dccSCC Ma 		0xf << MP1_DIS_RGU2_WAIT_PD_CPUS_L1_ACK_SHIFT,
158*7d116dccSCC Ma 	MP1_DIS_RGU3_WAIT_PD_CPUS_L1_ACK =
159*7d116dccSCC Ma 		0xf << MP1_DIS_RGU3_WAIT_PD_CPUS_L1_ACK_SHIFT,
160*7d116dccSCC Ma 	MP1_DIS_RGU_NOCPU_WAIT_PD_CPUS_L1_ACK =
161*7d116dccSCC Ma 		0xf << MP1_DIS_RGU_NOCPU_WAIT_PD_CPUS_L1_ACK_SHIFT
162*7d116dccSCC Ma };
163*7d116dccSCC Ma 
164*7d116dccSCC Ma enum {
165*7d116dccSCC Ma 	MP1_AINACTS_SHIFT = 4,
166*7d116dccSCC Ma 	MP1_AINACTS = 1 << MP1_AINACTS_SHIFT
167*7d116dccSCC Ma };
168*7d116dccSCC Ma 
169*7d116dccSCC Ma enum {
170*7d116dccSCC Ma 	MP1_SW_CG_GEN_SHIFT = 12,
171*7d116dccSCC Ma 	MP1_SW_CG_GEN = 1 << MP1_SW_CG_GEN_SHIFT
172*7d116dccSCC Ma };
173*7d116dccSCC Ma 
174*7d116dccSCC Ma enum {
175*7d116dccSCC Ma 	MP1_L2RSTDISABLE_SHIFT = 14,
176*7d116dccSCC Ma 	MP1_L2RSTDISABLE = 1 << MP1_L2RSTDISABLE_SHIFT
177*7d116dccSCC Ma };
178*7d116dccSCC Ma 
179*7d116dccSCC Ma #endif  /* __MCUCFG_H__ */
180