17d116dccSCC Ma /* 2*9f85f9e3SJoel Hutton * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved. 37d116dccSCC Ma * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 57d116dccSCC Ma */ 67d116dccSCC Ma #include <assert.h> 77d116dccSCC Ma #include <bl_common.h> 847497053SMasahiro Yamada #include <common_def.h> 97d116dccSCC Ma #include <console.h> 107d116dccSCC Ma #include <debug.h> 111d0b990eSAntonio Nino Diaz #include <generic_delay_timer.h> 127d116dccSCC Ma #include <mcucfg.h> 137d116dccSCC Ma #include <mmio.h> 147d116dccSCC Ma #include <mtcmos.h> 158bc20038SKoan-Sin Tan #include <plat_arm.h> 167d116dccSCC Ma #include <plat_private.h> 177d116dccSCC Ma #include <platform.h> 187d116dccSCC Ma #include <spm.h> 197d116dccSCC Ma 207d116dccSCC Ma static entry_point_info_t bl32_ep_info; 217d116dccSCC Ma static entry_point_info_t bl33_ep_info; 227d116dccSCC Ma 237d116dccSCC Ma static void platform_setup_cpu(void) 247d116dccSCC Ma { 257d116dccSCC Ma /* turn off all the little core's power except cpu 0 */ 267d116dccSCC Ma mtcmos_little_cpu_off(); 277d116dccSCC Ma 287d116dccSCC Ma /* setup big cores */ 297d116dccSCC Ma mmio_write_32((uintptr_t)&mt8173_mcucfg->mp1_config_res, 307d116dccSCC Ma MP1_DIS_RGU0_WAIT_PD_CPUS_L1_ACK | 317d116dccSCC Ma MP1_DIS_RGU1_WAIT_PD_CPUS_L1_ACK | 327d116dccSCC Ma MP1_DIS_RGU2_WAIT_PD_CPUS_L1_ACK | 337d116dccSCC Ma MP1_DIS_RGU3_WAIT_PD_CPUS_L1_ACK | 347d116dccSCC Ma MP1_DIS_RGU_NOCPU_WAIT_PD_CPUS_L1_ACK); 357d116dccSCC Ma mmio_setbits_32((uintptr_t)&mt8173_mcucfg->mp1_miscdbg, MP1_AINACTS); 367d116dccSCC Ma mmio_setbits_32((uintptr_t)&mt8173_mcucfg->mp1_clkenm_div, 377d116dccSCC Ma MP1_SW_CG_GEN); 387d116dccSCC Ma mmio_clrbits_32((uintptr_t)&mt8173_mcucfg->mp1_rst_ctl, 397d116dccSCC Ma MP1_L2RSTDISABLE); 407d116dccSCC Ma 417d116dccSCC Ma /* set big cores arm64 boot mode */ 427d116dccSCC Ma mmio_setbits_32((uintptr_t)&mt8173_mcucfg->mp1_cpucfg, 437d116dccSCC Ma MP1_CPUCFG_64BIT); 447d116dccSCC Ma 457d116dccSCC Ma /* set LITTLE cores arm64 boot mode */ 467d116dccSCC Ma mmio_setbits_32((uintptr_t)&mt8173_mcucfg->mp0_rv_addr[0].rv_addr_hw, 477d116dccSCC Ma MP0_CPUCFG_64BIT); 48ac3986efSJimmy Huang 49ac3986efSJimmy Huang /* enable dcm control */ 50ac3986efSJimmy Huang mmio_setbits_32((uintptr_t)&mt8173_mcucfg->bus_fabric_dcm_ctrl, 51ac3986efSJimmy Huang ADB400_GRP_DCM_EN | CCI400_GRP_DCM_EN | ADBCLK_GRP_DCM_EN | 52ac3986efSJimmy Huang EMICLK_GRP_DCM_EN | ACLK_GRP_DCM_EN | L2C_IDLE_DCM_EN | 53ac3986efSJimmy Huang INFRACLK_PSYS_DYNAMIC_CG_EN); 54ac3986efSJimmy Huang mmio_setbits_32((uintptr_t)&mt8173_mcucfg->l2c_sram_ctrl, 55ac3986efSJimmy Huang L2C_SRAM_DCM_EN); 56ac3986efSJimmy Huang mmio_setbits_32((uintptr_t)&mt8173_mcucfg->cci_clk_ctrl, 57ac3986efSJimmy Huang MCU_BUS_DCM_EN); 587d116dccSCC Ma } 597d116dccSCC Ma 60a1e0c01fSJimmy Huang static void platform_setup_sram(void) 61a1e0c01fSJimmy Huang { 62a1e0c01fSJimmy Huang /* protect BL31 memory from non-secure read/write access */ 63a1e0c01fSJimmy Huang mmio_write_32(SRAMROM_SEC_ADDR, (uint32_t)(BL31_END + 0x3ff) & 0x3fc00); 64a1e0c01fSJimmy Huang mmio_write_32(SRAMROM_SEC_CTRL, 0x10000ff9); 65a1e0c01fSJimmy Huang } 66a1e0c01fSJimmy Huang 677d116dccSCC Ma /******************************************************************************* 687d116dccSCC Ma * Return a pointer to the 'entry_point_info' structure of the next image for 697d116dccSCC Ma * the security state specified. BL33 corresponds to the non-secure image type 707d116dccSCC Ma * while BL32 corresponds to the secure image type. A NULL pointer is returned 717d116dccSCC Ma * if the image does not exist. 727d116dccSCC Ma ******************************************************************************/ 737d116dccSCC Ma entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type) 747d116dccSCC Ma { 757d116dccSCC Ma entry_point_info_t *next_image_info; 767d116dccSCC Ma 777d116dccSCC Ma next_image_info = (type == NON_SECURE) ? &bl33_ep_info : &bl32_ep_info; 787d116dccSCC Ma 797d116dccSCC Ma /* None of the images on this platform can have 0x0 as the entrypoint */ 807d116dccSCC Ma if (next_image_info->pc) 817d116dccSCC Ma return next_image_info; 827d116dccSCC Ma else 837d116dccSCC Ma return NULL; 847d116dccSCC Ma } 857d116dccSCC Ma 867d116dccSCC Ma /******************************************************************************* 877d116dccSCC Ma * Perform any BL3-1 early platform setup. Here is an opportunity to copy 887d116dccSCC Ma * parameters passed by the calling EL (S-EL1 in BL2 & S-EL3 in BL1) before they 897d116dccSCC Ma * are lost (potentially). This needs to be done before the MMU is initialized 907d116dccSCC Ma * so that the memory layout can be used while creating page tables. 917d116dccSCC Ma * BL2 has flushed this information to memory, so we are guaranteed to pick up 927d116dccSCC Ma * good data. 937d116dccSCC Ma ******************************************************************************/ 947d116dccSCC Ma void bl31_early_platform_setup(bl31_params_t *from_bl2, 957d116dccSCC Ma void *plat_params_from_bl2) 967d116dccSCC Ma { 977d116dccSCC Ma console_init(MT8173_UART0_BASE, MT8173_UART_CLOCK, MT8173_BAUDRATE); 987d116dccSCC Ma 997d116dccSCC Ma VERBOSE("bl31_setup\n"); 1007d116dccSCC Ma 1017d116dccSCC Ma assert(from_bl2 != NULL); 1027d116dccSCC Ma assert(from_bl2->h.type == PARAM_BL31); 1037d116dccSCC Ma assert(from_bl2->h.version >= VERSION_1); 1047d116dccSCC Ma 1057d116dccSCC Ma bl32_ep_info = *from_bl2->bl32_ep_info; 1067d116dccSCC Ma bl33_ep_info = *from_bl2->bl33_ep_info; 1077d116dccSCC Ma } 1087d116dccSCC Ma 1097d116dccSCC Ma /******************************************************************************* 1107d116dccSCC Ma * Perform any BL3-1 platform setup code 1117d116dccSCC Ma ******************************************************************************/ 1127d116dccSCC Ma void bl31_platform_setup(void) 1137d116dccSCC Ma { 1147d116dccSCC Ma platform_setup_cpu(); 115a1e0c01fSJimmy Huang platform_setup_sram(); 1167d116dccSCC Ma 1171d0b990eSAntonio Nino Diaz generic_delay_timer_init(); 1187d116dccSCC Ma 1197d116dccSCC Ma /* Initialize the gic cpu and distributor interfaces */ 1208bc20038SKoan-Sin Tan plat_arm_gic_driver_init(); 1218bc20038SKoan-Sin Tan plat_arm_gic_init(); 1227d116dccSCC Ma 1233fc26aa0SKoan-Sin Tan #if ENABLE_PLAT_COMPAT 1247d116dccSCC Ma /* Topologies are best known to the platform. */ 1257d116dccSCC Ma mt_setup_topology(); 1263fc26aa0SKoan-Sin Tan #endif 1277d116dccSCC Ma 1287d116dccSCC Ma /* Initialize spm at boot time */ 1297d116dccSCC Ma spm_boot_init(); 1307d116dccSCC Ma } 1317d116dccSCC Ma 1327d116dccSCC Ma /******************************************************************************* 1337d116dccSCC Ma * Perform the very early platform specific architectural setup here. At the 1347d116dccSCC Ma * moment this is only intializes the mmu in a quick and dirty way. 1357d116dccSCC Ma ******************************************************************************/ 1367d116dccSCC Ma void bl31_plat_arch_setup(void) 1377d116dccSCC Ma { 1387d116dccSCC Ma plat_cci_init(); 1397d116dccSCC Ma plat_cci_enable(); 1407d116dccSCC Ma 141*9f85f9e3SJoel Hutton plat_configure_mmu_el3(BL_CODE_BASE, 142*9f85f9e3SJoel Hutton BL_COHERENT_RAM_END - BL_CODE_BASE, 143*9f85f9e3SJoel Hutton BL_CODE_BASE, 144*9f85f9e3SJoel Hutton BL_CODE_END, 14547497053SMasahiro Yamada BL_COHERENT_RAM_BASE, 14647497053SMasahiro Yamada BL_COHERENT_RAM_END); 1477d116dccSCC Ma } 1487d116dccSCC Ma 149