1*a24b53e0SWenzhen Yu /* 2*a24b53e0SWenzhen Yu * Copyright (c) 2025, Mediatek Inc. All rights reserved. 3*a24b53e0SWenzhen Yu * 4*a24b53e0SWenzhen Yu * SPDX-License-Identifier: BSD-3-Clause 5*a24b53e0SWenzhen Yu */ 6*a24b53e0SWenzhen Yu 7*a24b53e0SWenzhen Yu #ifndef MT_SPM_H 8*a24b53e0SWenzhen Yu #define MT_SPM_H 9*a24b53e0SWenzhen Yu 10*a24b53e0SWenzhen Yu #include <stdint.h> 11*a24b53e0SWenzhen Yu #include <stdio.h> 12*a24b53e0SWenzhen Yu 13*a24b53e0SWenzhen Yu #include <lib/pm/mtk_pm.h> 14*a24b53e0SWenzhen Yu #include <lpm_v2/mt_lp_rq.h> 15*a24b53e0SWenzhen Yu 16*a24b53e0SWenzhen Yu #ifdef __GNUC__ 17*a24b53e0SWenzhen Yu #define spm_likely(x) __builtin_expect(!!(x), 1) 18*a24b53e0SWenzhen Yu #define spm_unlikely(x) __builtin_expect(!!(x), 0) 19*a24b53e0SWenzhen Yu #else 20*a24b53e0SWenzhen Yu #define spm_likely(x) (x) 21*a24b53e0SWenzhen Yu #define spm_unlikely(x) (x) 22*a24b53e0SWenzhen Yu #endif 23*a24b53e0SWenzhen Yu 24*a24b53e0SWenzhen Yu #define CLK_SCP_CFG_0 (CKSYS_BASE + 0x1A0) 25*a24b53e0SWenzhen Yu #define INFRA_BUS_DCM_CTRL (INFRACFG_AO_BASE + 0x070) 26*a24b53e0SWenzhen Yu #define RG_AXI_DCM_DIS_EN BIT(21) 27*a24b53e0SWenzhen Yu #define RG_PLLCK_SEL_NO_SPM BIT(22) 28*a24b53e0SWenzhen Yu 29*a24b53e0SWenzhen Yu #define MT_SPM_TIME_GET(tm) ({ (tm) = el3_uptime(); }) 30*a24b53e0SWenzhen Yu 31*a24b53e0SWenzhen Yu #define MT_SPM_VERSION_ES 0x0 32*a24b53e0SWenzhen Yu #define MT_SPM_VERSION_CS 0x1 33*a24b53e0SWenzhen Yu 34*a24b53e0SWenzhen Yu #define SPM_FW_NO_RESUME 1 35*a24b53e0SWenzhen Yu #define MCUSYS_MTCMOS_ON 0 36*a24b53e0SWenzhen Yu #define WAKEUP_LOG_ON 0 37*a24b53e0SWenzhen Yu 38*a24b53e0SWenzhen Yu #define MT_SPM_USING_SRCLKEN_RC 39*a24b53e0SWenzhen Yu /* SPM extern operand definition */ 40*a24b53e0SWenzhen Yu #define MT_SPM_EX_OP_CLR_26M_RECORD BIT(0) 41*a24b53e0SWenzhen Yu #define MT_SPM_EX_OP_SET_WDT BIT(1) 42*a24b53e0SWenzhen Yu #define MT_SPM_EX_OP_NON_GENERIC_RESOURCE_REQ BIT(2) 43*a24b53e0SWenzhen Yu #define MT_SPM_EX_OP_SET_SUSPEND_MODE BIT(3) 44*a24b53e0SWenzhen Yu #define MT_SPM_EX_OP_SET_IS_ADSP BIT(4) 45*a24b53e0SWenzhen Yu #define MT_SPM_EX_OP_SRCLKEN_RC_BBLPM BIT(5) 46*a24b53e0SWenzhen Yu #define MT_SPM_EX_OP_HW_S1_DETECT BIT(6) 47*a24b53e0SWenzhen Yu #define MT_SPM_EX_OP_TRACE_LP BIT(7) 48*a24b53e0SWenzhen Yu #define MT_SPM_EX_OP_TRACE_SUSPEND BIT(8) 49*a24b53e0SWenzhen Yu #define MT_SPM_EX_OP_TRACE_TIMESTAMP_EN BIT(9) 50*a24b53e0SWenzhen Yu #define MT_SPM_EX_OP_TIME_CHECK BIT(10) 51*a24b53e0SWenzhen Yu #define MT_SPM_EX_OP_TIME_OBS BIT(11) 52*a24b53e0SWenzhen Yu #define MT_SPM_EX_OP_SET_IS_USB_HEADSET BIT(12) 53*a24b53e0SWenzhen Yu #define MT_SPM_EX_OP_SET_IS_FM_AUDIO BIT(13) 54*a24b53e0SWenzhen Yu #define MT_SPM_EX_OP_DEVICES_SAVE BIT(14) 55*a24b53e0SWenzhen Yu #define MT_SPM_EX_OP_NOTIFY_INFRA_OFF BIT(15) 56*a24b53e0SWenzhen Yu 57*a24b53e0SWenzhen Yu #define MT_BUS26M_EXT_LP_26M_ON_MODE (MT_SPM_EX_OP_SET_IS_ADSP | \ 58*a24b53e0SWenzhen Yu MT_SPM_EX_OP_SET_IS_FM_AUDIO) 59*a24b53e0SWenzhen Yu 60*a24b53e0SWenzhen Yu #define MT_VCORE_EXT_LP_VCORE_ON_MODE (MT_SPM_EX_OP_SET_IS_ADSP | \ 61*a24b53e0SWenzhen Yu MT_SPM_EX_OP_SET_IS_FM_AUDIO) 62*a24b53e0SWenzhen Yu 63*a24b53e0SWenzhen Yu /* EN SPM INFRA DEBUG OUT */ 64*a24b53e0SWenzhen Yu #define DEBUGSYS_DEBUG_EN_REG (DBGSYS_DEM_BASE + 0x94) 65*a24b53e0SWenzhen Yu 66*a24b53e0SWenzhen Yu /* INFRA_AO_DEBUG_CON */ 67*a24b53e0SWenzhen Yu #define INFRA_AO_DBG_CON0 (INFRACFG_AO_BASE + 0x500) 68*a24b53e0SWenzhen Yu #define INFRA_AO_DBG_CON1 (INFRACFG_AO_BASE + 0x504) 69*a24b53e0SWenzhen Yu #define INFRA_AO_DBG_CON2 (INFRACFG_AO_BASE + 0x508) 70*a24b53e0SWenzhen Yu #define INFRA_AO_DBG_CON3 (INFRACFG_AO_BASE + 0x50C) 71*a24b53e0SWenzhen Yu 72*a24b53e0SWenzhen Yu /* SPM init. related registers */ 73*a24b53e0SWenzhen Yu #define VLP_AO_APC_CON (VLP_AO_DEVAPC_APB_BASE + 0xF00) 74*a24b53e0SWenzhen Yu #define VLP_AO_MAS_SEC_0 (VLP_AO_DEVAPC_APB_BASE + 0xA00) 75*a24b53e0SWenzhen Yu #define SCP_CFGREG_PERI_BUS_CTRL0 (SCP_CFGREG_BASE + 0x24) 76*a24b53e0SWenzhen Yu #define MODULE_SW_CG_0_MASK (INFRACFG_AO_BASE + 0x060) 77*a24b53e0SWenzhen Yu #define VLP_DBG_MON_SEL0_ADDR (VLPCFG_BUS_BASE + 0x108) 78*a24b53e0SWenzhen Yu #define VLP_DBG_MON_SEL1_ADDR (VLPCFG_BUS_BASE + 0x10C) 79*a24b53e0SWenzhen Yu #define VLP_CLKSQ_CON1 (VLP_CKSYS_BASE + 0x224) 80*a24b53e0SWenzhen Yu #define VLP_AP_PLL_CON3 (VLP_CKSYS_BASE + 0x264) 81*a24b53e0SWenzhen Yu 82*a24b53e0SWenzhen Yu /* SPM SRAM Data */ 83*a24b53e0SWenzhen Yu #define SPM_SRAM_TIMESTAMP_START (SPM_SRAM_BASE + 0xF80) 84*a24b53e0SWenzhen Yu #define SPM_SRAM_TIMESTAMP_END (SPM_SRAM_BASE + 0xFFC) 85*a24b53e0SWenzhen Yu #define SPM_SRAM_TIMESTAMP_SIZE \ 86*a24b53e0SWenzhen Yu (((SPM_SRAM_TIMESTAMP_END - SPM_SRAM_TIMESTAMP_START) >> 2) + 1) 87*a24b53e0SWenzhen Yu 88*a24b53e0SWenzhen Yu /* AP_MDSRC_REQ MD 26M ON settle time (3ms) */ 89*a24b53e0SWenzhen Yu #define AP_MDSRC_REQ_MD_26M_SETTLE 3 90*a24b53e0SWenzhen Yu 91*a24b53e0SWenzhen Yu /* Setting the SPM settle time*/ 92*a24b53e0SWenzhen Yu #define SPM_SYSCLK_SETTLE 0x60FE /* 1685us */ 93*a24b53e0SWenzhen Yu 94*a24b53e0SWenzhen Yu /* Setting the SPM req/ack time*/ 95*a24b53e0SWenzhen Yu #define SPM_ACK_TIMEOUT_US 1000 96*a24b53e0SWenzhen Yu 97*a24b53e0SWenzhen Yu /* Settine the firmware status check for SPM PC */ 98*a24b53e0SWenzhen Yu #define SPM_PC_CHECKABLE 99*a24b53e0SWenzhen Yu 100*a24b53e0SWenzhen Yu enum { 101*a24b53e0SWenzhen Yu SPM_ARGS_SPMFW_IDX_KICK = 0, 102*a24b53e0SWenzhen Yu SPM_ARGS_SPMFW_INIT, 103*a24b53e0SWenzhen Yu SPM_ARGS_SUSPEND, 104*a24b53e0SWenzhen Yu SPM_ARGS_SUSPEND_FINISH, 105*a24b53e0SWenzhen Yu SPM_ARGS_SODI, 106*a24b53e0SWenzhen Yu SPM_ARGS_SODI_FINISH, 107*a24b53e0SWenzhen Yu SPM_ARGS_DPIDLE, 108*a24b53e0SWenzhen Yu SPM_ARGS_DPIDLE_FINISH, 109*a24b53e0SWenzhen Yu SPM_ARGS_PCM_WDT, 110*a24b53e0SWenzhen Yu SPM_ARGS_SUSPEND_CALLBACK, 111*a24b53e0SWenzhen Yu SPM_ARGS_HARDWARE_CG_CHECK, 112*a24b53e0SWenzhen Yu SPM_ARGS_NUM, 113*a24b53e0SWenzhen Yu }; 114*a24b53e0SWenzhen Yu 115*a24b53e0SWenzhen Yu typedef enum { 116*a24b53e0SWenzhen Yu WR_NONE = 0, 117*a24b53e0SWenzhen Yu WR_UART_BUSY, 118*a24b53e0SWenzhen Yu WR_ABORT, 119*a24b53e0SWenzhen Yu WR_PCM_TIMER, 120*a24b53e0SWenzhen Yu WR_WAKE_SRC, 121*a24b53e0SWenzhen Yu WR_DVFSRC, 122*a24b53e0SWenzhen Yu WR_TWAM, 123*a24b53e0SWenzhen Yu WR_PMSR, 124*a24b53e0SWenzhen Yu WR_SPM_ACK_CHK, 125*a24b53e0SWenzhen Yu WR_UNKNOWN, 126*a24b53e0SWenzhen Yu } wake_reason_t; 127*a24b53e0SWenzhen Yu 128*a24b53e0SWenzhen Yu struct pwr_ctrl; 129*a24b53e0SWenzhen Yu struct spm_lp_scen; 130*a24b53e0SWenzhen Yu 131*a24b53e0SWenzhen Yu void spm_set_irq_num(uint32_t num); 132*a24b53e0SWenzhen Yu void spm_irq0_handler(uint64_t x1, uint64_t x2); 133*a24b53e0SWenzhen Yu struct mt_lp_resource_user *get_spm_res_user(void); 134*a24b53e0SWenzhen Yu int mt_spm_common_sodi_get_spm_pcm_flag(uint32_t *lp, uint32_t idx); 135*a24b53e0SWenzhen Yu void mt_spm_common_sodi_en(bool en); 136*a24b53e0SWenzhen Yu int mt_spm_common_sodi_get_spm_lp(struct spm_lp_scen **lp); 137*a24b53e0SWenzhen Yu void mt_spm_set_common_sodi_pwrctr(void); 138*a24b53e0SWenzhen Yu void mt_spm_set_common_sodi_pcm_flags(void); 139*a24b53e0SWenzhen Yu int spm_boot_init(void); 140*a24b53e0SWenzhen Yu void spm_dvfsfw_init(uint64_t boot_up_opp, uint64_t dram_issue); 141*a24b53e0SWenzhen Yu extern uint32_t mt_spm_version; 142*a24b53e0SWenzhen Yu extern struct pwr_ctrl spm_init_ctrl; 143*a24b53e0SWenzhen Yu /* Support by bl31_plat_setup.c */ 144*a24b53e0SWenzhen Yu uint32_t is_abnormal_boot(void); 145*a24b53e0SWenzhen Yu 146*a24b53e0SWenzhen Yu #endif /* MT_SPM_H */ 147