1a24b53e0SWenzhen Yu /* 2a24b53e0SWenzhen Yu * Copyright (c) 2025, Mediatek Inc. All rights reserved. 3a24b53e0SWenzhen Yu * 4a24b53e0SWenzhen Yu * SPDX-License-Identifier: BSD-3-Clause 5a24b53e0SWenzhen Yu */ 6a24b53e0SWenzhen Yu 7a24b53e0SWenzhen Yu #ifndef MT_SPM_H 8a24b53e0SWenzhen Yu #define MT_SPM_H 9a24b53e0SWenzhen Yu 10a24b53e0SWenzhen Yu #include <stdint.h> 11a24b53e0SWenzhen Yu #include <stdio.h> 12a24b53e0SWenzhen Yu 13a24b53e0SWenzhen Yu #include <lib/pm/mtk_pm.h> 14a24b53e0SWenzhen Yu #include <lpm_v2/mt_lp_rq.h> 15*532ac057SKun Lu #include <mt_spm_common_v1.h> 16a24b53e0SWenzhen Yu 17a24b53e0SWenzhen Yu #define CLK_SCP_CFG_0 (CKSYS_BASE + 0x1A0) 18a24b53e0SWenzhen Yu #define INFRA_BUS_DCM_CTRL (INFRACFG_AO_BASE + 0x070) 19a24b53e0SWenzhen Yu #define RG_AXI_DCM_DIS_EN BIT(21) 20a24b53e0SWenzhen Yu #define RG_PLLCK_SEL_NO_SPM BIT(22) 21a24b53e0SWenzhen Yu 22a24b53e0SWenzhen Yu #define MT_SPM_TIME_GET(tm) ({ (tm) = el3_uptime(); }) 23a24b53e0SWenzhen Yu 24a24b53e0SWenzhen Yu #define SPM_FW_NO_RESUME 1 25a24b53e0SWenzhen Yu #define MCUSYS_MTCMOS_ON 0 26a24b53e0SWenzhen Yu #define WAKEUP_LOG_ON 0 27a24b53e0SWenzhen Yu 28a24b53e0SWenzhen Yu #define MT_SPM_USING_SRCLKEN_RC 29a24b53e0SWenzhen Yu /* SPM extern operand definition */ 30a24b53e0SWenzhen Yu #define MT_SPM_EX_OP_CLR_26M_RECORD BIT(0) 31a24b53e0SWenzhen Yu #define MT_SPM_EX_OP_SET_WDT BIT(1) 32a24b53e0SWenzhen Yu #define MT_SPM_EX_OP_NON_GENERIC_RESOURCE_REQ BIT(2) 33a24b53e0SWenzhen Yu #define MT_SPM_EX_OP_SET_SUSPEND_MODE BIT(3) 34a24b53e0SWenzhen Yu #define MT_SPM_EX_OP_SET_IS_ADSP BIT(4) 35a24b53e0SWenzhen Yu #define MT_SPM_EX_OP_SRCLKEN_RC_BBLPM BIT(5) 36a24b53e0SWenzhen Yu #define MT_SPM_EX_OP_HW_S1_DETECT BIT(6) 37a24b53e0SWenzhen Yu #define MT_SPM_EX_OP_TRACE_LP BIT(7) 38a24b53e0SWenzhen Yu #define MT_SPM_EX_OP_TRACE_SUSPEND BIT(8) 39a24b53e0SWenzhen Yu #define MT_SPM_EX_OP_TRACE_TIMESTAMP_EN BIT(9) 40a24b53e0SWenzhen Yu #define MT_SPM_EX_OP_TIME_CHECK BIT(10) 41a24b53e0SWenzhen Yu #define MT_SPM_EX_OP_TIME_OBS BIT(11) 42a24b53e0SWenzhen Yu #define MT_SPM_EX_OP_SET_IS_USB_HEADSET BIT(12) 43a24b53e0SWenzhen Yu #define MT_SPM_EX_OP_SET_IS_FM_AUDIO BIT(13) 44a24b53e0SWenzhen Yu #define MT_SPM_EX_OP_DEVICES_SAVE BIT(14) 45a24b53e0SWenzhen Yu #define MT_SPM_EX_OP_NOTIFY_INFRA_OFF BIT(15) 46a24b53e0SWenzhen Yu 47a24b53e0SWenzhen Yu #define MT_BUS26M_EXT_LP_26M_ON_MODE (MT_SPM_EX_OP_SET_IS_ADSP | \ 48a24b53e0SWenzhen Yu MT_SPM_EX_OP_SET_IS_FM_AUDIO) 49a24b53e0SWenzhen Yu 50a24b53e0SWenzhen Yu #define MT_VCORE_EXT_LP_VCORE_ON_MODE (MT_SPM_EX_OP_SET_IS_ADSP | \ 51a24b53e0SWenzhen Yu MT_SPM_EX_OP_SET_IS_FM_AUDIO) 52a24b53e0SWenzhen Yu 53a24b53e0SWenzhen Yu /* EN SPM INFRA DEBUG OUT */ 54a24b53e0SWenzhen Yu #define DEBUGSYS_DEBUG_EN_REG (DBGSYS_DEM_BASE + 0x94) 55a24b53e0SWenzhen Yu 56a24b53e0SWenzhen Yu /* INFRA_AO_DEBUG_CON */ 57a24b53e0SWenzhen Yu #define INFRA_AO_DBG_CON0 (INFRACFG_AO_BASE + 0x500) 58a24b53e0SWenzhen Yu #define INFRA_AO_DBG_CON1 (INFRACFG_AO_BASE + 0x504) 59a24b53e0SWenzhen Yu #define INFRA_AO_DBG_CON2 (INFRACFG_AO_BASE + 0x508) 60a24b53e0SWenzhen Yu #define INFRA_AO_DBG_CON3 (INFRACFG_AO_BASE + 0x50C) 61a24b53e0SWenzhen Yu 62a24b53e0SWenzhen Yu /* SPM init. related registers */ 63a24b53e0SWenzhen Yu #define VLP_AO_APC_CON (VLP_AO_DEVAPC_APB_BASE + 0xF00) 64a24b53e0SWenzhen Yu #define VLP_AO_MAS_SEC_0 (VLP_AO_DEVAPC_APB_BASE + 0xA00) 65a24b53e0SWenzhen Yu #define SCP_CFGREG_PERI_BUS_CTRL0 (SCP_CFGREG_BASE + 0x24) 66a24b53e0SWenzhen Yu #define MODULE_SW_CG_0_MASK (INFRACFG_AO_BASE + 0x060) 67a24b53e0SWenzhen Yu #define VLP_DBG_MON_SEL0_ADDR (VLPCFG_BUS_BASE + 0x108) 68a24b53e0SWenzhen Yu #define VLP_DBG_MON_SEL1_ADDR (VLPCFG_BUS_BASE + 0x10C) 69a24b53e0SWenzhen Yu #define VLP_CLKSQ_CON1 (VLP_CKSYS_BASE + 0x224) 70a24b53e0SWenzhen Yu #define VLP_AP_PLL_CON3 (VLP_CKSYS_BASE + 0x264) 71a24b53e0SWenzhen Yu 72a24b53e0SWenzhen Yu /* SPM SRAM Data */ 73a24b53e0SWenzhen Yu #define SPM_SRAM_TIMESTAMP_START (SPM_SRAM_BASE + 0xF80) 74a24b53e0SWenzhen Yu #define SPM_SRAM_TIMESTAMP_END (SPM_SRAM_BASE + 0xFFC) 75a24b53e0SWenzhen Yu #define SPM_SRAM_TIMESTAMP_SIZE \ 76a24b53e0SWenzhen Yu (((SPM_SRAM_TIMESTAMP_END - SPM_SRAM_TIMESTAMP_START) >> 2) + 1) 77a24b53e0SWenzhen Yu 78a24b53e0SWenzhen Yu struct spm_lp_scen; 79a24b53e0SWenzhen Yu 80a24b53e0SWenzhen Yu int mt_spm_common_sodi_get_spm_pcm_flag(uint32_t *lp, uint32_t idx); 81a24b53e0SWenzhen Yu void mt_spm_common_sodi_en(bool en); 82a24b53e0SWenzhen Yu int mt_spm_common_sodi_get_spm_lp(struct spm_lp_scen **lp); 83a24b53e0SWenzhen Yu void mt_spm_set_common_sodi_pwrctr(void); 84a24b53e0SWenzhen Yu void mt_spm_set_common_sodi_pcm_flags(void); 85a24b53e0SWenzhen Yu extern struct pwr_ctrl spm_init_ctrl; 86a24b53e0SWenzhen Yu 87a24b53e0SWenzhen Yu #endif /* MT_SPM_H */ 88