xref: /rk3399_ARM-atf/plat/mediatek/drivers/spm/mt8188/mt_spm_idle.c (revision 79c262327aa8ccc1ae5a0ee7f7ead3bf5ce8e022)
1*f299efbeSJames Liao /*
2*f299efbeSJames Liao  * Copyright (c) 2023, MediaTek Inc. All rights reserved.
3*f299efbeSJames Liao  *
4*f299efbeSJames Liao  * SPDX-License-Identifier: BSD-3-Clause
5*f299efbeSJames Liao  */
6*f299efbeSJames Liao 
7*f299efbeSJames Liao #include <stddef.h>
8*f299efbeSJames Liao #include <stdio.h>
9*f299efbeSJames Liao #include <string.h>
10*f299efbeSJames Liao #include <common/debug.h>
11*f299efbeSJames Liao #include <lib/mmio.h>
12*f299efbeSJames Liao #include <drivers/spm/mt_spm_resource_req.h>
13*f299efbeSJames Liao #include <lib/pm/mtk_pm.h>
14*f299efbeSJames Liao #include <lpm/mt_lp_api.h>
15*f299efbeSJames Liao 
16*f299efbeSJames Liao #include <mt_spm.h>
17*f299efbeSJames Liao #include <mt_spm_conservation.h>
18*f299efbeSJames Liao #include <mt_spm_idle.h>
19*f299efbeSJames Liao #include <mt_spm_internal.h>
20*f299efbeSJames Liao #include <mt_spm_reg.h>
21*f299efbeSJames Liao 
22*f299efbeSJames Liao #define SPM_BYPASS_SYSPWREQ_GENERIC (1)
23*f299efbeSJames Liao 
24*f299efbeSJames Liao #define __WAKE_SRC_FOR_IDLE_COMMON__ ( \
25*f299efbeSJames Liao 		(R12_PCM_TIMER) | \
26*f299efbeSJames Liao 		(R12_KP_IRQ_B) | \
27*f299efbeSJames Liao 		(R12_APWDT_EVENT_B) | \
28*f299efbeSJames Liao 		(R12_APXGPT1_EVENT_B) | \
29*f299efbeSJames Liao 		(R12_MSDC_WAKEUP_B) | \
30*f299efbeSJames Liao 		(R12_EINT_EVENT_B) | \
31*f299efbeSJames Liao 		(R12_SBD_INTR_WAKEUP_B) | \
32*f299efbeSJames Liao 		(R12_SSPM2SPM_WAKEUP_B) | \
33*f299efbeSJames Liao 		(R12_SCP2SPM_WAKEUP_B) | \
34*f299efbeSJames Liao 		(R12_ADSP2SPM_WAKEUP_B) | \
35*f299efbeSJames Liao 		(R12_USBX_CDSC_B) | \
36*f299efbeSJames Liao 		(R12_USBX_POWERDWN_B) | \
37*f299efbeSJames Liao 		(R12_SYS_TIMER_EVENT_B) | \
38*f299efbeSJames Liao 		(R12_EINT_EVENT_SECURE_B) | \
39*f299efbeSJames Liao 		(R12_ECE_INT_HDMI_B) | \
40*f299efbeSJames Liao 		(R12_AFE_IRQ_MCU_B) | \
41*f299efbeSJames Liao 		(R12_SYS_CIRQ_IRQ_B) | \
42*f299efbeSJames Liao 		(R12_PCIE_WAKEUPEVENT_B) | \
43*f299efbeSJames Liao 		(R12_SPM_CPU_WAKEUPEVENT_B) | \
44*f299efbeSJames Liao 		(R12_APUSYS_WAKE_HOST_B))
45*f299efbeSJames Liao 
46*f299efbeSJames Liao #if defined(CFG_MICROTRUST_TEE_SUPPORT)
47*f299efbeSJames Liao #define WAKE_SRC_FOR_IDLE	(__WAKE_SRC_FOR_IDLE_COMMON__)
48*f299efbeSJames Liao #else
49*f299efbeSJames Liao #define WAKE_SRC_FOR_IDLE	(__WAKE_SRC_FOR_IDLE_COMMON__ | R12_SEJ_EVENT_B)
50*f299efbeSJames Liao #endif
51*f299efbeSJames Liao 
52*f299efbeSJames Liao static struct pwr_ctrl idle_spm_pwr = {
53*f299efbeSJames Liao 	.wake_src = WAKE_SRC_FOR_IDLE,
54*f299efbeSJames Liao 
55*f299efbeSJames Liao 	/* SPM_AP_STANDBY_CON */
56*f299efbeSJames Liao 	/* [0] */
57*f299efbeSJames Liao 	.reg_wfi_op = 0,
58*f299efbeSJames Liao 	/* [1] */
59*f299efbeSJames Liao 	.reg_wfi_type = 0,
60*f299efbeSJames Liao 	/* [2] */
61*f299efbeSJames Liao 	.reg_mp0_cputop_idle_mask = 0,
62*f299efbeSJames Liao 	/* [3] */
63*f299efbeSJames Liao 	.reg_mp1_cputop_idle_mask = 0,
64*f299efbeSJames Liao 	/* [4] */
65*f299efbeSJames Liao 	.reg_mcusys_idle_mask = 0,
66*f299efbeSJames Liao 	/* [25] */
67*f299efbeSJames Liao 	.reg_md_apsrc_1_sel = 0,
68*f299efbeSJames Liao 	/* [26] */
69*f299efbeSJames Liao 	.reg_md_apsrc_0_sel = 0,
70*f299efbeSJames Liao 	/* [29] */
71*f299efbeSJames Liao 	.reg_conn_apsrc_sel = 0,
72*f299efbeSJames Liao 
73*f299efbeSJames Liao 	/* SPM_SRC_REQ */
74*f299efbeSJames Liao 	/* [0] */
75*f299efbeSJames Liao 	.reg_spm_apsrc_req = 0,
76*f299efbeSJames Liao 	/* [1] */
77*f299efbeSJames Liao 	.reg_spm_f26m_req = 0,
78*f299efbeSJames Liao 	/* [3] */
79*f299efbeSJames Liao 	.reg_spm_infra_req = 0,
80*f299efbeSJames Liao 	/* [4] */
81*f299efbeSJames Liao 	.reg_spm_vrf18_req = 0,
82*f299efbeSJames Liao 	/* [7] */
83*f299efbeSJames Liao 	.reg_spm_ddr_en_req = 0,
84*f299efbeSJames Liao 	/* [8] */
85*f299efbeSJames Liao 	.reg_spm_dvfs_req = 0,
86*f299efbeSJames Liao 	/* [9] */
87*f299efbeSJames Liao 	.reg_spm_sw_mailbox_req = 0,
88*f299efbeSJames Liao 	/* [10] */
89*f299efbeSJames Liao 	.reg_spm_sspm_mailbox_req = 0,
90*f299efbeSJames Liao 	/* [11] */
91*f299efbeSJames Liao 	.reg_spm_adsp_mailbox_req = 0,
92*f299efbeSJames Liao 	/* [12] */
93*f299efbeSJames Liao 	.reg_spm_scp_mailbox_req = 0,
94*f299efbeSJames Liao 
95*f299efbeSJames Liao 	/* SPM_SRC_MASK */
96*f299efbeSJames Liao 	/* [0] */
97*f299efbeSJames Liao 	.reg_sspm_srcclkena_0_mask_b = 1,
98*f299efbeSJames Liao 	/* [1] */
99*f299efbeSJames Liao 	.reg_sspm_infra_req_0_mask_b = 1,
100*f299efbeSJames Liao 	/* [2] */
101*f299efbeSJames Liao 	.reg_sspm_apsrc_req_0_mask_b = 1,
102*f299efbeSJames Liao 	/* [3] */
103*f299efbeSJames Liao 	.reg_sspm_vrf18_req_0_mask_b = 1,
104*f299efbeSJames Liao 	/* [4] */
105*f299efbeSJames Liao 	.reg_sspm_ddr_en_0_mask_b = 1,
106*f299efbeSJames Liao 	/* [5] */
107*f299efbeSJames Liao 	.reg_scp_srcclkena_mask_b = 1,
108*f299efbeSJames Liao 	/* [6] */
109*f299efbeSJames Liao 	.reg_scp_infra_req_mask_b = 1,
110*f299efbeSJames Liao 	/* [7] */
111*f299efbeSJames Liao 	.reg_scp_apsrc_req_mask_b = 1,
112*f299efbeSJames Liao 	/* [8] */
113*f299efbeSJames Liao 	.reg_scp_vrf18_req_mask_b = 1,
114*f299efbeSJames Liao 	/* [9] */
115*f299efbeSJames Liao 	.reg_scp_ddr_en_mask_b = 1,
116*f299efbeSJames Liao 	/* [10] */
117*f299efbeSJames Liao 	.reg_audio_dsp_srcclkena_mask_b = 1,
118*f299efbeSJames Liao 	/* [11] */
119*f299efbeSJames Liao 	.reg_audio_dsp_infra_req_mask_b = 1,
120*f299efbeSJames Liao 	/* [12] */
121*f299efbeSJames Liao 	.reg_audio_dsp_apsrc_req_mask_b = 1,
122*f299efbeSJames Liao 	/* [13] */
123*f299efbeSJames Liao 	.reg_audio_dsp_vrf18_req_mask_b = 1,
124*f299efbeSJames Liao 	/* [14] */
125*f299efbeSJames Liao 	.reg_audio_dsp_ddr_en_mask_b = 1,
126*f299efbeSJames Liao 	/* [15] */
127*f299efbeSJames Liao 	.reg_apu_srcclkena_mask_b = 1,
128*f299efbeSJames Liao 	/* [16] */
129*f299efbeSJames Liao 	.reg_apu_infra_req_mask_b = 1,
130*f299efbeSJames Liao 	/* [17] */
131*f299efbeSJames Liao 	.reg_apu_apsrc_req_mask_b = 1,
132*f299efbeSJames Liao 	/* [18] */
133*f299efbeSJames Liao 	.reg_apu_vrf18_req_mask_b = 1,
134*f299efbeSJames Liao 	/* [19] */
135*f299efbeSJames Liao 	.reg_apu_ddr_en_mask_b = 1,
136*f299efbeSJames Liao 	/* [20] */
137*f299efbeSJames Liao 	.reg_cpueb_srcclkena_mask_b = 1,
138*f299efbeSJames Liao 	/* [21] */
139*f299efbeSJames Liao 	.reg_cpueb_infra_req_mask_b = 1,
140*f299efbeSJames Liao 	/* [22] */
141*f299efbeSJames Liao 	.reg_cpueb_apsrc_req_mask_b = 1,
142*f299efbeSJames Liao 	/* [23] */
143*f299efbeSJames Liao 	.reg_cpueb_vrf18_req_mask_b = 1,
144*f299efbeSJames Liao 	/* [24] */
145*f299efbeSJames Liao 	.reg_cpueb_ddr_en_mask_b = 1,
146*f299efbeSJames Liao 	/* [25] */
147*f299efbeSJames Liao 	.reg_bak_psri_srcclkena_mask_b = 0,
148*f299efbeSJames Liao 	/* [26] */
149*f299efbeSJames Liao 	.reg_bak_psri_infra_req_mask_b = 0,
150*f299efbeSJames Liao 	/* [27] */
151*f299efbeSJames Liao 	.reg_bak_psri_apsrc_req_mask_b = 0,
152*f299efbeSJames Liao 	/* [28] */
153*f299efbeSJames Liao 	.reg_bak_psri_vrf18_req_mask_b = 0,
154*f299efbeSJames Liao 	/* [29] */
155*f299efbeSJames Liao 	.reg_bak_psri_ddr_en_mask_b = 0,
156*f299efbeSJames Liao 	/* [30] */
157*f299efbeSJames Liao 	.reg_cam_ddren_req_mask_b = 1,
158*f299efbeSJames Liao 	/* [31] */
159*f299efbeSJames Liao 	.reg_img_ddren_req_mask_b = 1,
160*f299efbeSJames Liao 
161*f299efbeSJames Liao 	/* SPM_SRC2_MASK */
162*f299efbeSJames Liao 	/* [0] */
163*f299efbeSJames Liao 	.reg_msdc0_srcclkena_mask_b = 1,
164*f299efbeSJames Liao 	/* [1] */
165*f299efbeSJames Liao 	.reg_msdc0_infra_req_mask_b = 1,
166*f299efbeSJames Liao 	/* [2] */
167*f299efbeSJames Liao 	.reg_msdc0_apsrc_req_mask_b = 1,
168*f299efbeSJames Liao 	/* [3] */
169*f299efbeSJames Liao 	.reg_msdc0_vrf18_req_mask_b = 1,
170*f299efbeSJames Liao 	/* [4] */
171*f299efbeSJames Liao 	.reg_msdc0_ddr_en_mask_b = 1,
172*f299efbeSJames Liao 	/* [5] */
173*f299efbeSJames Liao 	.reg_msdc1_srcclkena_mask_b = 1,
174*f299efbeSJames Liao 	/* [6] */
175*f299efbeSJames Liao 	.reg_msdc1_infra_req_mask_b = 1,
176*f299efbeSJames Liao 	/* [7] */
177*f299efbeSJames Liao 	.reg_msdc1_apsrc_req_mask_b = 1,
178*f299efbeSJames Liao 	/* [8] */
179*f299efbeSJames Liao 	.reg_msdc1_vrf18_req_mask_b = 1,
180*f299efbeSJames Liao 	/* [9] */
181*f299efbeSJames Liao 	.reg_msdc1_ddr_en_mask_b = 1,
182*f299efbeSJames Liao 	/* [10] */
183*f299efbeSJames Liao 	.reg_msdc2_srcclkena_mask_b = 1,
184*f299efbeSJames Liao 	/* [11] */
185*f299efbeSJames Liao 	.reg_msdc2_infra_req_mask_b = 1,
186*f299efbeSJames Liao 	/* [12] */
187*f299efbeSJames Liao 	.reg_msdc2_apsrc_req_mask_b = 1,
188*f299efbeSJames Liao 	/* [13] */
189*f299efbeSJames Liao 	.reg_msdc2_vrf18_req_mask_b = 1,
190*f299efbeSJames Liao 	/* [14] */
191*f299efbeSJames Liao 	.reg_msdc2_ddr_en_mask_b = 1,
192*f299efbeSJames Liao 	/* [15] */
193*f299efbeSJames Liao 	.reg_ufs_srcclkena_mask_b = 1,
194*f299efbeSJames Liao 	/* [16] */
195*f299efbeSJames Liao 	.reg_ufs_infra_req_mask_b = 1,
196*f299efbeSJames Liao 	/* [17] */
197*f299efbeSJames Liao 	.reg_ufs_apsrc_req_mask_b = 1,
198*f299efbeSJames Liao 	/* [18] */
199*f299efbeSJames Liao 	.reg_ufs_vrf18_req_mask_b = 1,
200*f299efbeSJames Liao 	/* [19] */
201*f299efbeSJames Liao 	.reg_ufs_ddr_en_mask_b = 1,
202*f299efbeSJames Liao 	/* [20] */
203*f299efbeSJames Liao 	.reg_usb_srcclkena_mask_b = 1,
204*f299efbeSJames Liao 	/* [21] */
205*f299efbeSJames Liao 	.reg_usb_infra_req_mask_b = 1,
206*f299efbeSJames Liao 	/* [22] */
207*f299efbeSJames Liao 	.reg_usb_apsrc_req_mask_b = 1,
208*f299efbeSJames Liao 	/* [23] */
209*f299efbeSJames Liao 	.reg_usb_vrf18_req_mask_b = 1,
210*f299efbeSJames Liao 	/* [24] */
211*f299efbeSJames Liao 	.reg_usb_ddr_en_mask_b = 1,
212*f299efbeSJames Liao 	/* [25] */
213*f299efbeSJames Liao 	.reg_pextp_p0_srcclkena_mask_b = 1,
214*f299efbeSJames Liao 	/* [26] */
215*f299efbeSJames Liao 	.reg_pextp_p0_infra_req_mask_b = 1,
216*f299efbeSJames Liao 	/* [27] */
217*f299efbeSJames Liao 	.reg_pextp_p0_apsrc_req_mask_b = 1,
218*f299efbeSJames Liao 	/* [28] */
219*f299efbeSJames Liao 	.reg_pextp_p0_vrf18_req_mask_b = 1,
220*f299efbeSJames Liao 	/* [29] */
221*f299efbeSJames Liao 	.reg_pextp_p0_ddr_en_mask_b = 1,
222*f299efbeSJames Liao 
223*f299efbeSJames Liao 	/* SPM_SRC3_MASK */
224*f299efbeSJames Liao 	/* [0] */
225*f299efbeSJames Liao 	.reg_pextp_p1_srcclkena_mask_b = 1,
226*f299efbeSJames Liao 	/* [1] */
227*f299efbeSJames Liao 	.reg_pextp_p1_infra_req_mask_b = 1,
228*f299efbeSJames Liao 	/* [2] */
229*f299efbeSJames Liao 	.reg_pextp_p1_apsrc_req_mask_b = 1,
230*f299efbeSJames Liao 	/* [3] */
231*f299efbeSJames Liao 	.reg_pextp_p1_vrf18_req_mask_b = 1,
232*f299efbeSJames Liao 	/* [4] */
233*f299efbeSJames Liao 	.reg_pextp_p1_ddr_en_mask_b = 1,
234*f299efbeSJames Liao 	/* [5] */
235*f299efbeSJames Liao 	.reg_gce0_infra_req_mask_b = 1,
236*f299efbeSJames Liao 	/* [6] */
237*f299efbeSJames Liao 	.reg_gce0_apsrc_req_mask_b = 1,
238*f299efbeSJames Liao 	/* [7] */
239*f299efbeSJames Liao 	.reg_gce0_vrf18_req_mask_b = 1,
240*f299efbeSJames Liao 	/* [8] */
241*f299efbeSJames Liao 	.reg_gce0_ddr_en_mask_b = 1,
242*f299efbeSJames Liao 	/* [9] */
243*f299efbeSJames Liao 	.reg_gce1_infra_req_mask_b = 1,
244*f299efbeSJames Liao 	/* [10] */
245*f299efbeSJames Liao 	.reg_gce1_apsrc_req_mask_b = 1,
246*f299efbeSJames Liao 	/* [11] */
247*f299efbeSJames Liao 	.reg_gce1_vrf18_req_mask_b = 1,
248*f299efbeSJames Liao 	/* [12] */
249*f299efbeSJames Liao 	.reg_gce1_ddr_en_mask_b = 1,
250*f299efbeSJames Liao 	/* [13] */
251*f299efbeSJames Liao 	.reg_spm_srcclkena_reserved_mask_b = 1,
252*f299efbeSJames Liao 	/* [14] */
253*f299efbeSJames Liao 	.reg_spm_infra_req_reserved_mask_b = 1,
254*f299efbeSJames Liao 	/* [15] */
255*f299efbeSJames Liao 	.reg_spm_apsrc_req_reserved_mask_b = 1,
256*f299efbeSJames Liao 	/* [16] */
257*f299efbeSJames Liao 	.reg_spm_vrf18_req_reserved_mask_b = 1,
258*f299efbeSJames Liao 	/* [17] */
259*f299efbeSJames Liao 	.reg_spm_ddr_en_reserved_mask_b = 1,
260*f299efbeSJames Liao 	/* [18] */
261*f299efbeSJames Liao 	.reg_disp0_apsrc_req_mask_b = 1,
262*f299efbeSJames Liao 	/* [19] */
263*f299efbeSJames Liao 	.reg_disp0_ddr_en_mask_b = 1,
264*f299efbeSJames Liao 	/* [20] */
265*f299efbeSJames Liao 	.reg_disp1_apsrc_req_mask_b = 1,
266*f299efbeSJames Liao 	/* [21] */
267*f299efbeSJames Liao 	.reg_disp1_ddr_en_mask_b = 1,
268*f299efbeSJames Liao 	/* [22] */
269*f299efbeSJames Liao 	.reg_disp2_apsrc_req_mask_b = 1,
270*f299efbeSJames Liao 	/* [23] */
271*f299efbeSJames Liao 	.reg_disp2_ddr_en_mask_b = 1,
272*f299efbeSJames Liao 	/* [24] */
273*f299efbeSJames Liao 	.reg_disp3_apsrc_req_mask_b = 1,
274*f299efbeSJames Liao 	/* [25] */
275*f299efbeSJames Liao 	.reg_disp3_ddr_en_mask_b = 1,
276*f299efbeSJames Liao 	/* [26] */
277*f299efbeSJames Liao 	.reg_infrasys_apsrc_req_mask_b = 0,
278*f299efbeSJames Liao 	/* [27] */
279*f299efbeSJames Liao 	.reg_infrasys_ddr_en_mask_b = 1,
280*f299efbeSJames Liao 
281*f299efbeSJames Liao 	/* [28] */
282*f299efbeSJames Liao 	.reg_cg_check_srcclkena_mask_b = 1,
283*f299efbeSJames Liao 	/* [29] */
284*f299efbeSJames Liao 	.reg_cg_check_apsrc_req_mask_b = 1,
285*f299efbeSJames Liao 	/* [30] */
286*f299efbeSJames Liao 	.reg_cg_check_vrf18_req_mask_b = 1,
287*f299efbeSJames Liao 	/* [31] */
288*f299efbeSJames Liao 	.reg_cg_check_ddr_en_mask_b = 1,
289*f299efbeSJames Liao 
290*f299efbeSJames Liao 	/* SPM_SRC4_MASK */
291*f299efbeSJames Liao 	/* [8:0] */
292*f299efbeSJames Liao 	.reg_mcusys_merge_apsrc_req_mask_b = 0,
293*f299efbeSJames Liao 	/* [17:9] */
294*f299efbeSJames Liao 	.reg_mcusys_merge_ddr_en_mask_b = 0,
295*f299efbeSJames Liao 	/* [19:18] */
296*f299efbeSJames Liao 	.reg_dramc_md32_infra_req_mask_b = 3,
297*f299efbeSJames Liao 	/* [21:20] */
298*f299efbeSJames Liao 	.reg_dramc_md32_vrf18_req_mask_b = 3,
299*f299efbeSJames Liao 	/* [23:22] */
300*f299efbeSJames Liao 	.reg_dramc_md32_ddr_en_mask_b = 0,
301*f299efbeSJames Liao 	/* [24] */
302*f299efbeSJames Liao 	.reg_dvfsrc_event_trigger_mask_b = 1,
303*f299efbeSJames Liao 
304*f299efbeSJames Liao 	/* SPM_WAKEUP_EVENT_MASK2 */
305*f299efbeSJames Liao 	/* [3:0] */
306*f299efbeSJames Liao 	.reg_sc_sw2spm_wakeup_mask_b = 0,
307*f299efbeSJames Liao 	/* [4] */
308*f299efbeSJames Liao 	.reg_sc_adsp2spm_wakeup_mask_b = 0,
309*f299efbeSJames Liao 	/* [8:5] */
310*f299efbeSJames Liao 	.reg_sc_sspm2spm_wakeup_mask_b = 0,
311*f299efbeSJames Liao 	/* [9] */
312*f299efbeSJames Liao 	.reg_sc_scp2spm_wakeup_mask_b = 0,
313*f299efbeSJames Liao 	/* [10] */
314*f299efbeSJames Liao 	.reg_csyspwrup_ack_mask = 0,
315*f299efbeSJames Liao 	/* [11] */
316*f299efbeSJames Liao 	.reg_csyspwrup_req_mask = 1,
317*f299efbeSJames Liao 
318*f299efbeSJames Liao 	/* SPM_WAKEUP_EVENT_MASK */
319*f299efbeSJames Liao 	/* [31:0] */
320*f299efbeSJames Liao 	.reg_wakeup_event_mask = 0xC1282203,
321*f299efbeSJames Liao 
322*f299efbeSJames Liao 	/* SPM_WAKEUP_EVENT_EXT_MASK */
323*f299efbeSJames Liao 	/* [31:0] */
324*f299efbeSJames Liao 	.reg_ext_wakeup_event_mask = 0xFFFFFFFF,
325*f299efbeSJames Liao };
326*f299efbeSJames Liao 
327*f299efbeSJames Liao struct spm_lp_scen idle_spm_lp = {
328*f299efbeSJames Liao 	.pwrctrl = &idle_spm_pwr,
329*f299efbeSJames Liao };
330*f299efbeSJames Liao 
mt_spm_idle_generic_enter(int state_id,unsigned int ext_opand,spm_idle_conduct fn)331*f299efbeSJames Liao int mt_spm_idle_generic_enter(int state_id, unsigned int ext_opand, spm_idle_conduct fn)
332*f299efbeSJames Liao {
333*f299efbeSJames Liao 	int ret = 0;
334*f299efbeSJames Liao 	unsigned int src_req = 0U;
335*f299efbeSJames Liao 
336*f299efbeSJames Liao 	if (fn != NULL) {
337*f299efbeSJames Liao 		fn(state_id, &idle_spm_lp, &src_req);
338*f299efbeSJames Liao 	}
339*f299efbeSJames Liao 
340*f299efbeSJames Liao 	ret = spm_conservation(state_id, ext_opand, &idle_spm_lp, src_req);
341*f299efbeSJames Liao 
342*f299efbeSJames Liao 	if (ret == 0) {
343*f299efbeSJames Liao 		struct mt_lp_publish_event event = {
344*f299efbeSJames Liao 			.id = MT_LPM_PUBEVENTS_SYS_POWER_OFF,
345*f299efbeSJames Liao 			.val.u32 = 0U,
346*f299efbeSJames Liao 		};
347*f299efbeSJames Liao 
348*f299efbeSJames Liao 		MT_LP_PUBLISH_EVENT(&event);
349*f299efbeSJames Liao 	}
350*f299efbeSJames Liao 	return ret;
351*f299efbeSJames Liao }
352*f299efbeSJames Liao 
mt_spm_idle_generic_resume(int state_id,unsigned int ext_opand,struct wake_status ** status,spm_idle_conduct_restore fn)353*f299efbeSJames Liao void mt_spm_idle_generic_resume(int state_id, unsigned int ext_opand,
354*f299efbeSJames Liao 				struct wake_status **status,
355*f299efbeSJames Liao 				spm_idle_conduct_restore fn)
356*f299efbeSJames Liao {
357*f299efbeSJames Liao 	struct mt_lp_publish_event event = {
358*f299efbeSJames Liao 		.id = MT_LPM_PUBEVENTS_SYS_POWER_ON,
359*f299efbeSJames Liao 		.val.u32 = 0U,
360*f299efbeSJames Liao 	};
361*f299efbeSJames Liao 
362*f299efbeSJames Liao 	ext_opand |= (MT_SPM_EX_OP_TIME_CHECK | MT_SPM_EX_OP_TIME_OBS);
363*f299efbeSJames Liao 	spm_conservation_finish(state_id, ext_opand, &idle_spm_lp, status);
364*f299efbeSJames Liao 
365*f299efbeSJames Liao 	if (spm_unlikely(fn)) {
366*f299efbeSJames Liao 		fn(state_id, &idle_spm_lp, *status);
367*f299efbeSJames Liao 	}
368*f299efbeSJames Liao 	MT_LP_PUBLISH_EVENT(&event);
369*f299efbeSJames Liao }
370