1 /* 2 * Copyright (c) 2024, MediaTek Inc. All rights reserved. 3 * 4 * SPDX-License-Identifier: BSD-3-Clause 5 */ 6 7 #ifndef APUSYS_RV_PWR_CTL_H 8 #define APUSYS_RV_PWR_CTL_H 9 10 /* APU MBOX */ 11 #define MBOX_FUNC_CFG (0xb0) 12 #define MBOX_DOMAIN_CFG (0xe0) 13 #define MBOX_CTRL_LOCK BIT(0) 14 #define MBOX_NO_MPU_SHIFT (16) 15 #define MBOX_RX_NS_SHIFT (16) 16 #define MBOX_RX_DOMAIN_SHIFT (17) 17 #define MBOX_TX_NS_SHIFT (24) 18 #define MBOX_TX_DOMAIN_SHIFT (25) 19 #define MBOX_SIZE (0x100) 20 #define MBOX_NUM (8) 21 22 #define APU_MBOX(i) (((i) < MBOX_NUM) ? (APU_MBOX0 + MBOX_SIZE * (i)) : \ 23 (APU_MBOX1 + MBOX_SIZE * ((i) - MBOX_NUM))) 24 #define APU_MBOX_FUNC_CFG(i) (APU_MBOX(i) + MBOX_FUNC_CFG) 25 #define APU_MBOX_DOMAIN_CFG(i) (APU_MBOX(i) + MBOX_DOMAIN_CFG) 26 27 #define HW_SEM_TIMEOUT (0) 28 29 int apusys_rv_pwr_ctrl(uint32_t op); 30 31 #endif /* APUSYS_RV_PWR_CTL_H */ 32