xref: /rk3399_ARM-atf/plat/mediatek/drivers/apusys/mt8188/apusys_power.c (revision 5243091633b8fe8057cec176ac31adb72fdf3506)
1*52430916SChungying Lu /*
2*52430916SChungying Lu  * Copyright (c) 2023, MediaTek Inc. All rights reserved.
3*52430916SChungying Lu  *
4*52430916SChungying Lu  * SPDX-License-Identifier: BSD-3-Clause
5*52430916SChungying Lu  */
6*52430916SChungying Lu 
7*52430916SChungying Lu #include <inttypes.h>
8*52430916SChungying Lu 
9*52430916SChungying Lu /* TF-A system header */
10*52430916SChungying Lu #include <common/debug.h>
11*52430916SChungying Lu #include <drivers/delay_timer.h>
12*52430916SChungying Lu #include <lib/mmio.h>
13*52430916SChungying Lu #include <lib/utils_def.h>
14*52430916SChungying Lu #include <lib/xlat_tables/xlat_tables_v2.h>
15*52430916SChungying Lu 
16*52430916SChungying Lu /* Vendor header */
17*52430916SChungying Lu #include "apusys.h"
18*52430916SChungying Lu #include "apusys_power.h"
19*52430916SChungying Lu #include <mtk_mmap_pool.h>
20*52430916SChungying Lu 
21*52430916SChungying Lu static int apu_poll(uintptr_t reg, uint32_t mask, uint32_t value, uint32_t timeout_us)
22*52430916SChungying Lu {
23*52430916SChungying Lu 	uint32_t reg_val, count;
24*52430916SChungying Lu 
25*52430916SChungying Lu 	count = timeout_us / APU_POLL_STEP_US;
26*52430916SChungying Lu 	if (count == 0) {
27*52430916SChungying Lu 		count = 1;
28*52430916SChungying Lu 	}
29*52430916SChungying Lu 
30*52430916SChungying Lu 	do {
31*52430916SChungying Lu 		reg_val = mmio_read_32(reg);
32*52430916SChungying Lu 		if ((reg_val & mask) == value) {
33*52430916SChungying Lu 			return 0;
34*52430916SChungying Lu 		}
35*52430916SChungying Lu 
36*52430916SChungying Lu 		udelay(APU_POLL_STEP_US);
37*52430916SChungying Lu 	} while (--count);
38*52430916SChungying Lu 
39*52430916SChungying Lu 	ERROR(MODULE_TAG "Timeout polling APU register %#" PRIxPTR "\n", reg);
40*52430916SChungying Lu 	ERROR(MODULE_TAG "Read value 0x%x, expected 0x%x\n", reg_val,
41*52430916SChungying Lu 	      (value == 0U) ? (reg_val & ~mask) : (reg_val | mask));
42*52430916SChungying Lu 
43*52430916SChungying Lu 	return -1;
44*52430916SChungying Lu }
45*52430916SChungying Lu 
46*52430916SChungying Lu static void get_pll_pcw(const uint32_t clk_rate, uint32_t *r1, uint32_t *r2)
47*52430916SChungying Lu {
48*52430916SChungying Lu 	unsigned int fvco = clk_rate;
49*52430916SChungying Lu 	unsigned int pcw_val;
50*52430916SChungying Lu 	unsigned int postdiv_val = 1;
51*52430916SChungying Lu 	unsigned int postdiv_reg = 0;
52*52430916SChungying Lu 
53*52430916SChungying Lu 	while (fvco <= OUT_CLK_FREQ_MIN) {
54*52430916SChungying Lu 		postdiv_val = postdiv_val << 1;
55*52430916SChungying Lu 		postdiv_reg = postdiv_reg + 1;
56*52430916SChungying Lu 		fvco = fvco << 1;
57*52430916SChungying Lu 	}
58*52430916SChungying Lu 
59*52430916SChungying Lu 	pcw_val = (fvco * (1 << DDS_SHIFT)) / BASIC_CLK_FREQ;
60*52430916SChungying Lu 
61*52430916SChungying Lu 	if (postdiv_reg == 0) {
62*52430916SChungying Lu 		pcw_val = pcw_val * 2;
63*52430916SChungying Lu 		postdiv_val = postdiv_val << 1;
64*52430916SChungying Lu 		postdiv_reg = postdiv_reg + 1;
65*52430916SChungying Lu 	}
66*52430916SChungying Lu 
67*52430916SChungying Lu 	*r1 = postdiv_reg;
68*52430916SChungying Lu 	*r2 = pcw_val;
69*52430916SChungying Lu }
70*52430916SChungying Lu 
71*52430916SChungying Lu static void apu_pll_init(void)
72*52430916SChungying Lu {
73*52430916SChungying Lu 	const uint32_t pll_hfctl_cfg[PLL_NUM] = {
74*52430916SChungying Lu 		PLL4HPLL_FHCTL0_CFG,
75*52430916SChungying Lu 		PLL4HPLL_FHCTL1_CFG,
76*52430916SChungying Lu 		PLL4HPLL_FHCTL2_CFG,
77*52430916SChungying Lu 		PLL4HPLL_FHCTL3_CFG
78*52430916SChungying Lu 	};
79*52430916SChungying Lu 	const uint32_t pll_con1[PLL_NUM] = {
80*52430916SChungying Lu 		PLL4H_PLL1_CON1,
81*52430916SChungying Lu 		PLL4H_PLL2_CON1,
82*52430916SChungying Lu 		PLL4H_PLL3_CON1,
83*52430916SChungying Lu 		PLL4H_PLL4_CON1
84*52430916SChungying Lu 	};
85*52430916SChungying Lu 	const uint32_t pll_fhctl_dds[PLL_NUM] = {
86*52430916SChungying Lu 		PLL4HPLL_FHCTL0_DDS,
87*52430916SChungying Lu 		PLL4HPLL_FHCTL1_DDS,
88*52430916SChungying Lu 		PLL4HPLL_FHCTL2_DDS,
89*52430916SChungying Lu 		PLL4HPLL_FHCTL3_DDS
90*52430916SChungying Lu 	};
91*52430916SChungying Lu 	const uint32_t pll_freq_out[PLL_NUM] = {
92*52430916SChungying Lu 		APUPLL0_DEFAULT_FREQ,
93*52430916SChungying Lu 		APUPLL1_DEFAULT_FREQ,
94*52430916SChungying Lu 		APUPLL2_DEFAULT_FREQ,
95*52430916SChungying Lu 		APUPLL3_DEFAULT_FREQ
96*52430916SChungying Lu 	};
97*52430916SChungying Lu 	uint32_t pcw_val, posdiv_val;
98*52430916SChungying Lu 	int pll_idx;
99*52430916SChungying Lu 
100*52430916SChungying Lu 	mmio_setbits_32(APU_PLL_BASE + PLL4HPLL_FHCTL_RST_CON, PLL4H_PLL_HP_SWRSTB);
101*52430916SChungying Lu 	mmio_setbits_32(APU_PLL_BASE + PLL4HPLL_FHCTL_HP_EN, PLL4H_PLL_HP_EN);
102*52430916SChungying Lu 	mmio_setbits_32(APU_PLL_BASE + PLL4HPLL_FHCTL_CLK_CON, PLL4H_PLL_HP_CLKEN);
103*52430916SChungying Lu 
104*52430916SChungying Lu 	for (pll_idx = 0; pll_idx < PLL_NUM; pll_idx++) {
105*52430916SChungying Lu 		mmio_setbits_32(APU_PLL_BASE + pll_hfctl_cfg[pll_idx], (FHCTL0_EN | SFSTR0_EN));
106*52430916SChungying Lu 
107*52430916SChungying Lu 		posdiv_val = 0;
108*52430916SChungying Lu 		pcw_val = 0;
109*52430916SChungying Lu 		get_pll_pcw(pll_freq_out[pll_idx], &posdiv_val, &pcw_val);
110*52430916SChungying Lu 
111*52430916SChungying Lu 		mmio_clrsetbits_32(APU_PLL_BASE + pll_con1[pll_idx],
112*52430916SChungying Lu 				   (RG_PLL_POSDIV_MASK << RG_PLL_POSDIV_SFT),
113*52430916SChungying Lu 				   (posdiv_val << RG_PLL_POSDIV_SFT));
114*52430916SChungying Lu 		mmio_write_32(APU_PLL_BASE + pll_fhctl_dds[pll_idx],
115*52430916SChungying Lu 			      (FHCTL_PLL_TGL_ORG | pcw_val));
116*52430916SChungying Lu 	}
117*52430916SChungying Lu }
118*52430916SChungying Lu 
119*52430916SChungying Lu static void apu_acc_init(void)
120*52430916SChungying Lu {
121*52430916SChungying Lu 	mmio_write_32(APU_ACC_BASE + APU_ACC_CONFG_CLR0, CGEN_SOC);
122*52430916SChungying Lu 	mmio_write_32(APU_ACC_BASE + APU_ACC_CONFG_SET0, HW_CTRL_EN);
123*52430916SChungying Lu 
124*52430916SChungying Lu 	mmio_write_32(APU_ACC_BASE + APU_ACC_CONFG_CLR1, CGEN_SOC);
125*52430916SChungying Lu 	mmio_write_32(APU_ACC_BASE + APU_ACC_CONFG_SET1, HW_CTRL_EN);
126*52430916SChungying Lu 
127*52430916SChungying Lu 	mmio_write_32(APU_ACC_BASE + APU_ACC_CONFG_CLR2, CGEN_SOC);
128*52430916SChungying Lu 	mmio_write_32(APU_ACC_BASE + APU_ACC_CONFG_SET2, HW_CTRL_EN);
129*52430916SChungying Lu 	mmio_write_32(APU_ACC_BASE + APU_ACC_AUTO_CTRL_SET2, CLK_REQ_SW_EN);
130*52430916SChungying Lu 
131*52430916SChungying Lu 	mmio_write_32(APU_ACC_BASE + APU_ACC_CONFG_CLR3, CGEN_SOC);
132*52430916SChungying Lu 	mmio_write_32(APU_ACC_BASE + APU_ACC_CONFG_SET3, HW_CTRL_EN);
133*52430916SChungying Lu 	mmio_write_32(APU_ACC_BASE + APU_ACC_AUTO_CTRL_SET3, CLK_REQ_SW_EN);
134*52430916SChungying Lu 
135*52430916SChungying Lu 	mmio_write_32(APU_ACC_BASE + APU_ACC_CLK_INV_EN_SET, CLK_INV_EN);
136*52430916SChungying Lu }
137*52430916SChungying Lu 
138*52430916SChungying Lu static void apu_buck_off_cfg(void)
139*52430916SChungying Lu {
140*52430916SChungying Lu 	mmio_write_32(APU_RPC_BASE + APU_RPC_HW_CON, BUCK_PROT_REQ_SET);
141*52430916SChungying Lu 	udelay(10);
142*52430916SChungying Lu 
143*52430916SChungying Lu 	mmio_write_32(APU_RPC_BASE + APU_RPC_HW_CON, BUCK_ELS_EN_SET);
144*52430916SChungying Lu 	udelay(10);
145*52430916SChungying Lu 
146*52430916SChungying Lu 	mmio_write_32(APU_RPC_BASE + APU_RPC_HW_CON, BUCK_AO_RST_B_CLR);
147*52430916SChungying Lu 	udelay(10);
148*52430916SChungying Lu }
149*52430916SChungying Lu 
150*52430916SChungying Lu static void apu_pcu_init(void)
151*52430916SChungying Lu {
152*52430916SChungying Lu 	uint32_t vapu_en_offset = BUCK_VAPU_PMIC_REG_EN_ADDR;
153*52430916SChungying Lu 	uint32_t vapu_sram_en_offset = BUCK_VAPU_SRAM_PMIC_REG_EN_ADDR;
154*52430916SChungying Lu 
155*52430916SChungying Lu 	mmio_write_32(APU_PCU_BASE + APU_PCU_CTRL_SET, AUTO_BUCK_EN);
156*52430916SChungying Lu 
157*52430916SChungying Lu 	mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_STEP_SEL, BUCK_ON_OFF_CMD_EN);
158*52430916SChungying Lu 
159*52430916SChungying Lu 	mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_ON_DAT0_L,
160*52430916SChungying Lu 		      ((vapu_sram_en_offset << BUCK_OFFSET_SFT) + BUCK_ON_CMD));
161*52430916SChungying Lu 	mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_ON_DAT0_H, CMD_OP);
162*52430916SChungying Lu 
163*52430916SChungying Lu 	mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_ON_DAT1_L,
164*52430916SChungying Lu 		      ((vapu_en_offset << BUCK_OFFSET_SFT) + BUCK_ON_CMD));
165*52430916SChungying Lu 	mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_ON_DAT1_H, CMD_OP);
166*52430916SChungying Lu 
167*52430916SChungying Lu 	mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_OFF_DAT0_L,
168*52430916SChungying Lu 		      ((vapu_en_offset << BUCK_OFFSET_SFT) + BUCK_OFF_CMD));
169*52430916SChungying Lu 	mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_OFF_DAT0_H, CMD_OP);
170*52430916SChungying Lu 
171*52430916SChungying Lu 	mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_OFF_DAT1_L,
172*52430916SChungying Lu 		      ((vapu_sram_en_offset << BUCK_OFFSET_SFT) + BUCK_OFF_CMD));
173*52430916SChungying Lu 	mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_OFF_DAT1_H, CMD_OP);
174*52430916SChungying Lu 
175*52430916SChungying Lu 	mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_ON_SLE0, APU_PCU_BUCK_ON_SETTLE_TIME);
176*52430916SChungying Lu 	mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_ON_SLE1, APU_PCU_BUCK_ON_SETTLE_TIME);
177*52430916SChungying Lu }
178*52430916SChungying Lu 
179*52430916SChungying Lu static void apu_rpclite_init(void)
180*52430916SChungying Lu {
181*52430916SChungying Lu 	const uint32_t sleep_type_offset[] = {
182*52430916SChungying Lu 		APU_RPC_SW_TYPE2,
183*52430916SChungying Lu 		APU_RPC_SW_TYPE3,
184*52430916SChungying Lu 		APU_RPC_SW_TYPE4,
185*52430916SChungying Lu 		APU_RPC_SW_TYPE5,
186*52430916SChungying Lu 		APU_RPC_SW_TYPE6,
187*52430916SChungying Lu 		APU_RPC_SW_TYPE7,
188*52430916SChungying Lu 		APU_RPC_SW_TYPE8,
189*52430916SChungying Lu 		APU_RPC_SW_TYPE9
190*52430916SChungying Lu 	};
191*52430916SChungying Lu 	int ofs_arr_size = ARRAY_SIZE(sleep_type_offset);
192*52430916SChungying Lu 	int ofs_idx;
193*52430916SChungying Lu 
194*52430916SChungying Lu 	for (ofs_idx = 0 ; ofs_idx < ofs_arr_size ; ofs_idx++) {
195*52430916SChungying Lu 		mmio_clrbits_32(APU_ACX0_RPC_LITE_BASE + sleep_type_offset[ofs_idx],
196*52430916SChungying Lu 				SW_TYPE);
197*52430916SChungying Lu 	}
198*52430916SChungying Lu 
199*52430916SChungying Lu 	mmio_setbits_32(APU_ACX0_RPC_LITE_BASE + APU_RPC_TOP_SEL, RPC_CTRL);
200*52430916SChungying Lu }
201*52430916SChungying Lu 
202*52430916SChungying Lu static void apu_rpc_init(void)
203*52430916SChungying Lu {
204*52430916SChungying Lu 	mmio_clrbits_32(APU_RPC_BASE + APU_RPC_SW_TYPE0, SW_TYPE);
205*52430916SChungying Lu 	mmio_setbits_32(APU_RPC_BASE + APU_RPC_TOP_SEL, RPC_TOP_CTRL);
206*52430916SChungying Lu 	mmio_setbits_32(APU_RPC_BASE + APU_RPC_TOP_SEL_1, RPC_TOP_CTRL1);
207*52430916SChungying Lu }
208*52430916SChungying Lu 
209*52430916SChungying Lu static int apu_are_init(void)
210*52430916SChungying Lu {
211*52430916SChungying Lu 	int ret;
212*52430916SChungying Lu 	int are_id = 0;
213*52430916SChungying Lu 	const uint32_t are_base[APU_ARE_NUM] = { APU_ARE0_BASE, APU_ARE1_BASE, APU_ARE2_BASE };
214*52430916SChungying Lu 	const uint32_t are_entry2_cfg_l[APU_ARE_NUM] = {
215*52430916SChungying Lu 		ARE0_ENTRY2_CFG_L,
216*52430916SChungying Lu 		ARE1_ENTRY2_CFG_L,
217*52430916SChungying Lu 		ARE2_ENTRY2_CFG_L
218*52430916SChungying Lu 	};
219*52430916SChungying Lu 
220*52430916SChungying Lu 	mmio_setbits_32(APU_AO_CTL_BASE + CSR_DUMMY_0_ADDR, VCORE_ARE_REQ);
221*52430916SChungying Lu 
222*52430916SChungying Lu 	ret = apu_poll(APU_ARE2_BASE + APU_ARE_GLO_FSM, ARE_GLO_FSM_IDLE, ARE_GLO_FSM_IDLE,
223*52430916SChungying Lu 		       APU_ARE_POLLING_TIMEOUT_US);
224*52430916SChungying Lu 	if (ret != 0) {
225*52430916SChungying Lu 		ERROR(MODULE_TAG "[%s][%d] ARE init timeout\n",
226*52430916SChungying Lu 		      __func__, __LINE__);
227*52430916SChungying Lu 		return ret;
228*52430916SChungying Lu 	}
229*52430916SChungying Lu 
230*52430916SChungying Lu 	for (are_id = APU_ARE0; are_id < APU_ARE_NUM; are_id++) {
231*52430916SChungying Lu 		mmio_write_32(are_base[are_id] + APU_ARE_ENTRY0_SRAM_H, ARE_ENTRY0_SRAM_H_INIT);
232*52430916SChungying Lu 		mmio_write_32(are_base[are_id] + APU_ARE_ENTRY0_SRAM_L, ARE_ENTRY0_SRAM_L_INIT);
233*52430916SChungying Lu 
234*52430916SChungying Lu 		mmio_write_32(are_base[are_id] + APU_ARE_ENTRY1_SRAM_H, ARE_ENTRY1_SRAM_H_INIT);
235*52430916SChungying Lu 		mmio_write_32(are_base[are_id] + APU_ARE_ENTRY1_SRAM_L, ARE_ENTRY1_SRAM_L_INIT);
236*52430916SChungying Lu 
237*52430916SChungying Lu 		mmio_write_32(are_base[are_id] + APU_ARE_ENTRY2_SRAM_H, ARE_ENTRY_CFG_H);
238*52430916SChungying Lu 		mmio_write_32(are_base[are_id] + APU_ARE_ENTRY2_SRAM_L, are_entry2_cfg_l[are_id]);
239*52430916SChungying Lu 
240*52430916SChungying Lu 		mmio_read_32(are_base[are_id] + APU_ARE_ENTRY2_SRAM_H);
241*52430916SChungying Lu 		mmio_read_32(are_base[are_id] + APU_ARE_ENTRY2_SRAM_L);
242*52430916SChungying Lu 
243*52430916SChungying Lu 		mmio_write_32(are_base[are_id] + APU_ARE_INI_CTRL, ARE_CONFG_INI);
244*52430916SChungying Lu 	}
245*52430916SChungying Lu 
246*52430916SChungying Lu 	return ret;
247*52430916SChungying Lu }
248*52430916SChungying Lu 
249*52430916SChungying Lu static void apu_aoc_init(void)
250*52430916SChungying Lu {
251*52430916SChungying Lu 	mmio_clrbits_32(SPM_BASE + APUSYS_BUCK_ISOLATION, IPU_EXT_BUCK_ISO);
252*52430916SChungying Lu 	mmio_write_32(APU_RPC_BASE + APU_RPC_HW_CON, BUCK_ELS_EN_CLR);
253*52430916SChungying Lu 	udelay(10);
254*52430916SChungying Lu 
255*52430916SChungying Lu 	mmio_write_32(APU_RPC_BASE + APU_RPC_HW_CON, BUCK_AO_RST_B_SET);
256*52430916SChungying Lu 	udelay(10);
257*52430916SChungying Lu 
258*52430916SChungying Lu 	mmio_write_32(APU_RPC_BASE + APU_RPC_HW_CON, BUCK_PROT_REQ_CLR);
259*52430916SChungying Lu 	udelay(10);
260*52430916SChungying Lu 
261*52430916SChungying Lu 	mmio_write_32(APU_RPC_BASE + APU_RPC_HW_CON, SRAM_AOC_ISO_CLR);
262*52430916SChungying Lu 	udelay(10);
263*52430916SChungying Lu }
264*52430916SChungying Lu 
265*52430916SChungying Lu static int init_hw_setting(void)
266*52430916SChungying Lu {
267*52430916SChungying Lu 	int ret;
268*52430916SChungying Lu 
269*52430916SChungying Lu 	apu_aoc_init();
270*52430916SChungying Lu 	apu_pcu_init();
271*52430916SChungying Lu 	apu_rpc_init();
272*52430916SChungying Lu 	apu_rpclite_init();
273*52430916SChungying Lu 
274*52430916SChungying Lu 	ret = apu_are_init();
275*52430916SChungying Lu 	if (ret != 0) {
276*52430916SChungying Lu 		return ret;
277*52430916SChungying Lu 	}
278*52430916SChungying Lu 
279*52430916SChungying Lu 	apu_pll_init();
280*52430916SChungying Lu 	apu_acc_init();
281*52430916SChungying Lu 	apu_buck_off_cfg();
282*52430916SChungying Lu 
283*52430916SChungying Lu 	return ret;
284*52430916SChungying Lu }
285*52430916SChungying Lu 
286*52430916SChungying Lu int apusys_power_init(void)
287*52430916SChungying Lu {
288*52430916SChungying Lu 	int ret;
289*52430916SChungying Lu 
290*52430916SChungying Lu 	ret = init_hw_setting();
291*52430916SChungying Lu 	if (ret != 0) {
292*52430916SChungying Lu 		ERROR(MODULE_TAG "%s initial fail\n", __func__);
293*52430916SChungying Lu 	} else {
294*52430916SChungying Lu 		INFO(MODULE_TAG "%s initial done\n", __func__);
295*52430916SChungying Lu 	}
296*52430916SChungying Lu 
297*52430916SChungying Lu 	return ret;
298*52430916SChungying Lu }
299