152430916SChungying Lu /* 252430916SChungying Lu * Copyright (c) 2023, MediaTek Inc. All rights reserved. 352430916SChungying Lu * 452430916SChungying Lu * SPDX-License-Identifier: BSD-3-Clause 552430916SChungying Lu */ 652430916SChungying Lu 752430916SChungying Lu #include <inttypes.h> 852430916SChungying Lu 952430916SChungying Lu /* TF-A system header */ 1052430916SChungying Lu #include <common/debug.h> 1152430916SChungying Lu #include <drivers/delay_timer.h> 1252430916SChungying Lu #include <lib/mmio.h> 138e38b928SChungying Lu #include <lib/spinlock.h> 1452430916SChungying Lu #include <lib/utils_def.h> 1552430916SChungying Lu #include <lib/xlat_tables/xlat_tables_v2.h> 1652430916SChungying Lu 1752430916SChungying Lu /* Vendor header */ 1852430916SChungying Lu #include "apusys.h" 1952430916SChungying Lu #include "apusys_power.h" 20*233d604fSChungying Lu #include "apusys_rv.h" 2152430916SChungying Lu #include <mtk_mmap_pool.h> 2252430916SChungying Lu 238e38b928SChungying Lu static spinlock_t apu_lock; 248e38b928SChungying Lu static bool apusys_top_on; 258e38b928SChungying Lu 2652430916SChungying Lu static int apu_poll(uintptr_t reg, uint32_t mask, uint32_t value, uint32_t timeout_us) 2752430916SChungying Lu { 2852430916SChungying Lu uint32_t reg_val, count; 2952430916SChungying Lu 3052430916SChungying Lu count = timeout_us / APU_POLL_STEP_US; 3152430916SChungying Lu if (count == 0) { 3252430916SChungying Lu count = 1; 3352430916SChungying Lu } 3452430916SChungying Lu 3552430916SChungying Lu do { 3652430916SChungying Lu reg_val = mmio_read_32(reg); 3752430916SChungying Lu if ((reg_val & mask) == value) { 3852430916SChungying Lu return 0; 3952430916SChungying Lu } 4052430916SChungying Lu 4152430916SChungying Lu udelay(APU_POLL_STEP_US); 4252430916SChungying Lu } while (--count); 4352430916SChungying Lu 4452430916SChungying Lu ERROR(MODULE_TAG "Timeout polling APU register %#" PRIxPTR "\n", reg); 4552430916SChungying Lu ERROR(MODULE_TAG "Read value 0x%x, expected 0x%x\n", reg_val, 4652430916SChungying Lu (value == 0U) ? (reg_val & ~mask) : (reg_val | mask)); 4752430916SChungying Lu 4852430916SChungying Lu return -1; 4952430916SChungying Lu } 5052430916SChungying Lu 51*233d604fSChungying Lu static void apu_backup_restore(enum APU_BACKUP_RESTORE_CTRL ctrl) 52*233d604fSChungying Lu { 53*233d604fSChungying Lu int i; 54*233d604fSChungying Lu static struct apu_restore_data apu_restore_data[] = { 55*233d604fSChungying Lu { UP_NORMAL_DOMAIN_NS, 0 }, 56*233d604fSChungying Lu { UP_PRI_DOMAIN_NS, 0 }, 57*233d604fSChungying Lu { UP_IOMMU_CTRL, 0 }, 58*233d604fSChungying Lu { UP_CORE0_VABASE0, 0 }, 59*233d604fSChungying Lu { UP_CORE0_MVABASE0, 0 }, 60*233d604fSChungying Lu { UP_CORE0_VABASE1, 0 }, 61*233d604fSChungying Lu { UP_CORE0_MVABASE1, 0 }, 62*233d604fSChungying Lu { UP_CORE0_VABASE2, 0 }, 63*233d604fSChungying Lu { UP_CORE0_MVABASE2, 0 }, 64*233d604fSChungying Lu { UP_CORE0_VABASE3, 0 }, 65*233d604fSChungying Lu { UP_CORE0_MVABASE3, 0 }, 66*233d604fSChungying Lu { MD32_SYS_CTRL, 0 }, 67*233d604fSChungying Lu { MD32_CLK_CTRL, 0 }, 68*233d604fSChungying Lu { UP_WAKE_HOST_MASK0, 0 } 69*233d604fSChungying Lu }; 70*233d604fSChungying Lu 71*233d604fSChungying Lu switch (ctrl) { 72*233d604fSChungying Lu case APU_CTRL_BACKUP: 73*233d604fSChungying Lu for (i = 0; i < ARRAY_SIZE(apu_restore_data); i++) { 74*233d604fSChungying Lu apu_restore_data[i].data = mmio_read_32(apu_restore_data[i].reg); 75*233d604fSChungying Lu } 76*233d604fSChungying Lu break; 77*233d604fSChungying Lu case APU_CTRL_RESTORE: 78*233d604fSChungying Lu for (i = 0; i < ARRAY_SIZE(apu_restore_data); i++) { 79*233d604fSChungying Lu mmio_write_32(apu_restore_data[i].reg, apu_restore_data[i].data); 80*233d604fSChungying Lu } 81*233d604fSChungying Lu break; 82*233d604fSChungying Lu default: 83*233d604fSChungying Lu ERROR(MODULE_TAG "%s invalid op: %d\n", __func__, ctrl); 84*233d604fSChungying Lu break; 85*233d604fSChungying Lu } 86*233d604fSChungying Lu } 87*233d604fSChungying Lu 888e38b928SChungying Lu static void apu_xpu2apusys_d4_slv_en(enum APU_D4_SLV_CTRL en) 898e38b928SChungying Lu { 908e38b928SChungying Lu switch (en) { 918e38b928SChungying Lu case D4_SLV_OFF: 928e38b928SChungying Lu mmio_setbits_32(BCRM_FMEM_PDN_BASE + INFRA_FMEM_BUS_u_SI21_CTRL_0, 938e38b928SChungying Lu INFRA_FMEM_BUS_u_SI21_CTRL_EN); 948e38b928SChungying Lu mmio_setbits_32(BCRM_FMEM_PDN_BASE + INFRA_FMEM_BUS_u_SI22_CTRL_0, 958e38b928SChungying Lu INFRA_FMEM_BUS_u_SI22_CTRL_EN); 968e38b928SChungying Lu mmio_setbits_32(BCRM_FMEM_PDN_BASE + INFRA_FMEM_BUS_u_SI11_CTRL_0, 978e38b928SChungying Lu INFRA_FMEM_BUS_u_SI11_CTRL_EN); 988e38b928SChungying Lu mmio_setbits_32(BCRM_FMEM_PDN_BASE + INFRA_FMEM_M6M7_BUS_u_SI24_CTRL_0, 998e38b928SChungying Lu INFRA_FMEM_M6M7_BUS_u_SI24_CTRL_EN); 1008e38b928SChungying Lu break; 1018e38b928SChungying Lu case D4_SLV_ON: 1028e38b928SChungying Lu mmio_clrbits_32(BCRM_FMEM_PDN_BASE + INFRA_FMEM_BUS_u_SI21_CTRL_0, 1038e38b928SChungying Lu INFRA_FMEM_BUS_u_SI21_CTRL_EN); 1048e38b928SChungying Lu mmio_clrbits_32(BCRM_FMEM_PDN_BASE + INFRA_FMEM_BUS_u_SI22_CTRL_0, 1058e38b928SChungying Lu INFRA_FMEM_BUS_u_SI22_CTRL_EN); 1068e38b928SChungying Lu mmio_clrbits_32(BCRM_FMEM_PDN_BASE + INFRA_FMEM_BUS_u_SI11_CTRL_0, 1078e38b928SChungying Lu INFRA_FMEM_BUS_u_SI11_CTRL_EN); 1088e38b928SChungying Lu mmio_clrbits_32(BCRM_FMEM_PDN_BASE + INFRA_FMEM_M6M7_BUS_u_SI24_CTRL_0, 1098e38b928SChungying Lu INFRA_FMEM_M6M7_BUS_u_SI24_CTRL_EN); 1108e38b928SChungying Lu break; 1118e38b928SChungying Lu default: 1128e38b928SChungying Lu ERROR(MODULE_TAG "%s invalid op: %d\n", __func__, en); 1138e38b928SChungying Lu break; 1148e38b928SChungying Lu } 1158e38b928SChungying Lu } 1168e38b928SChungying Lu 1178e38b928SChungying Lu static void apu_pwr_flow_remote_sync(uint32_t cfg) 1188e38b928SChungying Lu { 1198e38b928SChungying Lu mmio_write_32(APU_MBOX0_BASE + PWR_FLOW_SYNC_REG, (cfg & 0x1)); 1208e38b928SChungying Lu } 1218e38b928SChungying Lu 1228e38b928SChungying Lu int apusys_kernel_apusys_pwr_top_on(void) 1238e38b928SChungying Lu { 1248e38b928SChungying Lu int ret; 1258e38b928SChungying Lu 1268e38b928SChungying Lu spin_lock(&apu_lock); 1278e38b928SChungying Lu 1288e38b928SChungying Lu if (apusys_top_on == true) { 1298e38b928SChungying Lu INFO(MODULE_TAG "%s: APUSYS already powered on!\n", __func__); 1308e38b928SChungying Lu spin_unlock(&apu_lock); 1318e38b928SChungying Lu return 0; 1328e38b928SChungying Lu } 1338e38b928SChungying Lu 1348e38b928SChungying Lu apu_pwr_flow_remote_sync(1); 1358e38b928SChungying Lu 1368e38b928SChungying Lu mmio_setbits_32(APU_RPC_BASE + APU_RPC_TOP_SEL_1, AFC_ENA); 1378e38b928SChungying Lu 1388e38b928SChungying Lu mmio_write_32(APU_RPC_BASE + APU_RPC_TOP_CON, REG_WAKEUP_SET); 1398e38b928SChungying Lu 1408e38b928SChungying Lu ret = apu_poll(APU_RPC_BASE + APU_RPC_INTF_PWR_RDY, 1418e38b928SChungying Lu PWR_RDY, PWR_RDY, APU_TOP_ON_POLLING_TIMEOUT_US); 1428e38b928SChungying Lu if (ret != 0) { 1438e38b928SChungying Lu ERROR(MODULE_TAG "%s polling RPC RDY timeout, ret %d\n", __func__, ret); 1448e38b928SChungying Lu spin_unlock(&apu_lock); 1458e38b928SChungying Lu return ret; 1468e38b928SChungying Lu } 1478e38b928SChungying Lu 1488e38b928SChungying Lu ret = apu_poll(APU_RPC_BASE + APU_RPC_STATUS, 1498e38b928SChungying Lu RPC_STATUS_RDY, RPC_STATUS_RDY, APU_TOP_ON_POLLING_TIMEOUT_US); 1508e38b928SChungying Lu if (ret != 0) { 1518e38b928SChungying Lu ERROR(MODULE_TAG "%s polling ARE FSM timeout, ret %d\n", __func__, ret); 1528e38b928SChungying Lu spin_unlock(&apu_lock); 1538e38b928SChungying Lu return ret; 1548e38b928SChungying Lu } 1558e38b928SChungying Lu 1568e38b928SChungying Lu mmio_write_32(APU_VCORE_BASE + APUSYS_VCORE_CG_CLR, CG_CLR); 1578e38b928SChungying Lu mmio_write_32(APU_RCX_BASE + APU_RCX_CG_CLR, CG_CLR); 1588e38b928SChungying Lu 1598e38b928SChungying Lu apu_xpu2apusys_d4_slv_en(D4_SLV_OFF); 1608e38b928SChungying Lu 161*233d604fSChungying Lu apu_backup_restore(APU_CTRL_RESTORE); 162*233d604fSChungying Lu 1638e38b928SChungying Lu apusys_top_on = true; 1648e38b928SChungying Lu 1658e38b928SChungying Lu spin_unlock(&apu_lock); 1668e38b928SChungying Lu return ret; 1678e38b928SChungying Lu } 1688e38b928SChungying Lu 1698e38b928SChungying Lu static void apu_sleep_rpc_rcx(void) 1708e38b928SChungying Lu { 1718e38b928SChungying Lu mmio_write_32(APU_RPC_BASE + APU_RPC_TOP_CON, REG_WAKEUP_CLR); 1728e38b928SChungying Lu udelay(10); 1738e38b928SChungying Lu 1748e38b928SChungying Lu mmio_setbits_32(APU_RPC_BASE + APU_RPC_TOP_SEL, (RPC_CTRL | RSV10)); 1758e38b928SChungying Lu udelay(10); 1768e38b928SChungying Lu 1778e38b928SChungying Lu mmio_setbits_32(APU_RPC_BASE + APU_RPC_TOP_CON, CLR_IRQ); 1788e38b928SChungying Lu udelay(10); 1798e38b928SChungying Lu 1808e38b928SChungying Lu mmio_setbits_32(APU_RPC_BASE + APU_RPC_TOP_CON, SLEEP_REQ); 1818e38b928SChungying Lu udelay(100); 1828e38b928SChungying Lu } 1838e38b928SChungying Lu 1848e38b928SChungying Lu int apusys_kernel_apusys_pwr_top_off(void) 1858e38b928SChungying Lu { 1868e38b928SChungying Lu int ret; 1878e38b928SChungying Lu 1888e38b928SChungying Lu spin_lock(&apu_lock); 1898e38b928SChungying Lu 1908e38b928SChungying Lu if (apusys_top_on == false) { 1918e38b928SChungying Lu INFO(MODULE_TAG "%s: APUSYS already powered off!\n", __func__); 1928e38b928SChungying Lu spin_unlock(&apu_lock); 1938e38b928SChungying Lu return 0; 1948e38b928SChungying Lu } 1958e38b928SChungying Lu 196*233d604fSChungying Lu apu_backup_restore(APU_CTRL_BACKUP); 197*233d604fSChungying Lu 1988e38b928SChungying Lu apu_xpu2apusys_d4_slv_en(D4_SLV_ON); 1998e38b928SChungying Lu 2008e38b928SChungying Lu if (mmio_read_32(APU_MBOX0_BASE + PWR_FLOW_SYNC_REG) == 0) { 2018e38b928SChungying Lu apu_pwr_flow_remote_sync(1); 2028e38b928SChungying Lu } else { 2038e38b928SChungying Lu apu_sleep_rpc_rcx(); 2048e38b928SChungying Lu } 2058e38b928SChungying Lu 2068e38b928SChungying Lu ret = apu_poll(APU_RPC_BASE + APU_RPC_INTF_PWR_RDY, 2078e38b928SChungying Lu PWR_RDY, PWR_OFF, APU_TOP_OFF_POLLING_TIMEOUT_US); 2088e38b928SChungying Lu if (ret != 0) { 2098e38b928SChungying Lu ERROR(MODULE_TAG "%s timeout to wait RPC sleep (val:%d), ret %d\n", 2108e38b928SChungying Lu __func__, APU_TOP_OFF_POLLING_TIMEOUT_US, ret); 2118e38b928SChungying Lu spin_unlock(&apu_lock); 2128e38b928SChungying Lu return ret; 2138e38b928SChungying Lu } 2148e38b928SChungying Lu 2158e38b928SChungying Lu apusys_top_on = false; 2168e38b928SChungying Lu 2178e38b928SChungying Lu spin_unlock(&apu_lock); 2188e38b928SChungying Lu return ret; 2198e38b928SChungying Lu } 2208e38b928SChungying Lu 22152430916SChungying Lu static void get_pll_pcw(const uint32_t clk_rate, uint32_t *r1, uint32_t *r2) 22252430916SChungying Lu { 22352430916SChungying Lu unsigned int fvco = clk_rate; 22452430916SChungying Lu unsigned int pcw_val; 22552430916SChungying Lu unsigned int postdiv_val = 1; 22652430916SChungying Lu unsigned int postdiv_reg = 0; 22752430916SChungying Lu 22852430916SChungying Lu while (fvco <= OUT_CLK_FREQ_MIN) { 22952430916SChungying Lu postdiv_val = postdiv_val << 1; 23052430916SChungying Lu postdiv_reg = postdiv_reg + 1; 23152430916SChungying Lu fvco = fvco << 1; 23252430916SChungying Lu } 23352430916SChungying Lu 23452430916SChungying Lu pcw_val = (fvco * (1 << DDS_SHIFT)) / BASIC_CLK_FREQ; 23552430916SChungying Lu 23652430916SChungying Lu if (postdiv_reg == 0) { 23752430916SChungying Lu pcw_val = pcw_val * 2; 23852430916SChungying Lu postdiv_val = postdiv_val << 1; 23952430916SChungying Lu postdiv_reg = postdiv_reg + 1; 24052430916SChungying Lu } 24152430916SChungying Lu 24252430916SChungying Lu *r1 = postdiv_reg; 24352430916SChungying Lu *r2 = pcw_val; 24452430916SChungying Lu } 24552430916SChungying Lu 24652430916SChungying Lu static void apu_pll_init(void) 24752430916SChungying Lu { 24852430916SChungying Lu const uint32_t pll_hfctl_cfg[PLL_NUM] = { 24952430916SChungying Lu PLL4HPLL_FHCTL0_CFG, 25052430916SChungying Lu PLL4HPLL_FHCTL1_CFG, 25152430916SChungying Lu PLL4HPLL_FHCTL2_CFG, 25252430916SChungying Lu PLL4HPLL_FHCTL3_CFG 25352430916SChungying Lu }; 25452430916SChungying Lu const uint32_t pll_con1[PLL_NUM] = { 25552430916SChungying Lu PLL4H_PLL1_CON1, 25652430916SChungying Lu PLL4H_PLL2_CON1, 25752430916SChungying Lu PLL4H_PLL3_CON1, 25852430916SChungying Lu PLL4H_PLL4_CON1 25952430916SChungying Lu }; 26052430916SChungying Lu const uint32_t pll_fhctl_dds[PLL_NUM] = { 26152430916SChungying Lu PLL4HPLL_FHCTL0_DDS, 26252430916SChungying Lu PLL4HPLL_FHCTL1_DDS, 26352430916SChungying Lu PLL4HPLL_FHCTL2_DDS, 26452430916SChungying Lu PLL4HPLL_FHCTL3_DDS 26552430916SChungying Lu }; 26652430916SChungying Lu const uint32_t pll_freq_out[PLL_NUM] = { 26752430916SChungying Lu APUPLL0_DEFAULT_FREQ, 26852430916SChungying Lu APUPLL1_DEFAULT_FREQ, 26952430916SChungying Lu APUPLL2_DEFAULT_FREQ, 27052430916SChungying Lu APUPLL3_DEFAULT_FREQ 27152430916SChungying Lu }; 27252430916SChungying Lu uint32_t pcw_val, posdiv_val; 27352430916SChungying Lu int pll_idx; 27452430916SChungying Lu 27552430916SChungying Lu mmio_setbits_32(APU_PLL_BASE + PLL4HPLL_FHCTL_RST_CON, PLL4H_PLL_HP_SWRSTB); 27652430916SChungying Lu mmio_setbits_32(APU_PLL_BASE + PLL4HPLL_FHCTL_HP_EN, PLL4H_PLL_HP_EN); 27752430916SChungying Lu mmio_setbits_32(APU_PLL_BASE + PLL4HPLL_FHCTL_CLK_CON, PLL4H_PLL_HP_CLKEN); 27852430916SChungying Lu 27952430916SChungying Lu for (pll_idx = 0; pll_idx < PLL_NUM; pll_idx++) { 28052430916SChungying Lu mmio_setbits_32(APU_PLL_BASE + pll_hfctl_cfg[pll_idx], (FHCTL0_EN | SFSTR0_EN)); 28152430916SChungying Lu 28252430916SChungying Lu posdiv_val = 0; 28352430916SChungying Lu pcw_val = 0; 28452430916SChungying Lu get_pll_pcw(pll_freq_out[pll_idx], &posdiv_val, &pcw_val); 28552430916SChungying Lu 28652430916SChungying Lu mmio_clrsetbits_32(APU_PLL_BASE + pll_con1[pll_idx], 28752430916SChungying Lu (RG_PLL_POSDIV_MASK << RG_PLL_POSDIV_SFT), 28852430916SChungying Lu (posdiv_val << RG_PLL_POSDIV_SFT)); 28952430916SChungying Lu mmio_write_32(APU_PLL_BASE + pll_fhctl_dds[pll_idx], 29052430916SChungying Lu (FHCTL_PLL_TGL_ORG | pcw_val)); 29152430916SChungying Lu } 29252430916SChungying Lu } 29352430916SChungying Lu 29452430916SChungying Lu static void apu_acc_init(void) 29552430916SChungying Lu { 29652430916SChungying Lu mmio_write_32(APU_ACC_BASE + APU_ACC_CONFG_CLR0, CGEN_SOC); 29752430916SChungying Lu mmio_write_32(APU_ACC_BASE + APU_ACC_CONFG_SET0, HW_CTRL_EN); 29852430916SChungying Lu 29952430916SChungying Lu mmio_write_32(APU_ACC_BASE + APU_ACC_CONFG_CLR1, CGEN_SOC); 30052430916SChungying Lu mmio_write_32(APU_ACC_BASE + APU_ACC_CONFG_SET1, HW_CTRL_EN); 30152430916SChungying Lu 30252430916SChungying Lu mmio_write_32(APU_ACC_BASE + APU_ACC_CONFG_CLR2, CGEN_SOC); 30352430916SChungying Lu mmio_write_32(APU_ACC_BASE + APU_ACC_CONFG_SET2, HW_CTRL_EN); 30452430916SChungying Lu mmio_write_32(APU_ACC_BASE + APU_ACC_AUTO_CTRL_SET2, CLK_REQ_SW_EN); 30552430916SChungying Lu 30652430916SChungying Lu mmio_write_32(APU_ACC_BASE + APU_ACC_CONFG_CLR3, CGEN_SOC); 30752430916SChungying Lu mmio_write_32(APU_ACC_BASE + APU_ACC_CONFG_SET3, HW_CTRL_EN); 30852430916SChungying Lu mmio_write_32(APU_ACC_BASE + APU_ACC_AUTO_CTRL_SET3, CLK_REQ_SW_EN); 30952430916SChungying Lu 31052430916SChungying Lu mmio_write_32(APU_ACC_BASE + APU_ACC_CLK_INV_EN_SET, CLK_INV_EN); 31152430916SChungying Lu } 31252430916SChungying Lu 31352430916SChungying Lu static void apu_buck_off_cfg(void) 31452430916SChungying Lu { 31552430916SChungying Lu mmio_write_32(APU_RPC_BASE + APU_RPC_HW_CON, BUCK_PROT_REQ_SET); 31652430916SChungying Lu udelay(10); 31752430916SChungying Lu 31852430916SChungying Lu mmio_write_32(APU_RPC_BASE + APU_RPC_HW_CON, BUCK_ELS_EN_SET); 31952430916SChungying Lu udelay(10); 32052430916SChungying Lu 32152430916SChungying Lu mmio_write_32(APU_RPC_BASE + APU_RPC_HW_CON, BUCK_AO_RST_B_CLR); 32252430916SChungying Lu udelay(10); 32352430916SChungying Lu } 32452430916SChungying Lu 32552430916SChungying Lu static void apu_pcu_init(void) 32652430916SChungying Lu { 32752430916SChungying Lu uint32_t vapu_en_offset = BUCK_VAPU_PMIC_REG_EN_ADDR; 32852430916SChungying Lu uint32_t vapu_sram_en_offset = BUCK_VAPU_SRAM_PMIC_REG_EN_ADDR; 32952430916SChungying Lu 33052430916SChungying Lu mmio_write_32(APU_PCU_BASE + APU_PCU_CTRL_SET, AUTO_BUCK_EN); 33152430916SChungying Lu 33252430916SChungying Lu mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_STEP_SEL, BUCK_ON_OFF_CMD_EN); 33352430916SChungying Lu 33452430916SChungying Lu mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_ON_DAT0_L, 33552430916SChungying Lu ((vapu_sram_en_offset << BUCK_OFFSET_SFT) + BUCK_ON_CMD)); 33652430916SChungying Lu mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_ON_DAT0_H, CMD_OP); 33752430916SChungying Lu 33852430916SChungying Lu mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_ON_DAT1_L, 33952430916SChungying Lu ((vapu_en_offset << BUCK_OFFSET_SFT) + BUCK_ON_CMD)); 34052430916SChungying Lu mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_ON_DAT1_H, CMD_OP); 34152430916SChungying Lu 34252430916SChungying Lu mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_OFF_DAT0_L, 34352430916SChungying Lu ((vapu_en_offset << BUCK_OFFSET_SFT) + BUCK_OFF_CMD)); 34452430916SChungying Lu mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_OFF_DAT0_H, CMD_OP); 34552430916SChungying Lu 34652430916SChungying Lu mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_OFF_DAT1_L, 34752430916SChungying Lu ((vapu_sram_en_offset << BUCK_OFFSET_SFT) + BUCK_OFF_CMD)); 34852430916SChungying Lu mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_OFF_DAT1_H, CMD_OP); 34952430916SChungying Lu 35052430916SChungying Lu mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_ON_SLE0, APU_PCU_BUCK_ON_SETTLE_TIME); 35152430916SChungying Lu mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_ON_SLE1, APU_PCU_BUCK_ON_SETTLE_TIME); 35252430916SChungying Lu } 35352430916SChungying Lu 35452430916SChungying Lu static void apu_rpclite_init(void) 35552430916SChungying Lu { 35652430916SChungying Lu const uint32_t sleep_type_offset[] = { 35752430916SChungying Lu APU_RPC_SW_TYPE2, 35852430916SChungying Lu APU_RPC_SW_TYPE3, 35952430916SChungying Lu APU_RPC_SW_TYPE4, 36052430916SChungying Lu APU_RPC_SW_TYPE5, 36152430916SChungying Lu APU_RPC_SW_TYPE6, 36252430916SChungying Lu APU_RPC_SW_TYPE7, 36352430916SChungying Lu APU_RPC_SW_TYPE8, 36452430916SChungying Lu APU_RPC_SW_TYPE9 36552430916SChungying Lu }; 36652430916SChungying Lu int ofs_arr_size = ARRAY_SIZE(sleep_type_offset); 36752430916SChungying Lu int ofs_idx; 36852430916SChungying Lu 36952430916SChungying Lu for (ofs_idx = 0 ; ofs_idx < ofs_arr_size ; ofs_idx++) { 37052430916SChungying Lu mmio_clrbits_32(APU_ACX0_RPC_LITE_BASE + sleep_type_offset[ofs_idx], 37152430916SChungying Lu SW_TYPE); 37252430916SChungying Lu } 37352430916SChungying Lu 37452430916SChungying Lu mmio_setbits_32(APU_ACX0_RPC_LITE_BASE + APU_RPC_TOP_SEL, RPC_CTRL); 37552430916SChungying Lu } 37652430916SChungying Lu 37752430916SChungying Lu static void apu_rpc_init(void) 37852430916SChungying Lu { 37952430916SChungying Lu mmio_clrbits_32(APU_RPC_BASE + APU_RPC_SW_TYPE0, SW_TYPE); 38052430916SChungying Lu mmio_setbits_32(APU_RPC_BASE + APU_RPC_TOP_SEL, RPC_TOP_CTRL); 38152430916SChungying Lu mmio_setbits_32(APU_RPC_BASE + APU_RPC_TOP_SEL_1, RPC_TOP_CTRL1); 38252430916SChungying Lu } 38352430916SChungying Lu 38452430916SChungying Lu static int apu_are_init(void) 38552430916SChungying Lu { 38652430916SChungying Lu int ret; 38752430916SChungying Lu int are_id = 0; 38852430916SChungying Lu const uint32_t are_base[APU_ARE_NUM] = { APU_ARE0_BASE, APU_ARE1_BASE, APU_ARE2_BASE }; 38952430916SChungying Lu const uint32_t are_entry2_cfg_l[APU_ARE_NUM] = { 39052430916SChungying Lu ARE0_ENTRY2_CFG_L, 39152430916SChungying Lu ARE1_ENTRY2_CFG_L, 39252430916SChungying Lu ARE2_ENTRY2_CFG_L 39352430916SChungying Lu }; 39452430916SChungying Lu 39552430916SChungying Lu mmio_setbits_32(APU_AO_CTL_BASE + CSR_DUMMY_0_ADDR, VCORE_ARE_REQ); 39652430916SChungying Lu 39752430916SChungying Lu ret = apu_poll(APU_ARE2_BASE + APU_ARE_GLO_FSM, ARE_GLO_FSM_IDLE, ARE_GLO_FSM_IDLE, 39852430916SChungying Lu APU_ARE_POLLING_TIMEOUT_US); 39952430916SChungying Lu if (ret != 0) { 40052430916SChungying Lu ERROR(MODULE_TAG "[%s][%d] ARE init timeout\n", 40152430916SChungying Lu __func__, __LINE__); 40252430916SChungying Lu return ret; 40352430916SChungying Lu } 40452430916SChungying Lu 40552430916SChungying Lu for (are_id = APU_ARE0; are_id < APU_ARE_NUM; are_id++) { 40652430916SChungying Lu mmio_write_32(are_base[are_id] + APU_ARE_ENTRY0_SRAM_H, ARE_ENTRY0_SRAM_H_INIT); 40752430916SChungying Lu mmio_write_32(are_base[are_id] + APU_ARE_ENTRY0_SRAM_L, ARE_ENTRY0_SRAM_L_INIT); 40852430916SChungying Lu 40952430916SChungying Lu mmio_write_32(are_base[are_id] + APU_ARE_ENTRY1_SRAM_H, ARE_ENTRY1_SRAM_H_INIT); 41052430916SChungying Lu mmio_write_32(are_base[are_id] + APU_ARE_ENTRY1_SRAM_L, ARE_ENTRY1_SRAM_L_INIT); 41152430916SChungying Lu 41252430916SChungying Lu mmio_write_32(are_base[are_id] + APU_ARE_ENTRY2_SRAM_H, ARE_ENTRY_CFG_H); 41352430916SChungying Lu mmio_write_32(are_base[are_id] + APU_ARE_ENTRY2_SRAM_L, are_entry2_cfg_l[are_id]); 41452430916SChungying Lu 41552430916SChungying Lu mmio_read_32(are_base[are_id] + APU_ARE_ENTRY2_SRAM_H); 41652430916SChungying Lu mmio_read_32(are_base[are_id] + APU_ARE_ENTRY2_SRAM_L); 41752430916SChungying Lu 41852430916SChungying Lu mmio_write_32(are_base[are_id] + APU_ARE_INI_CTRL, ARE_CONFG_INI); 41952430916SChungying Lu } 42052430916SChungying Lu 42152430916SChungying Lu return ret; 42252430916SChungying Lu } 42352430916SChungying Lu 42452430916SChungying Lu static void apu_aoc_init(void) 42552430916SChungying Lu { 42652430916SChungying Lu mmio_clrbits_32(SPM_BASE + APUSYS_BUCK_ISOLATION, IPU_EXT_BUCK_ISO); 42752430916SChungying Lu mmio_write_32(APU_RPC_BASE + APU_RPC_HW_CON, BUCK_ELS_EN_CLR); 42852430916SChungying Lu udelay(10); 42952430916SChungying Lu 43052430916SChungying Lu mmio_write_32(APU_RPC_BASE + APU_RPC_HW_CON, BUCK_AO_RST_B_SET); 43152430916SChungying Lu udelay(10); 43252430916SChungying Lu 43352430916SChungying Lu mmio_write_32(APU_RPC_BASE + APU_RPC_HW_CON, BUCK_PROT_REQ_CLR); 43452430916SChungying Lu udelay(10); 43552430916SChungying Lu 43652430916SChungying Lu mmio_write_32(APU_RPC_BASE + APU_RPC_HW_CON, SRAM_AOC_ISO_CLR); 43752430916SChungying Lu udelay(10); 43852430916SChungying Lu } 43952430916SChungying Lu 44052430916SChungying Lu static int init_hw_setting(void) 44152430916SChungying Lu { 44252430916SChungying Lu int ret; 44352430916SChungying Lu 44452430916SChungying Lu apu_aoc_init(); 44552430916SChungying Lu apu_pcu_init(); 44652430916SChungying Lu apu_rpc_init(); 44752430916SChungying Lu apu_rpclite_init(); 44852430916SChungying Lu 44952430916SChungying Lu ret = apu_are_init(); 45052430916SChungying Lu if (ret != 0) { 45152430916SChungying Lu return ret; 45252430916SChungying Lu } 45352430916SChungying Lu 45452430916SChungying Lu apu_pll_init(); 45552430916SChungying Lu apu_acc_init(); 45652430916SChungying Lu apu_buck_off_cfg(); 45752430916SChungying Lu 45852430916SChungying Lu return ret; 45952430916SChungying Lu } 46052430916SChungying Lu 46152430916SChungying Lu int apusys_power_init(void) 46252430916SChungying Lu { 46352430916SChungying Lu int ret; 46452430916SChungying Lu 46552430916SChungying Lu ret = init_hw_setting(); 46652430916SChungying Lu if (ret != 0) { 46752430916SChungying Lu ERROR(MODULE_TAG "%s initial fail\n", __func__); 46852430916SChungying Lu } else { 46952430916SChungying Lu INFO(MODULE_TAG "%s initial done\n", __func__); 47052430916SChungying Lu } 47152430916SChungying Lu 47252430916SChungying Lu return ret; 47352430916SChungying Lu } 474