152430916SChungying Lu /*
2*3ee4b2deSKarl Li * Copyright (c) 2023-2024, MediaTek Inc. All rights reserved.
352430916SChungying Lu *
452430916SChungying Lu * SPDX-License-Identifier: BSD-3-Clause
552430916SChungying Lu */
652430916SChungying Lu
7*3ee4b2deSKarl Li #include <errno.h>
852430916SChungying Lu #include <inttypes.h>
952430916SChungying Lu
1052430916SChungying Lu /* TF-A system header */
1152430916SChungying Lu #include <common/debug.h>
1252430916SChungying Lu #include <drivers/delay_timer.h>
1352430916SChungying Lu #include <lib/mmio.h>
148e38b928SChungying Lu #include <lib/spinlock.h>
1552430916SChungying Lu #include <lib/utils_def.h>
1652430916SChungying Lu #include <lib/xlat_tables/xlat_tables_v2.h>
1752430916SChungying Lu
1852430916SChungying Lu /* Vendor header */
1952430916SChungying Lu #include "apusys.h"
2052430916SChungying Lu #include "apusys_power.h"
21233d604fSChungying Lu #include "apusys_rv.h"
22*3ee4b2deSKarl Li #include "apusys_rv_pwr_ctrl.h"
2352430916SChungying Lu #include <mtk_mmap_pool.h>
2452430916SChungying Lu
258e38b928SChungying Lu static spinlock_t apu_lock;
268e38b928SChungying Lu static bool apusys_top_on;
278e38b928SChungying Lu
apu_poll(uintptr_t reg,uint32_t mask,uint32_t value,uint32_t timeout_us)2852430916SChungying Lu static int apu_poll(uintptr_t reg, uint32_t mask, uint32_t value, uint32_t timeout_us)
2952430916SChungying Lu {
3052430916SChungying Lu uint32_t reg_val, count;
3152430916SChungying Lu
3252430916SChungying Lu count = timeout_us / APU_POLL_STEP_US;
3352430916SChungying Lu if (count == 0) {
3452430916SChungying Lu count = 1;
3552430916SChungying Lu }
3652430916SChungying Lu
3752430916SChungying Lu do {
3852430916SChungying Lu reg_val = mmio_read_32(reg);
3952430916SChungying Lu if ((reg_val & mask) == value) {
4052430916SChungying Lu return 0;
4152430916SChungying Lu }
4252430916SChungying Lu udelay(APU_POLL_STEP_US);
4352430916SChungying Lu } while (--count);
4452430916SChungying Lu
4552430916SChungying Lu ERROR(MODULE_TAG "Timeout polling APU register %#" PRIxPTR "\n", reg);
4652430916SChungying Lu ERROR(MODULE_TAG "Read value 0x%x, expected 0x%x\n", reg_val,
4752430916SChungying Lu (value == 0U) ? (reg_val & ~mask) : (reg_val | mask));
4852430916SChungying Lu
4952430916SChungying Lu return -1;
5052430916SChungying Lu }
5152430916SChungying Lu
apu_backup_restore(enum APU_BACKUP_RESTORE_CTRL ctrl)52233d604fSChungying Lu static void apu_backup_restore(enum APU_BACKUP_RESTORE_CTRL ctrl)
53233d604fSChungying Lu {
54233d604fSChungying Lu int i;
55233d604fSChungying Lu static struct apu_restore_data apu_restore_data[] = {
56233d604fSChungying Lu { UP_NORMAL_DOMAIN_NS, 0 },
57233d604fSChungying Lu { UP_PRI_DOMAIN_NS, 0 },
58233d604fSChungying Lu { UP_IOMMU_CTRL, 0 },
59233d604fSChungying Lu { UP_CORE0_VABASE0, 0 },
60233d604fSChungying Lu { UP_CORE0_MVABASE0, 0 },
61233d604fSChungying Lu { UP_CORE0_VABASE1, 0 },
62233d604fSChungying Lu { UP_CORE0_MVABASE1, 0 },
63233d604fSChungying Lu { UP_CORE0_VABASE2, 0 },
64233d604fSChungying Lu { UP_CORE0_MVABASE2, 0 },
65233d604fSChungying Lu { UP_CORE0_VABASE3, 0 },
66233d604fSChungying Lu { UP_CORE0_MVABASE3, 0 },
67233d604fSChungying Lu { MD32_SYS_CTRL, 0 },
68233d604fSChungying Lu { MD32_CLK_CTRL, 0 },
69233d604fSChungying Lu { UP_WAKE_HOST_MASK0, 0 }
70233d604fSChungying Lu };
71233d604fSChungying Lu
72233d604fSChungying Lu switch (ctrl) {
73233d604fSChungying Lu case APU_CTRL_BACKUP:
74233d604fSChungying Lu for (i = 0; i < ARRAY_SIZE(apu_restore_data); i++) {
75233d604fSChungying Lu apu_restore_data[i].data = mmio_read_32(apu_restore_data[i].reg);
76233d604fSChungying Lu }
77233d604fSChungying Lu break;
78233d604fSChungying Lu case APU_CTRL_RESTORE:
79233d604fSChungying Lu for (i = 0; i < ARRAY_SIZE(apu_restore_data); i++) {
80233d604fSChungying Lu mmio_write_32(apu_restore_data[i].reg, apu_restore_data[i].data);
81233d604fSChungying Lu }
82233d604fSChungying Lu break;
83233d604fSChungying Lu default:
84233d604fSChungying Lu ERROR(MODULE_TAG "%s invalid op: %d\n", __func__, ctrl);
85233d604fSChungying Lu break;
86233d604fSChungying Lu }
87233d604fSChungying Lu }
88233d604fSChungying Lu
apu_xpu2apusys_d4_slv_en(enum APU_D4_SLV_CTRL en)898e38b928SChungying Lu static void apu_xpu2apusys_d4_slv_en(enum APU_D4_SLV_CTRL en)
908e38b928SChungying Lu {
918e38b928SChungying Lu switch (en) {
928e38b928SChungying Lu case D4_SLV_OFF:
938e38b928SChungying Lu mmio_setbits_32(BCRM_FMEM_PDN_BASE + INFRA_FMEM_BUS_u_SI21_CTRL_0,
948e38b928SChungying Lu INFRA_FMEM_BUS_u_SI21_CTRL_EN);
958e38b928SChungying Lu mmio_setbits_32(BCRM_FMEM_PDN_BASE + INFRA_FMEM_BUS_u_SI22_CTRL_0,
968e38b928SChungying Lu INFRA_FMEM_BUS_u_SI22_CTRL_EN);
978e38b928SChungying Lu mmio_setbits_32(BCRM_FMEM_PDN_BASE + INFRA_FMEM_BUS_u_SI11_CTRL_0,
988e38b928SChungying Lu INFRA_FMEM_BUS_u_SI11_CTRL_EN);
998e38b928SChungying Lu mmio_setbits_32(BCRM_FMEM_PDN_BASE + INFRA_FMEM_M6M7_BUS_u_SI24_CTRL_0,
1008e38b928SChungying Lu INFRA_FMEM_M6M7_BUS_u_SI24_CTRL_EN);
1018e38b928SChungying Lu break;
1028e38b928SChungying Lu case D4_SLV_ON:
1038e38b928SChungying Lu mmio_clrbits_32(BCRM_FMEM_PDN_BASE + INFRA_FMEM_BUS_u_SI21_CTRL_0,
1048e38b928SChungying Lu INFRA_FMEM_BUS_u_SI21_CTRL_EN);
1058e38b928SChungying Lu mmio_clrbits_32(BCRM_FMEM_PDN_BASE + INFRA_FMEM_BUS_u_SI22_CTRL_0,
1068e38b928SChungying Lu INFRA_FMEM_BUS_u_SI22_CTRL_EN);
1078e38b928SChungying Lu mmio_clrbits_32(BCRM_FMEM_PDN_BASE + INFRA_FMEM_BUS_u_SI11_CTRL_0,
1088e38b928SChungying Lu INFRA_FMEM_BUS_u_SI11_CTRL_EN);
1098e38b928SChungying Lu mmio_clrbits_32(BCRM_FMEM_PDN_BASE + INFRA_FMEM_M6M7_BUS_u_SI24_CTRL_0,
1108e38b928SChungying Lu INFRA_FMEM_M6M7_BUS_u_SI24_CTRL_EN);
1118e38b928SChungying Lu break;
1128e38b928SChungying Lu default:
1138e38b928SChungying Lu ERROR(MODULE_TAG "%s invalid op: %d\n", __func__, en);
1148e38b928SChungying Lu break;
1158e38b928SChungying Lu }
1168e38b928SChungying Lu }
1178e38b928SChungying Lu
apu_pwr_flow_remote_sync(uint32_t cfg)1188e38b928SChungying Lu static void apu_pwr_flow_remote_sync(uint32_t cfg)
1198e38b928SChungying Lu {
1208e38b928SChungying Lu mmio_write_32(APU_MBOX0_BASE + PWR_FLOW_SYNC_REG, (cfg & 0x1));
1218e38b928SChungying Lu }
1228e38b928SChungying Lu
apusys_kernel_apusys_pwr_top_on(void)123*3ee4b2deSKarl Li static int apusys_kernel_apusys_pwr_top_on(void)
1248e38b928SChungying Lu {
1258e38b928SChungying Lu int ret;
1268e38b928SChungying Lu
1278e38b928SChungying Lu spin_lock(&apu_lock);
1288e38b928SChungying Lu
1298e38b928SChungying Lu if (apusys_top_on == true) {
1308e38b928SChungying Lu INFO(MODULE_TAG "%s: APUSYS already powered on!\n", __func__);
1318e38b928SChungying Lu spin_unlock(&apu_lock);
1328e38b928SChungying Lu return 0;
1338e38b928SChungying Lu }
1348e38b928SChungying Lu
1358e38b928SChungying Lu apu_pwr_flow_remote_sync(1);
1368e38b928SChungying Lu
1378e38b928SChungying Lu mmio_setbits_32(APU_RPC_BASE + APU_RPC_TOP_SEL_1, AFC_ENA);
1388e38b928SChungying Lu
1398e38b928SChungying Lu mmio_write_32(APU_RPC_BASE + APU_RPC_TOP_CON, REG_WAKEUP_SET);
1408e38b928SChungying Lu
1418e38b928SChungying Lu ret = apu_poll(APU_RPC_BASE + APU_RPC_INTF_PWR_RDY,
1428e38b928SChungying Lu PWR_RDY, PWR_RDY, APU_TOP_ON_POLLING_TIMEOUT_US);
1438e38b928SChungying Lu if (ret != 0) {
1448e38b928SChungying Lu ERROR(MODULE_TAG "%s polling RPC RDY timeout, ret %d\n", __func__, ret);
1458e38b928SChungying Lu spin_unlock(&apu_lock);
1468e38b928SChungying Lu return ret;
1478e38b928SChungying Lu }
1488e38b928SChungying Lu
1498e38b928SChungying Lu ret = apu_poll(APU_RPC_BASE + APU_RPC_STATUS,
1508e38b928SChungying Lu RPC_STATUS_RDY, RPC_STATUS_RDY, APU_TOP_ON_POLLING_TIMEOUT_US);
1518e38b928SChungying Lu if (ret != 0) {
1528e38b928SChungying Lu ERROR(MODULE_TAG "%s polling ARE FSM timeout, ret %d\n", __func__, ret);
1538e38b928SChungying Lu spin_unlock(&apu_lock);
1548e38b928SChungying Lu return ret;
1558e38b928SChungying Lu }
1568e38b928SChungying Lu
1578e38b928SChungying Lu mmio_write_32(APU_VCORE_BASE + APUSYS_VCORE_CG_CLR, CG_CLR);
1588e38b928SChungying Lu mmio_write_32(APU_RCX_BASE + APU_RCX_CG_CLR, CG_CLR);
1598e38b928SChungying Lu
1608e38b928SChungying Lu apu_xpu2apusys_d4_slv_en(D4_SLV_OFF);
1618e38b928SChungying Lu
162233d604fSChungying Lu apu_backup_restore(APU_CTRL_RESTORE);
163233d604fSChungying Lu
1648e38b928SChungying Lu apusys_top_on = true;
1658e38b928SChungying Lu
1668e38b928SChungying Lu spin_unlock(&apu_lock);
1678e38b928SChungying Lu return ret;
1688e38b928SChungying Lu }
1698e38b928SChungying Lu
apu_sleep_rpc_rcx(void)1708e38b928SChungying Lu static void apu_sleep_rpc_rcx(void)
1718e38b928SChungying Lu {
1728e38b928SChungying Lu mmio_write_32(APU_RPC_BASE + APU_RPC_TOP_CON, REG_WAKEUP_CLR);
173b254b981SKarl Li dsb();
1748e38b928SChungying Lu udelay(10);
1758e38b928SChungying Lu
1768e38b928SChungying Lu mmio_setbits_32(APU_RPC_BASE + APU_RPC_TOP_SEL, (RPC_CTRL | RSV10));
177b254b981SKarl Li dsb();
1788e38b928SChungying Lu udelay(10);
1798e38b928SChungying Lu
1808e38b928SChungying Lu mmio_setbits_32(APU_RPC_BASE + APU_RPC_TOP_CON, CLR_IRQ);
181b254b981SKarl Li dsb();
1828e38b928SChungying Lu udelay(10);
1838e38b928SChungying Lu
1848e38b928SChungying Lu mmio_setbits_32(APU_RPC_BASE + APU_RPC_TOP_CON, SLEEP_REQ);
185b254b981SKarl Li dsb();
1868e38b928SChungying Lu udelay(100);
1878e38b928SChungying Lu }
1888e38b928SChungying Lu
apusys_kernel_apusys_pwr_top_off(void)189*3ee4b2deSKarl Li static int apusys_kernel_apusys_pwr_top_off(void)
1908e38b928SChungying Lu {
1918e38b928SChungying Lu int ret;
1928e38b928SChungying Lu
1938e38b928SChungying Lu spin_lock(&apu_lock);
1948e38b928SChungying Lu
1958e38b928SChungying Lu if (apusys_top_on == false) {
1968e38b928SChungying Lu INFO(MODULE_TAG "%s: APUSYS already powered off!\n", __func__);
1978e38b928SChungying Lu spin_unlock(&apu_lock);
1988e38b928SChungying Lu return 0;
1998e38b928SChungying Lu }
2008e38b928SChungying Lu
201233d604fSChungying Lu apu_backup_restore(APU_CTRL_BACKUP);
202233d604fSChungying Lu
2038e38b928SChungying Lu apu_xpu2apusys_d4_slv_en(D4_SLV_ON);
2048e38b928SChungying Lu
2058e38b928SChungying Lu if (mmio_read_32(APU_MBOX0_BASE + PWR_FLOW_SYNC_REG) == 0) {
2068e38b928SChungying Lu apu_pwr_flow_remote_sync(1);
2078e38b928SChungying Lu } else {
2088e38b928SChungying Lu apu_sleep_rpc_rcx();
2098e38b928SChungying Lu }
2108e38b928SChungying Lu
2118e38b928SChungying Lu ret = apu_poll(APU_RPC_BASE + APU_RPC_INTF_PWR_RDY,
2128e38b928SChungying Lu PWR_RDY, PWR_OFF, APU_TOP_OFF_POLLING_TIMEOUT_US);
2138e38b928SChungying Lu if (ret != 0) {
2148e38b928SChungying Lu ERROR(MODULE_TAG "%s timeout to wait RPC sleep (val:%d), ret %d\n",
2158e38b928SChungying Lu __func__, APU_TOP_OFF_POLLING_TIMEOUT_US, ret);
2168e38b928SChungying Lu spin_unlock(&apu_lock);
2178e38b928SChungying Lu return ret;
2188e38b928SChungying Lu }
2198e38b928SChungying Lu
2208e38b928SChungying Lu apusys_top_on = false;
2218e38b928SChungying Lu
2228e38b928SChungying Lu spin_unlock(&apu_lock);
2238e38b928SChungying Lu return ret;
2248e38b928SChungying Lu }
2258e38b928SChungying Lu
apusys_rv_pwr_ctrl(enum APU_PWR_OP op)226*3ee4b2deSKarl Li int apusys_rv_pwr_ctrl(enum APU_PWR_OP op)
227*3ee4b2deSKarl Li {
228*3ee4b2deSKarl Li if (op != APU_PWR_OFF && op != APU_PWR_ON) {
229*3ee4b2deSKarl Li ERROR(MODULE_TAG "%s unknown request_ops = %d\n", __func__, op);
230*3ee4b2deSKarl Li return -EINVAL;
231*3ee4b2deSKarl Li }
232*3ee4b2deSKarl Li
233*3ee4b2deSKarl Li if (op == APU_PWR_ON)
234*3ee4b2deSKarl Li return apusys_kernel_apusys_pwr_top_on();
235*3ee4b2deSKarl Li
236*3ee4b2deSKarl Li return apusys_kernel_apusys_pwr_top_off();
237*3ee4b2deSKarl Li }
238*3ee4b2deSKarl Li
get_pll_pcw(const uint32_t clk_rate,uint32_t * r1,uint32_t * r2)23952430916SChungying Lu static void get_pll_pcw(const uint32_t clk_rate, uint32_t *r1, uint32_t *r2)
24052430916SChungying Lu {
24152430916SChungying Lu unsigned int fvco = clk_rate;
24252430916SChungying Lu unsigned int pcw_val;
24352430916SChungying Lu unsigned int postdiv_val = 1;
24452430916SChungying Lu unsigned int postdiv_reg = 0;
24552430916SChungying Lu
24652430916SChungying Lu while (fvco <= OUT_CLK_FREQ_MIN) {
24752430916SChungying Lu postdiv_val = postdiv_val << 1;
24852430916SChungying Lu postdiv_reg = postdiv_reg + 1;
24952430916SChungying Lu fvco = fvco << 1;
25052430916SChungying Lu }
25152430916SChungying Lu
25252430916SChungying Lu pcw_val = (fvco * (1 << DDS_SHIFT)) / BASIC_CLK_FREQ;
25352430916SChungying Lu
25452430916SChungying Lu if (postdiv_reg == 0) {
25552430916SChungying Lu pcw_val = pcw_val * 2;
25652430916SChungying Lu postdiv_val = postdiv_val << 1;
25752430916SChungying Lu postdiv_reg = postdiv_reg + 1;
25852430916SChungying Lu }
25952430916SChungying Lu
26052430916SChungying Lu *r1 = postdiv_reg;
26152430916SChungying Lu *r2 = pcw_val;
26252430916SChungying Lu }
26352430916SChungying Lu
apu_pll_init(void)26452430916SChungying Lu static void apu_pll_init(void)
26552430916SChungying Lu {
26652430916SChungying Lu const uint32_t pll_hfctl_cfg[PLL_NUM] = {
26752430916SChungying Lu PLL4HPLL_FHCTL0_CFG,
26852430916SChungying Lu PLL4HPLL_FHCTL1_CFG,
26952430916SChungying Lu PLL4HPLL_FHCTL2_CFG,
27052430916SChungying Lu PLL4HPLL_FHCTL3_CFG
27152430916SChungying Lu };
27252430916SChungying Lu const uint32_t pll_con1[PLL_NUM] = {
27352430916SChungying Lu PLL4H_PLL1_CON1,
27452430916SChungying Lu PLL4H_PLL2_CON1,
27552430916SChungying Lu PLL4H_PLL3_CON1,
27652430916SChungying Lu PLL4H_PLL4_CON1
27752430916SChungying Lu };
27852430916SChungying Lu const uint32_t pll_fhctl_dds[PLL_NUM] = {
27952430916SChungying Lu PLL4HPLL_FHCTL0_DDS,
28052430916SChungying Lu PLL4HPLL_FHCTL1_DDS,
28152430916SChungying Lu PLL4HPLL_FHCTL2_DDS,
28252430916SChungying Lu PLL4HPLL_FHCTL3_DDS
28352430916SChungying Lu };
28452430916SChungying Lu const uint32_t pll_freq_out[PLL_NUM] = {
28552430916SChungying Lu APUPLL0_DEFAULT_FREQ,
28652430916SChungying Lu APUPLL1_DEFAULT_FREQ,
28752430916SChungying Lu APUPLL2_DEFAULT_FREQ,
28852430916SChungying Lu APUPLL3_DEFAULT_FREQ
28952430916SChungying Lu };
29052430916SChungying Lu uint32_t pcw_val, posdiv_val;
29152430916SChungying Lu int pll_idx;
29252430916SChungying Lu
29352430916SChungying Lu mmio_setbits_32(APU_PLL_BASE + PLL4HPLL_FHCTL_RST_CON, PLL4H_PLL_HP_SWRSTB);
29452430916SChungying Lu mmio_setbits_32(APU_PLL_BASE + PLL4HPLL_FHCTL_HP_EN, PLL4H_PLL_HP_EN);
29552430916SChungying Lu mmio_setbits_32(APU_PLL_BASE + PLL4HPLL_FHCTL_CLK_CON, PLL4H_PLL_HP_CLKEN);
29652430916SChungying Lu
29752430916SChungying Lu for (pll_idx = 0; pll_idx < PLL_NUM; pll_idx++) {
29852430916SChungying Lu mmio_setbits_32(APU_PLL_BASE + pll_hfctl_cfg[pll_idx], (FHCTL0_EN | SFSTR0_EN));
29952430916SChungying Lu
30052430916SChungying Lu posdiv_val = 0;
30152430916SChungying Lu pcw_val = 0;
30252430916SChungying Lu get_pll_pcw(pll_freq_out[pll_idx], &posdiv_val, &pcw_val);
30352430916SChungying Lu
30452430916SChungying Lu mmio_clrsetbits_32(APU_PLL_BASE + pll_con1[pll_idx],
30552430916SChungying Lu (RG_PLL_POSDIV_MASK << RG_PLL_POSDIV_SFT),
30652430916SChungying Lu (posdiv_val << RG_PLL_POSDIV_SFT));
30752430916SChungying Lu mmio_write_32(APU_PLL_BASE + pll_fhctl_dds[pll_idx],
30852430916SChungying Lu (FHCTL_PLL_TGL_ORG | pcw_val));
30952430916SChungying Lu }
31052430916SChungying Lu }
31152430916SChungying Lu
apu_acc_init(void)31252430916SChungying Lu static void apu_acc_init(void)
31352430916SChungying Lu {
31452430916SChungying Lu mmio_write_32(APU_ACC_BASE + APU_ACC_CONFG_CLR0, CGEN_SOC);
31552430916SChungying Lu mmio_write_32(APU_ACC_BASE + APU_ACC_CONFG_SET0, HW_CTRL_EN);
31652430916SChungying Lu
31752430916SChungying Lu mmio_write_32(APU_ACC_BASE + APU_ACC_CONFG_CLR1, CGEN_SOC);
31852430916SChungying Lu mmio_write_32(APU_ACC_BASE + APU_ACC_CONFG_SET1, HW_CTRL_EN);
31952430916SChungying Lu
32052430916SChungying Lu mmio_write_32(APU_ACC_BASE + APU_ACC_CONFG_CLR2, CGEN_SOC);
32152430916SChungying Lu mmio_write_32(APU_ACC_BASE + APU_ACC_CONFG_SET2, HW_CTRL_EN);
32252430916SChungying Lu mmio_write_32(APU_ACC_BASE + APU_ACC_AUTO_CTRL_SET2, CLK_REQ_SW_EN);
32352430916SChungying Lu
32452430916SChungying Lu mmio_write_32(APU_ACC_BASE + APU_ACC_CONFG_CLR3, CGEN_SOC);
32552430916SChungying Lu mmio_write_32(APU_ACC_BASE + APU_ACC_CONFG_SET3, HW_CTRL_EN);
32652430916SChungying Lu mmio_write_32(APU_ACC_BASE + APU_ACC_AUTO_CTRL_SET3, CLK_REQ_SW_EN);
32752430916SChungying Lu
32852430916SChungying Lu mmio_write_32(APU_ACC_BASE + APU_ACC_CLK_INV_EN_SET, CLK_INV_EN);
32952430916SChungying Lu }
33052430916SChungying Lu
apu_buck_off_cfg(void)33152430916SChungying Lu static void apu_buck_off_cfg(void)
33252430916SChungying Lu {
33352430916SChungying Lu mmio_write_32(APU_RPC_BASE + APU_RPC_HW_CON, BUCK_PROT_REQ_SET);
334b254b981SKarl Li dsb();
33552430916SChungying Lu udelay(10);
33652430916SChungying Lu
33752430916SChungying Lu mmio_write_32(APU_RPC_BASE + APU_RPC_HW_CON, BUCK_ELS_EN_SET);
338b254b981SKarl Li dsb();
33952430916SChungying Lu udelay(10);
34052430916SChungying Lu
34152430916SChungying Lu mmio_write_32(APU_RPC_BASE + APU_RPC_HW_CON, BUCK_AO_RST_B_CLR);
342b254b981SKarl Li dsb();
34352430916SChungying Lu udelay(10);
34452430916SChungying Lu }
34552430916SChungying Lu
apu_pcu_init(void)34652430916SChungying Lu static void apu_pcu_init(void)
34752430916SChungying Lu {
34852430916SChungying Lu uint32_t vapu_en_offset = BUCK_VAPU_PMIC_REG_EN_ADDR;
34952430916SChungying Lu uint32_t vapu_sram_en_offset = BUCK_VAPU_SRAM_PMIC_REG_EN_ADDR;
35052430916SChungying Lu
35152430916SChungying Lu mmio_write_32(APU_PCU_BASE + APU_PCU_CTRL_SET, AUTO_BUCK_EN);
35252430916SChungying Lu
35352430916SChungying Lu mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_STEP_SEL, BUCK_ON_OFF_CMD_EN);
35452430916SChungying Lu
35552430916SChungying Lu mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_ON_DAT0_L,
35652430916SChungying Lu ((vapu_sram_en_offset << BUCK_OFFSET_SFT) + BUCK_ON_CMD));
35752430916SChungying Lu mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_ON_DAT0_H, CMD_OP);
35852430916SChungying Lu
35952430916SChungying Lu mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_ON_DAT1_L,
36052430916SChungying Lu ((vapu_en_offset << BUCK_OFFSET_SFT) + BUCK_ON_CMD));
36152430916SChungying Lu mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_ON_DAT1_H, CMD_OP);
36252430916SChungying Lu
36352430916SChungying Lu mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_OFF_DAT0_L,
36452430916SChungying Lu ((vapu_en_offset << BUCK_OFFSET_SFT) + BUCK_OFF_CMD));
36552430916SChungying Lu mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_OFF_DAT0_H, CMD_OP);
36652430916SChungying Lu
36752430916SChungying Lu mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_OFF_DAT1_L,
36852430916SChungying Lu ((vapu_sram_en_offset << BUCK_OFFSET_SFT) + BUCK_OFF_CMD));
36952430916SChungying Lu mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_OFF_DAT1_H, CMD_OP);
37052430916SChungying Lu
37152430916SChungying Lu mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_ON_SLE0, APU_PCU_BUCK_ON_SETTLE_TIME);
37252430916SChungying Lu mmio_write_32(APU_PCU_BASE + APU_PCU_BUCK_ON_SLE1, APU_PCU_BUCK_ON_SETTLE_TIME);
37352430916SChungying Lu }
37452430916SChungying Lu
apu_rpclite_init(void)37552430916SChungying Lu static void apu_rpclite_init(void)
37652430916SChungying Lu {
37752430916SChungying Lu const uint32_t sleep_type_offset[] = {
37852430916SChungying Lu APU_RPC_SW_TYPE2,
37952430916SChungying Lu APU_RPC_SW_TYPE3,
38052430916SChungying Lu APU_RPC_SW_TYPE4,
38152430916SChungying Lu APU_RPC_SW_TYPE5,
38252430916SChungying Lu APU_RPC_SW_TYPE6,
38352430916SChungying Lu APU_RPC_SW_TYPE7,
38452430916SChungying Lu APU_RPC_SW_TYPE8,
38552430916SChungying Lu APU_RPC_SW_TYPE9
38652430916SChungying Lu };
38752430916SChungying Lu int ofs_arr_size = ARRAY_SIZE(sleep_type_offset);
38852430916SChungying Lu int ofs_idx;
38952430916SChungying Lu
39052430916SChungying Lu for (ofs_idx = 0 ; ofs_idx < ofs_arr_size ; ofs_idx++) {
39152430916SChungying Lu mmio_clrbits_32(APU_ACX0_RPC_LITE_BASE + sleep_type_offset[ofs_idx],
39252430916SChungying Lu SW_TYPE);
39352430916SChungying Lu }
39452430916SChungying Lu
39552430916SChungying Lu mmio_setbits_32(APU_ACX0_RPC_LITE_BASE + APU_RPC_TOP_SEL, RPC_CTRL);
39652430916SChungying Lu }
39752430916SChungying Lu
apu_rpc_init(void)39852430916SChungying Lu static void apu_rpc_init(void)
39952430916SChungying Lu {
40052430916SChungying Lu mmio_clrbits_32(APU_RPC_BASE + APU_RPC_SW_TYPE0, SW_TYPE);
40152430916SChungying Lu mmio_setbits_32(APU_RPC_BASE + APU_RPC_TOP_SEL, RPC_TOP_CTRL);
40252430916SChungying Lu mmio_setbits_32(APU_RPC_BASE + APU_RPC_TOP_SEL_1, RPC_TOP_CTRL1);
40352430916SChungying Lu }
40452430916SChungying Lu
apu_are_init(void)40552430916SChungying Lu static int apu_are_init(void)
40652430916SChungying Lu {
40752430916SChungying Lu int ret;
40852430916SChungying Lu int are_id = 0;
40952430916SChungying Lu const uint32_t are_base[APU_ARE_NUM] = { APU_ARE0_BASE, APU_ARE1_BASE, APU_ARE2_BASE };
41052430916SChungying Lu const uint32_t are_entry2_cfg_l[APU_ARE_NUM] = {
41152430916SChungying Lu ARE0_ENTRY2_CFG_L,
41252430916SChungying Lu ARE1_ENTRY2_CFG_L,
41352430916SChungying Lu ARE2_ENTRY2_CFG_L
41452430916SChungying Lu };
41552430916SChungying Lu
41652430916SChungying Lu mmio_setbits_32(APU_AO_CTL_BASE + CSR_DUMMY_0_ADDR, VCORE_ARE_REQ);
41752430916SChungying Lu
41852430916SChungying Lu ret = apu_poll(APU_ARE2_BASE + APU_ARE_GLO_FSM, ARE_GLO_FSM_IDLE, ARE_GLO_FSM_IDLE,
41952430916SChungying Lu APU_ARE_POLLING_TIMEOUT_US);
42052430916SChungying Lu if (ret != 0) {
42152430916SChungying Lu ERROR(MODULE_TAG "[%s][%d] ARE init timeout\n",
42252430916SChungying Lu __func__, __LINE__);
42352430916SChungying Lu return ret;
42452430916SChungying Lu }
42552430916SChungying Lu
42652430916SChungying Lu for (are_id = APU_ARE0; are_id < APU_ARE_NUM; are_id++) {
42752430916SChungying Lu mmio_write_32(are_base[are_id] + APU_ARE_ENTRY0_SRAM_H, ARE_ENTRY0_SRAM_H_INIT);
42852430916SChungying Lu mmio_write_32(are_base[are_id] + APU_ARE_ENTRY0_SRAM_L, ARE_ENTRY0_SRAM_L_INIT);
42952430916SChungying Lu
43052430916SChungying Lu mmio_write_32(are_base[are_id] + APU_ARE_ENTRY1_SRAM_H, ARE_ENTRY1_SRAM_H_INIT);
43152430916SChungying Lu mmio_write_32(are_base[are_id] + APU_ARE_ENTRY1_SRAM_L, ARE_ENTRY1_SRAM_L_INIT);
43252430916SChungying Lu
43352430916SChungying Lu mmio_write_32(are_base[are_id] + APU_ARE_ENTRY2_SRAM_H, ARE_ENTRY_CFG_H);
43452430916SChungying Lu mmio_write_32(are_base[are_id] + APU_ARE_ENTRY2_SRAM_L, are_entry2_cfg_l[are_id]);
43552430916SChungying Lu
43652430916SChungying Lu mmio_read_32(are_base[are_id] + APU_ARE_ENTRY2_SRAM_H);
43752430916SChungying Lu mmio_read_32(are_base[are_id] + APU_ARE_ENTRY2_SRAM_L);
43852430916SChungying Lu
43952430916SChungying Lu mmio_write_32(are_base[are_id] + APU_ARE_INI_CTRL, ARE_CONFG_INI);
44052430916SChungying Lu }
44152430916SChungying Lu
44252430916SChungying Lu return ret;
44352430916SChungying Lu }
44452430916SChungying Lu
apu_aoc_init(void)44552430916SChungying Lu static void apu_aoc_init(void)
44652430916SChungying Lu {
44752430916SChungying Lu mmio_clrbits_32(SPM_BASE + APUSYS_BUCK_ISOLATION, IPU_EXT_BUCK_ISO);
44852430916SChungying Lu mmio_write_32(APU_RPC_BASE + APU_RPC_HW_CON, BUCK_ELS_EN_CLR);
449b254b981SKarl Li dsb();
45052430916SChungying Lu udelay(10);
45152430916SChungying Lu
45252430916SChungying Lu mmio_write_32(APU_RPC_BASE + APU_RPC_HW_CON, BUCK_AO_RST_B_SET);
453b254b981SKarl Li dsb();
45452430916SChungying Lu udelay(10);
45552430916SChungying Lu
45652430916SChungying Lu mmio_write_32(APU_RPC_BASE + APU_RPC_HW_CON, BUCK_PROT_REQ_CLR);
457b254b981SKarl Li dsb();
45852430916SChungying Lu udelay(10);
45952430916SChungying Lu
46052430916SChungying Lu mmio_write_32(APU_RPC_BASE + APU_RPC_HW_CON, SRAM_AOC_ISO_CLR);
461b254b981SKarl Li dsb();
46252430916SChungying Lu udelay(10);
46352430916SChungying Lu }
46452430916SChungying Lu
init_hw_setting(void)46552430916SChungying Lu static int init_hw_setting(void)
46652430916SChungying Lu {
46752430916SChungying Lu int ret;
46852430916SChungying Lu
46952430916SChungying Lu apu_aoc_init();
47052430916SChungying Lu apu_pcu_init();
47152430916SChungying Lu apu_rpc_init();
47252430916SChungying Lu apu_rpclite_init();
47352430916SChungying Lu
47452430916SChungying Lu ret = apu_are_init();
47552430916SChungying Lu if (ret != 0) {
47652430916SChungying Lu return ret;
47752430916SChungying Lu }
47852430916SChungying Lu
47952430916SChungying Lu apu_pll_init();
48052430916SChungying Lu apu_acc_init();
48152430916SChungying Lu apu_buck_off_cfg();
48252430916SChungying Lu
48352430916SChungying Lu return ret;
48452430916SChungying Lu }
48552430916SChungying Lu
apusys_power_init(void)48652430916SChungying Lu int apusys_power_init(void)
48752430916SChungying Lu {
48852430916SChungying Lu int ret;
48952430916SChungying Lu
49052430916SChungying Lu ret = init_hw_setting();
49152430916SChungying Lu if (ret != 0) {
49252430916SChungying Lu ERROR(MODULE_TAG "%s initial fail\n", __func__);
49352430916SChungying Lu } else {
49452430916SChungying Lu INFO(MODULE_TAG "%s initial done\n", __func__);
49552430916SChungying Lu }
49652430916SChungying Lu
49752430916SChungying Lu return ret;
49852430916SChungying Lu }
499*3ee4b2deSKarl Li
apusys_infra_dcm_setup(void)500*3ee4b2deSKarl Li int apusys_infra_dcm_setup(void)
501*3ee4b2deSKarl Li {
502*3ee4b2deSKarl Li WARN(MODULE_TAG "%s not support\n", __func__);
503*3ee4b2deSKarl Li
504*3ee4b2deSKarl Li return -EOPNOTSUPP;
505*3ee4b2deSKarl Li }
506