1 /* 2 * Copyright (c) 2023, MediaTek Inc. All rights reserved. 3 * 4 * SPDX-License-Identifier: BSD-3-Clause 5 */ 6 7 #ifndef APUSYS_RV_H 8 #define APUSYS_RV_H 9 10 #include <platform_def.h> 11 12 #define APU_SEC_FW_IOVA (0x200000UL) 13 14 /* APU_SCTRL_REVISER */ 15 #define UP_NORMAL_DOMAIN_NS (APU_REVISER + 0x0000) 16 #define UP_PRI_DOMAIN_NS (APU_REVISER + 0x0004) 17 #define UP_IOMMU_CTRL (APU_REVISER + 0x0008) 18 #define UP_CORE0_VABASE0 (APU_REVISER + 0x000c) 19 #define UP_CORE0_MVABASE0 (APU_REVISER + 0x0010) 20 #define UP_CORE0_VABASE1 (APU_REVISER + 0x0014) 21 #define UP_CORE0_MVABASE1 (APU_REVISER + 0x0018) 22 #define UP_CORE0_VABASE2 (APU_REVISER + 0x001c) 23 #define UP_CORE0_MVABASE2 (APU_REVISER + 0x0020) 24 #define UP_CORE0_VABASE3 (APU_REVISER + 0x0024) 25 #define UP_CORE0_MVABASE3 (APU_REVISER + 0x0028) 26 #define USERFW_CTXT (APU_REVISER + 0x1000) 27 #define SECUREFW_CTXT (APU_REVISER + 0x1004) 28 #define UP_NORMAL_DOMAIN (7) 29 #define UP_NORMAL_NS (1) 30 #define UP_PRI_DOMAIN (5) 31 #define UP_PRI_NS (1) 32 #define UP_DOMAIN_SHIFT (0) 33 #define UP_NS_SHIFT (4) 34 #define MMU_EN BIT(0) 35 #define MMU_CTRL BIT(1) 36 #define MMU_CTRL_LOCK BIT(2) 37 #define VLD BIT(0) 38 #define PARTIAL_ENABLE BIT(1) 39 #define THREAD_NUM_PRI (1) 40 #define THREAD_NUM_NORMAL (0) 41 #define THREAD_NUM_SHIFT (2) 42 #define VASIZE_1MB BIT(0) 43 #define CFG_4GB_SEL_EN BIT(2) 44 #define CFG_4GB_SEL (0) 45 #define MVA_34BIT_SHIFT (2) 46 47 /* APU_MD32_SYSCTRL */ 48 #define MD32_SYS_CTRL (APU_MD32_SYSCTRL + 0x0000) 49 #define MD32_CLK_CTRL (APU_MD32_SYSCTRL + 0x00b8) 50 #define UP_WAKE_HOST_MASK0 (APU_MD32_SYSCTRL + 0x00bc) 51 #define UP_WAKE_HOST_MASK1 (APU_MD32_SYSCTRL + 0x00c0) 52 #define MD32_SYS_CTRL_RST (0) 53 #define MD32_G2B_CG_EN BIT(11) 54 #define MD32_DBG_EN BIT(10) 55 #define MD32_DM_AWUSER_IOMMU_EN BIT(9) 56 #define MD32_DM_ARUSER_IOMMU_EN BIT(7) 57 #define MD32_PM_AWUSER_IOMMU_EN BIT(5) 58 #define MD32_PM_ARUSER_IOMMU_EN BIT(3) 59 #define MD32_SOFT_RSTN BIT(0) 60 #define MD32_CLK_EN (1) 61 #define WDT_IRQ_EN BIT(0) 62 #define MBOX0_IRQ_EN BIT(21) 63 #define MBOX1_IRQ_EN BIT(22) 64 #define MBOX2_IRQ_EN BIT(23) 65 #define RESET_DEALY_US (10) 66 67 /* APU_AO_CTRL */ 68 #define MD32_PRE_DEFINE (APU_AO_CTRL + 0x0000) 69 #define MD32_BOOT_CTRL (APU_AO_CTRL + 0x0004) 70 #define MD32_RUNSTALL (APU_AO_CTRL + 0x0008) 71 #define PREDEFINE_NON_CACHE (0) 72 #define PREDEFINE_TCM (1) 73 #define PREDEFINE_CACHE (2) 74 #define PREDEFINE_CACHE_TCM (3) 75 #define PREDEF_1G_OFS (0) 76 #define PREDEF_2G_OFS (2) 77 #define PREDEF_3G_OFS (4) 78 #define PREDEF_4G_OFS (6) 79 #define MD32_RUN (0) 80 #define MD32_STALL (1) 81 82 /* APU_MD32_WDT */ 83 #define WDT_INT (APU_MD32_WDT + 0x0) 84 #define WDT_INT_W1C (1) 85 86 /* APU MBOX */ 87 #define MBOX_FUNC_CFG (0xb0) 88 #define MBOX_DOMAIN_CFG (0xe0) 89 #define MBOX_CTRL_LOCK BIT(0) 90 #define MBOX_NO_MPU_SHIFT (16) 91 #define MBOX_RX_NS_SHIFT (16) 92 #define MBOX_RX_DOMAIN_SHIFT (17) 93 #define MBOX_TX_NS_SHIFT (24) 94 #define MBOX_TX_DOMAIN_SHIFT (25) 95 #define MBOX_SIZE (0x100) 96 #define MBOX_NUM (8) 97 98 #define APU_MBOX(i) (((i) < MBOX_NUM) ? (APU_MBOX0 + MBOX_SIZE * (i)) : \ 99 (APU_MBOX1 + MBOX_SIZE * ((i) - MBOX_NUM))) 100 #define APU_MBOX_FUNC_CFG(i) (APU_MBOX(i) + MBOX_FUNC_CFG) 101 #define APU_MBOX_DOMAIN_CFG(i) (APU_MBOX(i) + MBOX_DOMAIN_CFG) 102 103 void apusys_rv_mbox_mpu_init(void); 104 int apusys_kernel_apusys_rv_setup_reviser(void); 105 int apusys_kernel_apusys_rv_reset_mp(void); 106 int apusys_kernel_apusys_rv_setup_boot(void); 107 int apusys_kernel_apusys_rv_start_mp(void); 108 int apusys_kernel_apusys_rv_stop_mp(void); 109 int apusys_kernel_apusys_rv_setup_sec_mem(void); 110 111 #endif /* APUSYS_RV_H */ 112