1b5c850d4SMarcin Wojtas /* 2b04921f7SMarek Behún * Copyright (C) 2016-2021 Marvell International Ltd. 3b5c850d4SMarcin Wojtas * 4b5c850d4SMarcin Wojtas * SPDX-License-Identifier: BSD-3-Clause 5b5c850d4SMarcin Wojtas * https://spdx.org/licenses 6b5c850d4SMarcin Wojtas */ 7b5c850d4SMarcin Wojtas 8b5c850d4SMarcin Wojtas #ifndef PLATFORM_DEF_H 9b5c850d4SMarcin Wojtas #define PLATFORM_DEF_H 10b5c850d4SMarcin Wojtas 11b5c850d4SMarcin Wojtas #ifndef __ASSEMBLER__ 12b5c850d4SMarcin Wojtas #include <stdio.h> 13b5c850d4SMarcin Wojtas #endif /* __ASSEMBLER__ */ 14b5c850d4SMarcin Wojtas 15b5c850d4SMarcin Wojtas #include <board_marvell_def.h> 16b5c850d4SMarcin Wojtas #include <mvebu_def.h> 17b5c850d4SMarcin Wojtas 18b5c850d4SMarcin Wojtas /* 19b5c850d4SMarcin Wojtas * Most platform porting definitions provided by included headers 20b5c850d4SMarcin Wojtas */ 21b5c850d4SMarcin Wojtas 22b5c850d4SMarcin Wojtas /* 23b5c850d4SMarcin Wojtas * DRAM Memory layout: 24b5c850d4SMarcin Wojtas * +-----------------------+ 25b5c850d4SMarcin Wojtas * : : 26b5c850d4SMarcin Wojtas * : Linux : 27b5c850d4SMarcin Wojtas * 0x04X00000-->+-----------------------+ 28b5c850d4SMarcin Wojtas * | BL3-3(u-boot) |>>}>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>>> 29b5c850d4SMarcin Wojtas * |-----------------------| } | 30b5c850d4SMarcin Wojtas * | BL3-[0,1, 2] | }---------------------------------> | 31b5c850d4SMarcin Wojtas * |-----------------------| } || | 32b5c850d4SMarcin Wojtas * | BL2 | }->FIP (loaded by || | 33b5c850d4SMarcin Wojtas * |-----------------------| } BootROM to DRAM) || | 34b5c850d4SMarcin Wojtas * | FIP_TOC | } || | 35b5c850d4SMarcin Wojtas * 0x04120000-->|-----------------------| || | 36b5c850d4SMarcin Wojtas * | BL1 (RO) | || | 37b5c850d4SMarcin Wojtas * 0x04100000-->+-----------------------+ || | 38b5c850d4SMarcin Wojtas * : : || | 39b5c850d4SMarcin Wojtas * : Trusted SRAM section : \/ | 40b5c850d4SMarcin Wojtas * 0x04040000-->+-----------------------+ Replaced by BL2 +----------------+ | 41b5c850d4SMarcin Wojtas * | BL1 (RW) | <<<<<<<<<<<<<<<< | BL3-1 NOBITS | | 42b5c850d4SMarcin Wojtas * 0x04037000-->|-----------------------| <<<<<<<<<<<<<<<< |----------------| | 43b5c850d4SMarcin Wojtas * | | <<<<<<<<<<<<<<<< | BL3-1 PROGBITS | | 44b5c850d4SMarcin Wojtas * 0x04023000-->|-----------------------| +----------------+ | 45b5c850d4SMarcin Wojtas * | BL2 | | 46b5c850d4SMarcin Wojtas * |-----------------------| | 47b5c850d4SMarcin Wojtas * | | | 48b5c850d4SMarcin Wojtas * 0x04001000-->|-----------------------| | 49b5c850d4SMarcin Wojtas * | Shared | | 50b5c850d4SMarcin Wojtas * 0x04000000-->+-----------------------+ | 51b5c850d4SMarcin Wojtas * : : | 52b5c850d4SMarcin Wojtas * : Linux : | 53b5c850d4SMarcin Wojtas * : : | 54b5c850d4SMarcin Wojtas * |-----------------------| | 55b5c850d4SMarcin Wojtas * | | U-Boot(BL3-3) Loaded by BL2 | 56b5c850d4SMarcin Wojtas * | U-Boot | <<<<<<<<<<<<<<<<<<<<<<<<<<<<<<<< 57b5c850d4SMarcin Wojtas * 0x00000000-->+-----------------------+ 58b5c850d4SMarcin Wojtas * 59b5c850d4SMarcin Wojtas * Trusted SRAM section 0x4000000..0x4200000: 60b5c850d4SMarcin Wojtas * ---------------------------------------- 61b5c850d4SMarcin Wojtas * SRAM_BASE = 0x4001000 62b5c850d4SMarcin Wojtas * BL2_BASE = 0x4006000 63b5c850d4SMarcin Wojtas * BL2_LIMIT = BL31_BASE 64b5c850d4SMarcin Wojtas * BL31_BASE = 0x4023000 = (64MB + 256KB - 0x1D000) 65b5c850d4SMarcin Wojtas * BL31_PROGBITS_LIMIT = BL1_RW_BASE 66b5c850d4SMarcin Wojtas * BL1_RW_BASE = 0x4037000 = (64MB + 256KB - 0x9000) 67b5c850d4SMarcin Wojtas * BL1_RW_LIMIT = BL31_LIMIT = 0x4040000 68b5c850d4SMarcin Wojtas * 69b5c850d4SMarcin Wojtas * 70b5c850d4SMarcin Wojtas * PLAT_MARVELL_FIP_BASE = 0x4120000 71b5c850d4SMarcin Wojtas */ 72b5c850d4SMarcin Wojtas 73270367fbSKonstantin Porotchkin /* 74270367fbSKonstantin Porotchkin * Since BL33 is loaded by BL2 (and validated by BL31) to DRAM offset 0, 75270367fbSKonstantin Porotchkin * it is allowed to load/copy images to 'NULL' pointers 76270367fbSKonstantin Porotchkin */ 77270367fbSKonstantin Porotchkin #if defined(IMAGE_BL2) || defined(IMAGE_BL31) 78270367fbSKonstantin Porotchkin #define PLAT_ALLOW_ZERO_ADDR_COPY 79270367fbSKonstantin Porotchkin #endif 80270367fbSKonstantin Porotchkin 81b5c850d4SMarcin Wojtas #define PLAT_MARVELL_ATF_BASE 0x4000000 82b5c850d4SMarcin Wojtas #define PLAT_MARVELL_ATF_LOAD_ADDR \ 83b5c850d4SMarcin Wojtas (PLAT_MARVELL_ATF_BASE + 0x100000) 84b5c850d4SMarcin Wojtas 85b5c850d4SMarcin Wojtas #define PLAT_MARVELL_FIP_BASE \ 86b5c850d4SMarcin Wojtas (PLAT_MARVELL_ATF_LOAD_ADDR + 0x20000) 87b5c850d4SMarcin Wojtas #define PLAT_MARVELL_FIP_MAX_SIZE 0x4000000 88b5c850d4SMarcin Wojtas 89b5c850d4SMarcin Wojtas #define PLAT_MARVELL_CLUSTER_CORE_COUNT U(2) 90b5c850d4SMarcin Wojtas /* DRAM[2MB..66MB] is used as Trusted ROM */ 91b5c850d4SMarcin Wojtas #define PLAT_MARVELL_TRUSTED_ROM_BASE PLAT_MARVELL_ATF_LOAD_ADDR 9294d6f483SMarcin Wojtas /* 4 MB for FIP image */ 9394d6f483SMarcin Wojtas #define PLAT_MARVELL_TRUSTED_ROM_SIZE 0x00400000 940eb3d1fcSKonstantin Porotchkin /* Reserve 12M for SCP (Secure PayLoad) Trusted RAM 950eb3d1fcSKonstantin Porotchkin * OP-TEE SHMEM follows this region 960eb3d1fcSKonstantin Porotchkin */ 9763a0b127SKonstantin Porotchkin #define PLAT_MARVELL_TRUSTED_RAM_BASE 0x04400000 980eb3d1fcSKonstantin Porotchkin #define PLAT_MARVELL_TRUSTED_RAM_SIZE 0x00C00000 /* 12 MB DRAM */ 99b5c850d4SMarcin Wojtas 100b5c850d4SMarcin Wojtas /* 101b5c850d4SMarcin Wojtas * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size 102b5c850d4SMarcin Wojtas * plus a little space for growth. 103b5c850d4SMarcin Wojtas */ 104b5c850d4SMarcin Wojtas #define PLAT_MARVELL_MAX_BL1_RW_SIZE 0xA000 105b5c850d4SMarcin Wojtas 106b5c850d4SMarcin Wojtas /* 107b5c850d4SMarcin Wojtas * PLAT_ARM_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a 108b5c850d4SMarcin Wojtas * little space for growth. 109b5c850d4SMarcin Wojtas */ 110b5c850d4SMarcin Wojtas #define PLAT_MARVELL_MAX_BL2_SIZE 0xF000 111b5c850d4SMarcin Wojtas 112b5c850d4SMarcin Wojtas /* 113b5c850d4SMarcin Wojtas * PLAT_ARM_MAX_BL31_SIZE is calculated using the current BL31 debug size plus a 114b5c850d4SMarcin Wojtas * little space for growth. 115b5c850d4SMarcin Wojtas */ 116b5c850d4SMarcin Wojtas #define PLAT_MARVEL_MAX_BL31_SIZE 0x5D000 117b5c850d4SMarcin Wojtas 118b5c850d4SMarcin Wojtas #define PLAT_MARVELL_CPU_ENTRY_ADDR BL1_RO_BASE 119b5c850d4SMarcin Wojtas 120b5c850d4SMarcin Wojtas /* GIC related definitions */ 121b5c850d4SMarcin Wojtas #define PLAT_MARVELL_GICD_BASE (MVEBU_REGS_BASE + MVEBU_GICD_BASE) 122b5c850d4SMarcin Wojtas #define PLAT_MARVELL_GICR_BASE (MVEBU_REGS_BASE + MVEBU_GICR_BASE) 123b5c850d4SMarcin Wojtas #define PLAT_MARVELL_GICC_BASE (MVEBU_REGS_BASE + MVEBU_GICC_BASE) 124b5c850d4SMarcin Wojtas 125b5c850d4SMarcin Wojtas #define PLAT_MARVELL_G0_IRQ_PROPS(grp) \ 126b5c850d4SMarcin Wojtas INTR_PROP_DESC(MARVELL_IRQ_SEC_SGI_0, GIC_HIGHEST_SEC_PRIORITY, grp, \ 127b5c850d4SMarcin Wojtas GIC_INTR_CFG_LEVEL), \ 128b5c850d4SMarcin Wojtas INTR_PROP_DESC(MARVELL_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, grp, \ 129b5c850d4SMarcin Wojtas GIC_INTR_CFG_LEVEL) 130b5c850d4SMarcin Wojtas 131b5c850d4SMarcin Wojtas #define PLAT_MARVELL_G1S_IRQ_PROPS(grp) \ 132b5c850d4SMarcin Wojtas INTR_PROP_DESC(MARVELL_IRQ_SEC_PHY_TIMER, \ 133b5c850d4SMarcin Wojtas GIC_HIGHEST_SEC_PRIORITY, grp, GIC_INTR_CFG_LEVEL), \ 134b5c850d4SMarcin Wojtas INTR_PROP_DESC(MARVELL_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, grp, \ 135b5c850d4SMarcin Wojtas GIC_INTR_CFG_LEVEL), \ 136b5c850d4SMarcin Wojtas INTR_PROP_DESC(MARVELL_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, grp, \ 137b5c850d4SMarcin Wojtas GIC_INTR_CFG_LEVEL), \ 138b5c850d4SMarcin Wojtas INTR_PROP_DESC(MARVELL_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, grp, \ 139b5c850d4SMarcin Wojtas GIC_INTR_CFG_LEVEL), \ 140b5c850d4SMarcin Wojtas INTR_PROP_DESC(MARVELL_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, grp, \ 141b5c850d4SMarcin Wojtas GIC_INTR_CFG_LEVEL), \ 142b5c850d4SMarcin Wojtas INTR_PROP_DESC(MARVELL_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, grp, \ 143b5c850d4SMarcin Wojtas GIC_INTR_CFG_LEVEL), \ 144b5c850d4SMarcin Wojtas INTR_PROP_DESC(MARVELL_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, grp, \ 145b5c850d4SMarcin Wojtas GIC_INTR_CFG_LEVEL) 146b5c850d4SMarcin Wojtas 147b5c850d4SMarcin Wojtas 148b5c850d4SMarcin Wojtas #define PLAT_MARVELL_SHARED_RAM_CACHED 1 149b5c850d4SMarcin Wojtas 150b5c850d4SMarcin Wojtas /* CCI related constants */ 151b04921f7SMarek Behún #define PLAT_MARVELL_CCI_BASE MVEBU_CCI_BASE 152b5c850d4SMarcin Wojtas #define PLAT_MARVELL_CCI_CLUSTER0_SL_IFACE_IX 3 153b5c850d4SMarcin Wojtas #define PLAT_MARVELL_CCI_CLUSTER1_SL_IFACE_IX 4 154b5c850d4SMarcin Wojtas 155b5c850d4SMarcin Wojtas /* 156b5c850d4SMarcin Wojtas * Load address of BL3-3 for this platform port 157b5c850d4SMarcin Wojtas */ 158b5c850d4SMarcin Wojtas #define PLAT_MARVELL_NS_IMAGE_OFFSET 0x0 159b5c850d4SMarcin Wojtas 160b5c850d4SMarcin Wojtas /* System Reference Clock*/ 161b5c850d4SMarcin Wojtas #define PLAT_REF_CLK_IN_HZ COUNTER_FREQUENCY 162b5c850d4SMarcin Wojtas 163b5c850d4SMarcin Wojtas /* 164b5c850d4SMarcin Wojtas * PL011 related constants 165b5c850d4SMarcin Wojtas */ 166*31336258SPali Rohár #define PLAT_MARVELL_UART_BASE (MVEBU_REGS_BASE + 0x12000) 167b5c850d4SMarcin Wojtas 168b5c850d4SMarcin Wojtas /* Required platform porting definitions */ 169b5c850d4SMarcin Wojtas #define PLAT_MAX_PWR_LVL MPIDR_AFFLVL1 170b5c850d4SMarcin Wojtas 171b5c850d4SMarcin Wojtas /* System timer related constants */ 172b5c850d4SMarcin Wojtas #define PLAT_MARVELL_NSTIMER_FRAME_ID 1 173b5c850d4SMarcin Wojtas 174b5c850d4SMarcin Wojtas /* Mailbox base address */ 17563a0b127SKonstantin Porotchkin #define PLAT_MARVELL_MAILBOX_BASE (MARVELL_SHARED_RAM_BASE + 0x400) 176b5c850d4SMarcin Wojtas #define PLAT_MARVELL_MAILBOX_SIZE 0x100 177b5c850d4SMarcin Wojtas #define PLAT_MARVELL_MAILBOX_MAGIC_NUM 0x6D72766C /* mrvl */ 178b5c850d4SMarcin Wojtas 179b5c850d4SMarcin Wojtas /* DRAM CS memory map registers related constants */ 180b5c850d4SMarcin Wojtas #define MVEBU_CS_MMAP_LOW(cs_num) \ 181b5c850d4SMarcin Wojtas (MVEBU_CS_MMAP_REG_BASE + (cs_num) * 0x8) 182b5c850d4SMarcin Wojtas #define MVEBU_CS_MMAP_ENABLE 0x1 183b5c850d4SMarcin Wojtas #define MVEBU_CS_MMAP_AREA_LEN_OFFS 16 184b5c850d4SMarcin Wojtas #define MVEBU_CS_MMAP_AREA_LEN_MASK \ 185b5c850d4SMarcin Wojtas (0x1f << MVEBU_CS_MMAP_AREA_LEN_OFFS) 186b5c850d4SMarcin Wojtas #define MVEBU_CS_MMAP_START_ADDR_LOW_OFFS 23 187b5c850d4SMarcin Wojtas #define MVEBU_CS_MMAP_START_ADDR_LOW_MASK \ 188b5c850d4SMarcin Wojtas (0x1ff << MVEBU_CS_MMAP_START_ADDR_LOW_OFFS) 189b5c850d4SMarcin Wojtas 190b5c850d4SMarcin Wojtas #define MVEBU_CS_MMAP_HIGH(cs_num) \ 191b5c850d4SMarcin Wojtas (MVEBU_CS_MMAP_REG_BASE + 0x4 + (cs_num) * 0x8) 192b5c850d4SMarcin Wojtas 193b5c850d4SMarcin Wojtas /* DRAM max CS number */ 194b5c850d4SMarcin Wojtas #define MVEBU_MAX_CS_MMAP_NUM (2) 195b5c850d4SMarcin Wojtas 196b5c850d4SMarcin Wojtas /* CPU decoder window related constants */ 197b5c850d4SMarcin Wojtas #define CPU_DEC_WIN_CTRL_REG(win_num) \ 198b5c850d4SMarcin Wojtas (MVEBU_CPU_DEC_WIN_REG_BASE + (win_num) * 0x10) 199b5c850d4SMarcin Wojtas #define CPU_DEC_CR_WIN_ENABLE 0x1 200b5c850d4SMarcin Wojtas #define CPU_DEC_CR_WIN_TARGET_OFFS 4 201b5c850d4SMarcin Wojtas #define CPU_DEC_CR_WIN_TARGET_MASK \ 202b5c850d4SMarcin Wojtas (0xf << CPU_DEC_CR_WIN_TARGET_OFFS) 203b5c850d4SMarcin Wojtas 204b5c850d4SMarcin Wojtas #define CPU_DEC_WIN_SIZE_REG(win_num) \ 205b5c850d4SMarcin Wojtas (MVEBU_CPU_DEC_WIN_REG_BASE + 0x4 + (win_num) * 0x10) 206b5c850d4SMarcin Wojtas #define CPU_DEC_CR_WIN_SIZE_OFFS 0 207b5c850d4SMarcin Wojtas #define CPU_DEC_CR_WIN_SIZE_MASK \ 208b5c850d4SMarcin Wojtas (0xffff << CPU_DEC_CR_WIN_SIZE_OFFS) 209b5c850d4SMarcin Wojtas #define CPU_DEC_CR_WIN_SIZE_ALIGNMENT 0x10000 210b5c850d4SMarcin Wojtas 211b5c850d4SMarcin Wojtas #define CPU_DEC_WIN_BASE_REG(win_num) \ 212b5c850d4SMarcin Wojtas (MVEBU_CPU_DEC_WIN_REG_BASE + 0x8 + (win_num) * 0x10) 213b5c850d4SMarcin Wojtas #define CPU_DEC_BR_BASE_OFFS 0 214b5c850d4SMarcin Wojtas #define CPU_DEC_BR_BASE_MASK \ 215b5c850d4SMarcin Wojtas (0xffff << CPU_DEC_BR_BASE_OFFS) 216b5c850d4SMarcin Wojtas 217b5c850d4SMarcin Wojtas #define CPU_DEC_REMAP_LOW_REG(win_num) \ 218b5c850d4SMarcin Wojtas (MVEBU_CPU_DEC_WIN_REG_BASE + 0xC + (win_num) * 0x10) 219b5c850d4SMarcin Wojtas #define CPU_DEC_RLR_REMAP_LOW_OFFS 0 220b5c850d4SMarcin Wojtas #define CPU_DEC_RLR_REMAP_LOW_MASK \ 221b5c850d4SMarcin Wojtas (0xffff << CPU_DEC_BR_BASE_OFFS) 222b5c850d4SMarcin Wojtas 223b04921f7SMarek Behún #define CPU_DEC_CCI_BASE_REG (MVEBU_CPU_DEC_WIN_REG_BASE + 0xe0) 224b04921f7SMarek Behún 225b5c850d4SMarcin Wojtas /* Securities */ 226b5c850d4SMarcin Wojtas #define IRQ_SEC_OS_TICK_INT MARVELL_IRQ_SEC_PHY_TIMER 227b5c850d4SMarcin Wojtas 228b5c850d4SMarcin Wojtas #endif /* PLATFORM_DEF_H */ 229