1b5c850d4SMarcin Wojtas /* 2b04921f7SMarek Behún * Copyright (C) 2018-2021 Marvell International Ltd. 3b5c850d4SMarcin Wojtas * 4b5c850d4SMarcin Wojtas * SPDX-License-Identifier: BSD-3-Clause 5b5c850d4SMarcin Wojtas * https://spdx.org/licenses 6b5c850d4SMarcin Wojtas */ 7b5c850d4SMarcin Wojtas 8b5c850d4SMarcin Wojtas #ifndef A3700_PLAT_DEF_H 9b5c850d4SMarcin Wojtas #define A3700_PLAT_DEF_H 10b5c850d4SMarcin Wojtas 11b5c850d4SMarcin Wojtas #include <marvell_def.h> 12b5c850d4SMarcin Wojtas 13b5c850d4SMarcin Wojtas 14b5c850d4SMarcin Wojtas #define MVEBU_MAX_CPUS_PER_CLUSTER 2 15b5c850d4SMarcin Wojtas 16b5c850d4SMarcin Wojtas #define MVEBU_PRIMARY_CPU 0x0 17b5c850d4SMarcin Wojtas 18b5c850d4SMarcin Wojtas /* 19b5c850d4SMarcin Wojtas * The counter on A3700 is always fed from reference 25M clock (XTAL). 20b5c850d4SMarcin Wojtas * However minimal CPU counter prescaler is 2, so the counter 21b5c850d4SMarcin Wojtas * frequency will be divided by 2, the number is 12.5M 22b5c850d4SMarcin Wojtas */ 23b5c850d4SMarcin Wojtas #define COUNTER_FREQUENCY 12500000 24b5c850d4SMarcin Wojtas 25b5c850d4SMarcin Wojtas #define MVEBU_REGS_BASE 0xD0000000 26b5c850d4SMarcin Wojtas 27b5c850d4SMarcin Wojtas /***************************************************************************** 28b5c850d4SMarcin Wojtas * MVEBU memory map related constants 29b5c850d4SMarcin Wojtas ***************************************************************************** 30b5c850d4SMarcin Wojtas */ 31b5c850d4SMarcin Wojtas /* Aggregate of all devices in the first GB */ 32b5c850d4SMarcin Wojtas #define DEVICE0_BASE MVEBU_REGS_BASE 33b5c850d4SMarcin Wojtas #define DEVICE0_SIZE 0x10000000 34b5c850d4SMarcin Wojtas 35b5c850d4SMarcin Wojtas /***************************************************************************** 36b5c850d4SMarcin Wojtas * GIC-500 & interrupt handling related constants 37b5c850d4SMarcin Wojtas ***************************************************************************** 38b5c850d4SMarcin Wojtas */ 39b5c850d4SMarcin Wojtas /* Base MVEBU compatible GIC memory map */ 40b5c850d4SMarcin Wojtas #define MVEBU_GICD_BASE 0x1D00000 41b5c850d4SMarcin Wojtas #define MVEBU_GICR_BASE 0x1D40000 42b5c850d4SMarcin Wojtas #define MVEBU_GICC_BASE 0x1D80000 43b5c850d4SMarcin Wojtas 44b04921f7SMarek Behún /* 45b04921f7SMarek Behún * CCI-400 base address 46b04921f7SMarek Behún * This address is absolute, not relative to MVEBU_REGS_BASE. 47b04921f7SMarek Behún * This is not the default CCI base address (that would be 0xD8000000). 48b04921f7SMarek Behún * Rather we remap CCI to this address to better utilize the address space. 49b04921f7SMarek Behún * (The remapping is done in plat/marvell/armada/a3k/common/plat_cci.c) 50b04921f7SMarek Behún */ 51b04921f7SMarek Behún #define MVEBU_CCI_BASE 0xFE000000 52b5c850d4SMarcin Wojtas 53b5c850d4SMarcin Wojtas /***************************************************************************** 54*a4d35ff3SPali Rohár * North and south bridge reset registers 55*a4d35ff3SPali Rohár ***************************************************************************** 56*a4d35ff3SPali Rohár */ 57*a4d35ff3SPali Rohár #define MVEBU_NB_RESET_REG (MVEBU_REGS_BASE + 0x12400) 58*a4d35ff3SPali Rohár #define MVEBU_NB_RESET_I2C1_N (1 << 0) 59*a4d35ff3SPali Rohár #define MVEBU_NB_RESET_1WIRE_N (1 << 1) 60*a4d35ff3SPali Rohár #define MVEBU_NB_RESET_SPI_N (1 << 2) 61*a4d35ff3SPali Rohár #define MVEBU_NB_RESET_UART_N (1 << 3) 62*a4d35ff3SPali Rohár #define MVEBU_NB_RESET_XTL_N (1 << 4) 63*a4d35ff3SPali Rohár #define MVEBU_NB_RESET_I2C2_N (1 << 5) 64*a4d35ff3SPali Rohár #define MVEBU_NB_RESET_UART2_N (1 << 6) 65*a4d35ff3SPali Rohár #define MVEBU_NB_RESET_AVS_N (1 << 7) 66*a4d35ff3SPali Rohár #define MVEBU_NB_RESET_DDR_N (1 << 10) 67*a4d35ff3SPali Rohár #define MVEBU_NB_RESET_SETM_N (1 << 11) 68*a4d35ff3SPali Rohár #define MVEBU_NB_RESET_DMA_N (1 << 12) 69*a4d35ff3SPali Rohár #define MVEBU_NB_RESET_TSECM_N (1 << 13) 70*a4d35ff3SPali Rohár #define MVEBU_NB_RESET_SDIO_N (1 << 14) 71*a4d35ff3SPali Rohár #define MVEBU_NB_RESET_SATA_N (1 << 15) 72*a4d35ff3SPali Rohár #define MVEBU_NB_RESET_PWRMGT_N (1 << 16) 73*a4d35ff3SPali Rohár #define MVEBU_NB_RESET_OTP_N (1 << 17) 74*a4d35ff3SPali Rohár #define MVEBU_NB_RESET_EIP_N (1 << 18) 75*a4d35ff3SPali Rohár #define MVEBU_SB_RESET_REG (MVEBU_REGS_BASE + 0x18600) 76*a4d35ff3SPali Rohár #define MVEBU_SB_RESET_MCIPHY (1 << 1) 77*a4d35ff3SPali Rohár #define MVEBU_SB_RESET_SDIO_N (1 << 2) 78*a4d35ff3SPali Rohár #define MVEBU_SB_RESET_PCIE_N (1 << 3) 79*a4d35ff3SPali Rohár #define MVEBU_SB_RESET_GBE1_N (1 << 4) 80*a4d35ff3SPali Rohár #define MVEBU_SB_RESET_GBE0_N (1 << 5) 81*a4d35ff3SPali Rohár #define MVEBU_SB_RESET_USB2PHY (1 << 6) 82*a4d35ff3SPali Rohár #define MVEBU_SB_RESET_USB2HPHY (1 << 7) 83*a4d35ff3SPali Rohár #define MVEBU_SB_RESET_MCI_N (1 << 8) 84*a4d35ff3SPali Rohár #define MVEBU_SB_RESET_PWRMGT_N (1 << 9) 85*a4d35ff3SPali Rohár #define MVEBU_SB_RESET_EBM_N (1 << 10) 86*a4d35ff3SPali Rohár #define MVEBU_SB_RESET_OTP_N (1 << 11) 87*a4d35ff3SPali Rohár 88*a4d35ff3SPali Rohár /***************************************************************************** 89b5c850d4SMarcin Wojtas * North and south bridge register base 90b5c850d4SMarcin Wojtas ***************************************************************************** 91b5c850d4SMarcin Wojtas */ 92b5c850d4SMarcin Wojtas #define MVEBU_NB_REGS_BASE (MVEBU_REGS_BASE + 0x13000) 93b5c850d4SMarcin Wojtas #define MVEBU_SB_REGS_BASE (MVEBU_REGS_BASE + 0x18000) 94b5c850d4SMarcin Wojtas 95b5c850d4SMarcin Wojtas /***************************************************************************** 96b5c850d4SMarcin Wojtas * GPIO registers related constants 97b5c850d4SMarcin Wojtas ***************************************************************************** 98b5c850d4SMarcin Wojtas */ 99b5c850d4SMarcin Wojtas /* North and south bridge GPIO register base address */ 100b5c850d4SMarcin Wojtas #define MVEBU_NB_GPIO_REG_BASE (MVEBU_NB_REGS_BASE + 0x800) 101b5c850d4SMarcin Wojtas #define MVEBU_NB_GPIO_IRQ_REG_BASE (MVEBU_NB_REGS_BASE + 0xC00) 102b5c850d4SMarcin Wojtas #define MVEBU_SB_GPIO_REG_BASE (MVEBU_SB_REGS_BASE + 0x800) 103b5c850d4SMarcin Wojtas #define MVEBU_SB_GPIO_IRQ_REG_BASE (MVEBU_SB_REGS_BASE + 0xC00) 104b5c850d4SMarcin Wojtas #define MVEBU_NB_SB_IRQ_REG_BASE (MVEBU_REGS_BASE + 0x8A00) 105b5c850d4SMarcin Wojtas 106b5c850d4SMarcin Wojtas /* North Bridge GPIO selection register */ 107b5c850d4SMarcin Wojtas #define MVEBU_NB_GPIO_SEL_REG (MVEBU_NB_GPIO_REG_BASE + 0x30) 108b5c850d4SMarcin Wojtas #define MVEBU_NB_GPIO_OUTPUT_EN_HIGH_REG (MVEBU_NB_GPIO_REG_BASE + 0x04) 109b5c850d4SMarcin Wojtas /* I2C1 GPIO Enable bit offset */ 110b5c850d4SMarcin Wojtas #define MVEBU_GPIO_TW1_GPIO_EN_OFF (10) 111b5c850d4SMarcin Wojtas /* SPI pins mode bit offset */ 112b5c850d4SMarcin Wojtas #define MVEBU_GPIO_NB_SPI_PIN_MODE_OFF (28) 113b5c850d4SMarcin Wojtas 114b5c850d4SMarcin Wojtas /***************************************************************************** 115b5c850d4SMarcin Wojtas * DRAM registers related constants 116b5c850d4SMarcin Wojtas ***************************************************************************** 117b5c850d4SMarcin Wojtas */ 118b5c850d4SMarcin Wojtas #define MVEBU_DRAM_REG_BASE (MVEBU_REGS_BASE) 119b5c850d4SMarcin Wojtas 120b5c850d4SMarcin Wojtas /***************************************************************************** 121b5c850d4SMarcin Wojtas * SB wake-up registers related constants 122b5c850d4SMarcin Wojtas ***************************************************************************** 123b5c850d4SMarcin Wojtas */ 124b5c850d4SMarcin Wojtas #define MVEBU_SB_WAKEUP_REG_BASE (MVEBU_REGS_BASE + 0x19000) 125b5c850d4SMarcin Wojtas 126b5c850d4SMarcin Wojtas /***************************************************************************** 127b5c850d4SMarcin Wojtas * PMSU registers related constants 128b5c850d4SMarcin Wojtas ***************************************************************************** 129b5c850d4SMarcin Wojtas */ 130b5c850d4SMarcin Wojtas #define MVEBU_PMSU_REG_BASE (MVEBU_REGS_BASE + 0x14000) 131b5c850d4SMarcin Wojtas 132b5c850d4SMarcin Wojtas /***************************************************************************** 133b5c850d4SMarcin Wojtas * North Bridge Step-Down Registers 134b5c850d4SMarcin Wojtas ***************************************************************************** 135b5c850d4SMarcin Wojtas */ 136b5c850d4SMarcin Wojtas #define MVEBU_NB_STEP_DOWN_REG_BASE (MVEBU_REGS_BASE + 0x12800) 137b5c850d4SMarcin Wojtas 138b5c850d4SMarcin Wojtas /***************************************************************************** 139b5c850d4SMarcin Wojtas * DRAM CS memory map register base 140b5c850d4SMarcin Wojtas ***************************************************************************** 141b5c850d4SMarcin Wojtas */ 142b5c850d4SMarcin Wojtas #define MVEBU_CS_MMAP_REG_BASE (MVEBU_REGS_BASE + 0x200) 143b5c850d4SMarcin Wojtas 144b5c850d4SMarcin Wojtas /***************************************************************************** 145b5c850d4SMarcin Wojtas * CPU decoder window registers related constants 146b5c850d4SMarcin Wojtas ***************************************************************************** 147b5c850d4SMarcin Wojtas */ 148b5c850d4SMarcin Wojtas #define MVEBU_CPU_DEC_WIN_REG_BASE (MVEBU_REGS_BASE + 0xCF00) 149b5c850d4SMarcin Wojtas 150b5c850d4SMarcin Wojtas /***************************************************************************** 151b5c850d4SMarcin Wojtas * AVS registers related constants 152b5c850d4SMarcin Wojtas ***************************************************************************** 153b5c850d4SMarcin Wojtas */ 154b5c850d4SMarcin Wojtas #define MVEBU_AVS_REG_BASE (MVEBU_REGS_BASE + 0x11500) 155b5c850d4SMarcin Wojtas 156b5c850d4SMarcin Wojtas 157b5c850d4SMarcin Wojtas /***************************************************************************** 158b5c850d4SMarcin Wojtas * AVS registers related constants 159b5c850d4SMarcin Wojtas ***************************************************************************** 160b5c850d4SMarcin Wojtas */ 161b5c850d4SMarcin Wojtas #define MVEBU_COMPHY_REG_BASE (MVEBU_REGS_BASE + 0x18300) 162b5c850d4SMarcin Wojtas 163d9243f26SMarek Behún /***************************************************************************** 164d9243f26SMarek Behún * Cortex-M3 Secure Processor Mailbox constants 165d9243f26SMarek Behún ***************************************************************************** 166d9243f26SMarek Behún */ 167d9243f26SMarek Behún #define MVEBU_RWTM_REG_BASE (MVEBU_REGS_BASE + 0xB0000) 168d9243f26SMarek Behún 169b5c850d4SMarcin Wojtas #endif /* A3700_PLAT_DEF_H */ 170