19d82ef26SLoh Tien Hock# 242d4d3baSArvind Ram Prakash# Copyright (c) 2019-2023, ARM Limited and Contributors. All rights reserved. 37ac7dadbSSieu Mun Tang# Copyright (c) 2019-2023, Intel Corporation. All rights reserved. 4d1c58d86SGirisha Dengi# Copyright (c) 2024-2025, Altera Corporation. All rights reserved. 59d82ef26SLoh Tien Hock# 69d82ef26SLoh Tien Hock# SPDX-License-Identifier: BSD-3-Clause 79d82ef26SLoh Tien Hock# 89d82ef26SLoh Tien Hock 99d82ef26SLoh Tien HockPLAT_INCLUDES := \ 109d82ef26SLoh Tien Hock -Iplat/intel/soc/stratix10/include/ \ 113f7b1490SHadi Asyrafi -Iplat/intel/soc/common/drivers/ \ 123f7b1490SHadi Asyrafi -Iplat/intel/soc/common/include/ 139d82ef26SLoh Tien Hock 145a32a033SAbdul Halim, Muhammad Hadi Asyrafi# Include GICv2 driver files 155a32a033SAbdul Halim, Muhammad Hadi Asyrafiinclude drivers/arm/gic/v2/gicv2.mk 165a32a033SAbdul Halim, Muhammad Hadi AsyrafiAGX_GICv2_SOURCES := \ 175a32a033SAbdul Halim, Muhammad Hadi Asyrafi ${GICV2_SOURCES} \ 185a32a033SAbdul Halim, Muhammad Hadi Asyrafi plat/common/plat_gicv2.c 195a32a033SAbdul Halim, Muhammad Hadi Asyrafi 205a32a033SAbdul Halim, Muhammad Hadi Asyrafi 219d82ef26SLoh Tien HockPLAT_BL_COMMON_SOURCES := \ 225a32a033SAbdul Halim, Muhammad Hadi Asyrafi ${AGX_GICv2_SOURCES} \ 239d82ef26SLoh Tien Hock drivers/delay_timer/delay_timer.c \ 249d82ef26SLoh Tien Hock drivers/delay_timer/generic_delay_timer.c \ 259d82ef26SLoh Tien Hock drivers/ti/uart/aarch64/16550_console.S \ 261520b5d6SHadi Asyrafi lib/xlat_tables/aarch64/xlat_tables.c \ 271520b5d6SHadi Asyrafi lib/xlat_tables/xlat_tables_common.c \ 283f7b1490SHadi Asyrafi plat/intel/soc/common/aarch64/platform_common.c \ 29d96e7cdaSChee Hong Ang plat/intel/soc/common/aarch64/plat_helpers.S \ 307ac7dadbSSieu Mun Tang plat/intel/soc/common/drivers/ccu/ncore_ccu.c \ 31*6fcd047bSJit Loon Lim plat/intel/soc/common/lib/utils/alignment_utils.c \ 32ae19fef3SAbdul Halim, Muhammad Hadi Asyrafi plat/intel/soc/common/socfpga_delay_timer.c \ 33ae19fef3SAbdul Halim, Muhammad Hadi Asyrafi plat/intel/soc/common/soc/socfpga_firewall.c 349d82ef26SLoh Tien Hock 359d82ef26SLoh Tien HockBL2_SOURCES += \ 361520b5d6SHadi Asyrafi common/desc_image_load.c \ 379d82ef26SLoh Tien Hock drivers/mmc/mmc.c \ 381520b5d6SHadi Asyrafi drivers/intel/soc/stratix10/io/s10_memmap_qspi.c \ 399d82ef26SLoh Tien Hock drivers/io/io_storage.c \ 409d82ef26SLoh Tien Hock drivers/io/io_block.c \ 419d82ef26SLoh Tien Hock drivers/io/io_fip.c \ 421520b5d6SHadi Asyrafi drivers/partition/partition.c \ 431520b5d6SHadi Asyrafi drivers/partition/gpt.c \ 441520b5d6SHadi Asyrafi drivers/synopsys/emmc/dw_mmc.c \ 459d82ef26SLoh Tien Hock lib/cpus/aarch64/cortex_a53.S \ 461520b5d6SHadi Asyrafi plat/intel/soc/stratix10/bl2_plat_setup.c \ 471520b5d6SHadi Asyrafi plat/intel/soc/stratix10/soc/s10_clock_manager.c \ 481520b5d6SHadi Asyrafi plat/intel/soc/stratix10/soc/s10_memory_controller.c \ 49bb0fcc7eSSieu Mun Tang plat/intel/soc/stratix10/soc/s10_mmc.c \ 501520b5d6SHadi Asyrafi plat/intel/soc/stratix10/soc/s10_pinmux.c \ 511520b5d6SHadi Asyrafi plat/intel/soc/common/bl2_plat_mem_params_desc.c \ 521520b5d6SHadi Asyrafi plat/intel/soc/common/socfpga_image_load.c \ 531520b5d6SHadi Asyrafi plat/intel/soc/common/socfpga_storage.c \ 54d603fd30STien Hock, Loh plat/intel/soc/common/soc/socfpga_emac.c \ 551520b5d6SHadi Asyrafi plat/intel/soc/common/soc/socfpga_handoff.c \ 56d09adcbaSHadi Asyrafi plat/intel/soc/common/soc/socfpga_mailbox.c \ 57391eeeefSHadi Asyrafi plat/intel/soc/common/soc/socfpga_reset_manager.c \ 58bf719f66SHadi Asyrafi plat/intel/soc/common/drivers/qspi/cadence_qspi.c \ 5968bb3e83SJit Loon Lim plat/intel/soc/common/drivers/ddr/ddr.c \ 60bf719f66SHadi Asyrafi plat/intel/soc/common/drivers/wdt/watchdog.c 619d82ef26SLoh Tien Hock 624f53bd29SRohit Nerinclude lib/zlib/zlib.mk 634f53bd29SRohit NerPLAT_INCLUDES += -Ilib/zlib 644f53bd29SRohit NerBL2_SOURCES += $(ZLIB_SOURCES) 654f53bd29SRohit Ner 661520b5d6SHadi AsyrafiBL31_SOURCES += \ 671520b5d6SHadi Asyrafi drivers/arm/cci/cci.c \ 681cf55abaSTien Hock, Loh lib/cpus/aarch64/aem_generic.S \ 691cf55abaSTien Hock, Loh lib/cpus/aarch64/cortex_a53.S \ 701cf55abaSTien Hock, Loh plat/common/plat_psci_common.c \ 71f65bdf3aSBenjaminLimJL plat/intel/soc/stratix10/soc/s10_clock_manager.c \ 721cf55abaSTien Hock, Loh plat/intel/soc/stratix10/bl31_plat_setup.c \ 73c76d4239SHadi Asyrafi plat/intel/soc/common/socfpga_psci.c \ 741520b5d6SHadi Asyrafi plat/intel/soc/common/socfpga_sip_svc.c \ 75ad47f142SSieu Mun Tang plat/intel/soc/common/socfpga_sip_svc_v2.c \ 76d8820789SHadi Asyrafi plat/intel/soc/common/socfpga_topology.c \ 77c703d752SSieu Mun Tang plat/intel/soc/common/sip/socfpga_sip_ecc.c \ 78286b96f4SSieu Mun Tang plat/intel/soc/common/sip/socfpga_sip_fcs.c \ 791520b5d6SHadi Asyrafi plat/intel/soc/common/soc/socfpga_mailbox.c \ 809c8f3af5SHadi Asyrafi plat/intel/soc/common/soc/socfpga_reset_manager.c 819d82ef26SLoh Tien Hock 82ef8b05f5SSieu Mun Tang# Don't have the Linux kernel as a BL33 image by default 83ef8b05f5SSieu Mun TangARM_LINUX_KERNEL_AS_BL33 := 0 84ef8b05f5SSieu Mun Tang$(eval $(call assert_boolean,ARM_LINUX_KERNEL_AS_BL33)) 85ef8b05f5SSieu Mun Tang$(eval $(call add_define,ARM_LINUX_KERNEL_AS_BL33)) 8632a87d44SJit Loon Lim$(eval $(call add_define,ARM_PRELOADED_DTB_BASE)) 8732a87d44SJit Loon Lim 88ef8b05f5SSieu Mun Tang# Configs for Boot Source 89ef8b05f5SSieu Mun TangSOCFPGA_BOOT_SOURCE_SDMMC ?= 0 90ef8b05f5SSieu Mun TangSOCFPGA_BOOT_SOURCE_QSPI ?= 0 91ef8b05f5SSieu Mun TangSOCFPGA_BOOT_SOURCE_NAND ?= 0 92ef8b05f5SSieu Mun Tang 93ef8b05f5SSieu Mun Tang$(eval $(call assert_booleans,\ 94ef8b05f5SSieu Mun Tang $(sort \ 95ef8b05f5SSieu Mun Tang SOCFPGA_BOOT_SOURCE_SDMMC \ 96ef8b05f5SSieu Mun Tang SOCFPGA_BOOT_SOURCE_QSPI \ 97ef8b05f5SSieu Mun Tang SOCFPGA_BOOT_SOURCE_NAND \ 98ef8b05f5SSieu Mun Tang))) 99ef8b05f5SSieu Mun Tang$(eval $(call add_defines,\ 100ef8b05f5SSieu Mun Tang $(sort \ 101ef8b05f5SSieu Mun Tang SOCFPGA_BOOT_SOURCE_SDMMC \ 102ef8b05f5SSieu Mun Tang SOCFPGA_BOOT_SOURCE_QSPI \ 103ef8b05f5SSieu Mun Tang SOCFPGA_BOOT_SOURCE_NAND \ 104ef8b05f5SSieu Mun Tang))) 105ef8b05f5SSieu Mun Tang 1069d82ef26SLoh Tien HockPROGRAMMABLE_RESET_ADDRESS := 0 10742d4d3baSArvind Ram PrakashRESET_TO_BL2 := 1 1081cf55abaSTien Hock, LohUSE_COHERENT_MEM := 1 109d1c58d86SGirisha Dengi 110d1c58d86SGirisha Dengi#To get the TF-A version via SMC calls 111d1c58d86SGirisha DengiDEFINES += -DVERSION_MAJOR=${VERSION_MAJOR} 112d1c58d86SGirisha DengiDEFINES += -DVERSION_MINOR=${VERSION_MINOR} 113d1c58d86SGirisha DengiDEFINES += -DVERSION_PATCH=${VERSION_PATCH} 114