11cf55abaSTien Hock, Loh /* 27f56f240SChee Hong Ang * Copyright (c) 2019-2020, ARM Limited and Contributors. All rights reserved. 3ae19fef3SAbdul Halim, Muhammad Hadi Asyrafi * Copyright (c) 2019-2022, Intel Corporation. All rights reserved. 4*204d5e67SSieu Mun Tang * Copyright (c) 2025, Altera Corporation. All rights reserved. 51cf55abaSTien Hock, Loh * 61cf55abaSTien Hock, Loh * SPDX-License-Identifier: BSD-3-Clause 71cf55abaSTien Hock, Loh */ 81cf55abaSTien Hock, Loh 91cf55abaSTien Hock, Loh #include <arch.h> 101cf55abaSTien Hock, Loh #include <arch_helpers.h> 111520b5d6SHadi Asyrafi #include <assert.h> 121cf55abaSTien Hock, Loh #include <common/bl_common.h> 131cf55abaSTien Hock, Loh #include <drivers/arm/gicv2.h> 141cf55abaSTien Hock, Loh #include <drivers/ti/uart/uart_16550.h> 151cf55abaSTien Hock, Loh #include <lib/xlat_tables/xlat_tables.h> 161cf55abaSTien Hock, Loh #include <lib/mmio.h> 171cf55abaSTien Hock, Loh #include <plat/common/platform.h> 181cf55abaSTien Hock, Loh #include <platform_def.h> 191cf55abaSTien Hock, Loh 20e1f97d9cSHadi Asyrafi #include "socfpga_mailbox.h" 21ae19fef3SAbdul Halim, Muhammad Hadi Asyrafi #include "socfpga_noc.h" 22e9b5e360SHadi Asyrafi #include "socfpga_private.h" 23391eeeefSHadi Asyrafi #include "socfpga_reset_manager.h" 2420335ca8SHadi Asyrafi #include "socfpga_system_manager.h" 251cf55abaSTien Hock, Loh #include "s10_memory_controller.h" 261cf55abaSTien Hock, Loh #include "s10_pinmux.h" 271cf55abaSTien Hock, Loh #include "s10_clock_manager.h" 281cf55abaSTien Hock, Loh 29391eeeefSHadi Asyrafi 301cf55abaSTien Hock, Loh static entry_point_info_t bl32_image_ep_info; 311cf55abaSTien Hock, Loh static entry_point_info_t bl33_image_ep_info; 321cf55abaSTien Hock, Loh 331cf55abaSTien Hock, Loh entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type) 341cf55abaSTien Hock, Loh { 351cf55abaSTien Hock, Loh entry_point_info_t *next_image_info; 361cf55abaSTien Hock, Loh 371cf55abaSTien Hock, Loh next_image_info = (type == NON_SECURE) ? 381cf55abaSTien Hock, Loh &bl33_image_ep_info : &bl32_image_ep_info; 391cf55abaSTien Hock, Loh 401cf55abaSTien Hock, Loh /* None of the images on this platform can have 0x0 as the entrypoint */ 411cf55abaSTien Hock, Loh if (next_image_info->pc) 421cf55abaSTien Hock, Loh return next_image_info; 431cf55abaSTien Hock, Loh else 441cf55abaSTien Hock, Loh return NULL; 451cf55abaSTien Hock, Loh } 461cf55abaSTien Hock, Loh 471cf55abaSTien Hock, Loh void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, 481cf55abaSTien Hock, Loh u_register_t arg2, u_register_t arg3) 491cf55abaSTien Hock, Loh { 5098964f05SAndre Przywara static console_t console; 511cf55abaSTien Hock, Loh 527f56f240SChee Hong Ang mmio_write_64(PLAT_SEC_ENTRY, PLAT_SEC_WARM_ENTRY); 537f56f240SChee Hong Ang 54447e699fSBoon Khai Ng console_16550_register(PLAT_INTEL_UART_BASE, PLAT_UART_CLOCK, 55447e699fSBoon Khai Ng PLAT_BAUDRATE, &console); 561cf55abaSTien Hock, Loh /* 571cf55abaSTien Hock, Loh * Check params passed from BL31 should not be NULL, 581cf55abaSTien Hock, Loh */ 591cf55abaSTien Hock, Loh void *from_bl2 = (void *) arg0; 601cf55abaSTien Hock, Loh 611cf55abaSTien Hock, Loh bl_params_t *params_from_bl2 = (bl_params_t *)from_bl2; 621cf55abaSTien Hock, Loh assert(params_from_bl2 != NULL); 631cf55abaSTien Hock, Loh 641cf55abaSTien Hock, Loh /* 651cf55abaSTien Hock, Loh * Copy BL32 (if populated by BL31) and BL33 entry point information. 661cf55abaSTien Hock, Loh * They are stored in Secure RAM, in BL31's address space. 671cf55abaSTien Hock, Loh */ 681cf55abaSTien Hock, Loh 6923f31d39SHadi Asyrafi if (params_from_bl2->h.type == PARAM_BL_PARAMS && 7023f31d39SHadi Asyrafi params_from_bl2->h.version >= VERSION_2) { 7123f31d39SHadi Asyrafi 721cf55abaSTien Hock, Loh bl_params_node_t *bl_params = params_from_bl2->head; 731cf55abaSTien Hock, Loh 741cf55abaSTien Hock, Loh while (bl_params) { 751cf55abaSTien Hock, Loh if (bl_params->image_id == BL33_IMAGE_ID) 761cf55abaSTien Hock, Loh bl33_image_ep_info = *bl_params->ep_info; 771cf55abaSTien Hock, Loh 781cf55abaSTien Hock, Loh bl_params = bl_params->next_params_info; 791cf55abaSTien Hock, Loh } 8023f31d39SHadi Asyrafi } else { 8123f31d39SHadi Asyrafi struct socfpga_bl31_params *arg_from_bl2 = 8223f31d39SHadi Asyrafi (struct socfpga_bl31_params *) from_bl2; 8323f31d39SHadi Asyrafi 8423f31d39SHadi Asyrafi assert(arg_from_bl2->h.type == PARAM_BL31); 8523f31d39SHadi Asyrafi assert(arg_from_bl2->h.version >= VERSION_1); 8623f31d39SHadi Asyrafi 8723f31d39SHadi Asyrafi bl32_image_ep_info = *arg_from_bl2->bl32_ep_info; 8823f31d39SHadi Asyrafi bl33_image_ep_info = *arg_from_bl2->bl33_ep_info; 8923f31d39SHadi Asyrafi } 901cf55abaSTien Hock, Loh SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE); 911cf55abaSTien Hock, Loh } 921cf55abaSTien Hock, Loh 931cf55abaSTien Hock, Loh static const interrupt_prop_t s10_interrupt_props[] = { 94328718f2SHadi Asyrafi PLAT_INTEL_SOCFPGA_G1S_IRQ_PROPS(GICV2_INTR_GROUP0), 95328718f2SHadi Asyrafi PLAT_INTEL_SOCFPGA_G0_IRQ_PROPS(GICV2_INTR_GROUP0) 961cf55abaSTien Hock, Loh }; 971cf55abaSTien Hock, Loh 981cf55abaSTien Hock, Loh static unsigned int target_mask_array[PLATFORM_CORE_COUNT]; 991cf55abaSTien Hock, Loh 1001cf55abaSTien Hock, Loh static const gicv2_driver_data_t plat_gicv2_gic_data = { 101328718f2SHadi Asyrafi .gicd_base = PLAT_INTEL_SOCFPGA_GICD_BASE, 102328718f2SHadi Asyrafi .gicc_base = PLAT_INTEL_SOCFPGA_GICC_BASE, 1031cf55abaSTien Hock, Loh .interrupt_props = s10_interrupt_props, 1041cf55abaSTien Hock, Loh .interrupt_props_num = ARRAY_SIZE(s10_interrupt_props), 1051cf55abaSTien Hock, Loh .target_masks = target_mask_array, 1061cf55abaSTien Hock, Loh .target_masks_num = ARRAY_SIZE(target_mask_array), 1071cf55abaSTien Hock, Loh }; 1081cf55abaSTien Hock, Loh 1091cf55abaSTien Hock, Loh /******************************************************************************* 1101cf55abaSTien Hock, Loh * Perform any BL3-1 platform setup code 1111cf55abaSTien Hock, Loh ******************************************************************************/ 1121cf55abaSTien Hock, Loh void bl31_platform_setup(void) 1131cf55abaSTien Hock, Loh { 114d96e7cdaSChee Hong Ang socfpga_delay_timer_init(); 115d96e7cdaSChee Hong Ang 1161cf55abaSTien Hock, Loh /* Initialize the gic cpu and distributor interfaces */ 1171cf55abaSTien Hock, Loh gicv2_driver_init(&plat_gicv2_gic_data); 1181cf55abaSTien Hock, Loh gicv2_distif_init(); 1191cf55abaSTien Hock, Loh gicv2_pcpu_distif_init(); 1201cf55abaSTien Hock, Loh gicv2_cpuif_enable(); 1212db1e766SHadi Asyrafi 1222db1e766SHadi Asyrafi /* Signal secondary CPUs to jump to BL31 (BL2 = U-boot SPL) */ 1232db1e766SHadi Asyrafi mmio_write_64(PLAT_CPU_RELEASE_ADDR, 1242db1e766SHadi Asyrafi (uint64_t)plat_secondary_cpus_bl31_entry); 125e1f97d9cSHadi Asyrafi 126*204d5e67SSieu Mun Tang #if SIP_SVC_V3 127*204d5e67SSieu Mun Tang /* 128*204d5e67SSieu Mun Tang * Re-initialize the mailbox to include V3 specific routines. 129*204d5e67SSieu Mun Tang * In V3, this re-initialize is required because prior to BL31, U-Boot 130*204d5e67SSieu Mun Tang * SPL has its own mailbox settings and this initialization will 131*204d5e67SSieu Mun Tang * override to those settings as required by the V3 framework. 132*204d5e67SSieu Mun Tang */ 133*204d5e67SSieu Mun Tang mailbox_init(); 134*204d5e67SSieu Mun Tang #endif 135*204d5e67SSieu Mun Tang 136e1f97d9cSHadi Asyrafi mailbox_hps_stage_notify(HPS_EXECUTION_STATE_SSBL); 1371cf55abaSTien Hock, Loh } 1381cf55abaSTien Hock, Loh 1391cf55abaSTien Hock, Loh const mmap_region_t plat_stratix10_mmap[] = { 140600db4e3SHadi Asyrafi MAP_REGION_FLAT(DRAM_BASE, DRAM_SIZE, 141600db4e3SHadi Asyrafi MT_MEMORY | MT_RW | MT_NS), 142600db4e3SHadi Asyrafi MAP_REGION_FLAT(DEVICE1_BASE, DEVICE1_SIZE, 143600db4e3SHadi Asyrafi MT_DEVICE | MT_RW | MT_NS), 144600db4e3SHadi Asyrafi MAP_REGION_FLAT(DEVICE2_BASE, DEVICE2_SIZE, 145600db4e3SHadi Asyrafi MT_DEVICE | MT_RW | MT_SECURE), 1461cf55abaSTien Hock, Loh MAP_REGION_FLAT(OCRAM_BASE, OCRAM_SIZE, 1471cf55abaSTien Hock, Loh MT_NON_CACHEABLE | MT_RW | MT_SECURE), 1481cf55abaSTien Hock, Loh MAP_REGION_FLAT(DEVICE3_BASE, DEVICE3_SIZE, 1491cf55abaSTien Hock, Loh MT_DEVICE | MT_RW | MT_SECURE), 150600db4e3SHadi Asyrafi MAP_REGION_FLAT(MEM64_BASE, MEM64_SIZE, 151600db4e3SHadi Asyrafi MT_DEVICE | MT_RW | MT_NS), 152600db4e3SHadi Asyrafi MAP_REGION_FLAT(DEVICE4_BASE, DEVICE4_SIZE, 153600db4e3SHadi Asyrafi MT_DEVICE | MT_RW | MT_NS), 154600db4e3SHadi Asyrafi {0} 1551cf55abaSTien Hock, Loh }; 1561cf55abaSTien Hock, Loh 1571cf55abaSTien Hock, Loh /******************************************************************************* 1581cf55abaSTien Hock, Loh * Perform the very early platform specific architectural setup here. At the 1591b491eeaSElyes Haouas * moment this is only initializes the mmu in a quick and dirty way. 1601cf55abaSTien Hock, Loh ******************************************************************************/ 1611cf55abaSTien Hock, Loh void bl31_plat_arch_setup(void) 1621cf55abaSTien Hock, Loh { 1631cf55abaSTien Hock, Loh const mmap_region_t bl_regions[] = { 1641cf55abaSTien Hock, Loh MAP_REGION_FLAT(BL31_BASE, BL31_END - BL31_BASE, 1651cf55abaSTien Hock, Loh MT_MEMORY | MT_RW | MT_SECURE), 1661cf55abaSTien Hock, Loh MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE, 1671cf55abaSTien Hock, Loh MT_CODE | MT_SECURE), 1681cf55abaSTien Hock, Loh MAP_REGION_FLAT(BL_RO_DATA_BASE, 1691cf55abaSTien Hock, Loh BL_RO_DATA_END - BL_RO_DATA_BASE, 1701cf55abaSTien Hock, Loh MT_RO_DATA | MT_SECURE), 1711cf55abaSTien Hock, Loh #if USE_COHERENT_MEM 1721cf55abaSTien Hock, Loh MAP_REGION_FLAT(BL_COHERENT_RAM_BASE, 1731cf55abaSTien Hock, Loh BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE, 1741cf55abaSTien Hock, Loh MT_DEVICE | MT_RW | MT_SECURE), 1751cf55abaSTien Hock, Loh #endif 176600db4e3SHadi Asyrafi {0} 1771cf55abaSTien Hock, Loh }; 1781cf55abaSTien Hock, Loh 1791cf55abaSTien Hock, Loh setup_page_tables(bl_regions, plat_stratix10_mmap); 1801cf55abaSTien Hock, Loh enable_mmu_el3(0); 1811cf55abaSTien Hock, Loh } 1821cf55abaSTien Hock, Loh 183