1*1cf55abaSTien Hock, Loh /* 2*1cf55abaSTien Hock, Loh * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved. 3*1cf55abaSTien Hock, Loh * 4*1cf55abaSTien Hock, Loh * SPDX-License-Identifier: BSD-3-Clause 5*1cf55abaSTien Hock, Loh */ 6*1cf55abaSTien Hock, Loh 7*1cf55abaSTien Hock, Loh #include <assert.h> 8*1cf55abaSTien Hock, Loh #include <arch.h> 9*1cf55abaSTien Hock, Loh #include <arch_helpers.h> 10*1cf55abaSTien Hock, Loh #include <common/bl_common.h> 11*1cf55abaSTien Hock, Loh #include <common/debug.h> 12*1cf55abaSTien Hock, Loh #include <drivers/console.h> 13*1cf55abaSTien Hock, Loh #include <drivers/delay_timer.h> 14*1cf55abaSTien Hock, Loh #include <drivers/arm/gic_common.h> 15*1cf55abaSTien Hock, Loh #include <drivers/arm/gicv2.h> 16*1cf55abaSTien Hock, Loh #include <drivers/ti/uart/uart_16550.h> 17*1cf55abaSTien Hock, Loh #include <drivers/generic_delay_timer.h> 18*1cf55abaSTien Hock, Loh #include <drivers/arm/gicv2.h> 19*1cf55abaSTien Hock, Loh #include <s10_mailbox.h> 20*1cf55abaSTien Hock, Loh #include <lib/xlat_tables/xlat_tables.h> 21*1cf55abaSTien Hock, Loh #include <lib/mmio.h> 22*1cf55abaSTien Hock, Loh #include <plat/common/platform.h> 23*1cf55abaSTien Hock, Loh #include <platform_def.h> 24*1cf55abaSTien Hock, Loh #include <platform_private.h> 25*1cf55abaSTien Hock, Loh 26*1cf55abaSTien Hock, Loh #include "aarch64/stratix10_private.h" 27*1cf55abaSTien Hock, Loh #include "s10_handoff.h" 28*1cf55abaSTien Hock, Loh #include "s10_reset_manager.h" 29*1cf55abaSTien Hock, Loh #include "s10_memory_controller.h" 30*1cf55abaSTien Hock, Loh #include "s10_pinmux.h" 31*1cf55abaSTien Hock, Loh #include "s10_clock_manager.h" 32*1cf55abaSTien Hock, Loh #include "s10_system_manager.h" 33*1cf55abaSTien Hock, Loh 34*1cf55abaSTien Hock, Loh static entry_point_info_t bl32_image_ep_info; 35*1cf55abaSTien Hock, Loh static entry_point_info_t bl33_image_ep_info; 36*1cf55abaSTien Hock, Loh 37*1cf55abaSTien Hock, Loh entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type) 38*1cf55abaSTien Hock, Loh { 39*1cf55abaSTien Hock, Loh entry_point_info_t *next_image_info; 40*1cf55abaSTien Hock, Loh 41*1cf55abaSTien Hock, Loh next_image_info = (type == NON_SECURE) ? 42*1cf55abaSTien Hock, Loh &bl33_image_ep_info : &bl32_image_ep_info; 43*1cf55abaSTien Hock, Loh 44*1cf55abaSTien Hock, Loh /* None of the images on this platform can have 0x0 as the entrypoint */ 45*1cf55abaSTien Hock, Loh if (next_image_info->pc) 46*1cf55abaSTien Hock, Loh return next_image_info; 47*1cf55abaSTien Hock, Loh else 48*1cf55abaSTien Hock, Loh return NULL; 49*1cf55abaSTien Hock, Loh } 50*1cf55abaSTien Hock, Loh 51*1cf55abaSTien Hock, Loh void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, 52*1cf55abaSTien Hock, Loh u_register_t arg2, u_register_t arg3) 53*1cf55abaSTien Hock, Loh { 54*1cf55abaSTien Hock, Loh static console_16550_t console; 55*1cf55abaSTien Hock, Loh 56*1cf55abaSTien Hock, Loh console_16550_register(PLAT_UART0_BASE, PLAT_UART_CLOCK, PLAT_BAUDRATE, 57*1cf55abaSTien Hock, Loh &console); 58*1cf55abaSTien Hock, Loh /* 59*1cf55abaSTien Hock, Loh * Check params passed from BL31 should not be NULL, 60*1cf55abaSTien Hock, Loh */ 61*1cf55abaSTien Hock, Loh void *from_bl2 = (void *) arg0; 62*1cf55abaSTien Hock, Loh 63*1cf55abaSTien Hock, Loh bl_params_t *params_from_bl2 = (bl_params_t *)from_bl2; 64*1cf55abaSTien Hock, Loh 65*1cf55abaSTien Hock, Loh assert(params_from_bl2 != NULL); 66*1cf55abaSTien Hock, Loh assert(params_from_bl2->h.type == PARAM_BL_PARAMS); 67*1cf55abaSTien Hock, Loh assert(params_from_bl2->h.version >= VERSION_2); 68*1cf55abaSTien Hock, Loh 69*1cf55abaSTien Hock, Loh /* 70*1cf55abaSTien Hock, Loh * Copy BL32 (if populated by BL31) and BL33 entry point information. 71*1cf55abaSTien Hock, Loh * They are stored in Secure RAM, in BL31's address space. 72*1cf55abaSTien Hock, Loh */ 73*1cf55abaSTien Hock, Loh 74*1cf55abaSTien Hock, Loh bl_params_node_t *bl_params = params_from_bl2->head; 75*1cf55abaSTien Hock, Loh 76*1cf55abaSTien Hock, Loh while (bl_params) { 77*1cf55abaSTien Hock, Loh if (bl_params->image_id == BL33_IMAGE_ID) 78*1cf55abaSTien Hock, Loh bl33_image_ep_info = *bl_params->ep_info; 79*1cf55abaSTien Hock, Loh 80*1cf55abaSTien Hock, Loh bl_params = bl_params->next_params_info; 81*1cf55abaSTien Hock, Loh } 82*1cf55abaSTien Hock, Loh SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE); 83*1cf55abaSTien Hock, Loh } 84*1cf55abaSTien Hock, Loh 85*1cf55abaSTien Hock, Loh static const interrupt_prop_t s10_interrupt_props[] = { 86*1cf55abaSTien Hock, Loh PLAT_INTEL_S10_G1S_IRQ_PROPS(GICV2_INTR_GROUP0), 87*1cf55abaSTien Hock, Loh PLAT_INTEL_S10_G0_IRQ_PROPS(GICV2_INTR_GROUP0) 88*1cf55abaSTien Hock, Loh }; 89*1cf55abaSTien Hock, Loh 90*1cf55abaSTien Hock, Loh static unsigned int target_mask_array[PLATFORM_CORE_COUNT]; 91*1cf55abaSTien Hock, Loh 92*1cf55abaSTien Hock, Loh static const gicv2_driver_data_t plat_gicv2_gic_data = { 93*1cf55abaSTien Hock, Loh .gicd_base = PLAT_INTEL_S10_GICD_BASE, 94*1cf55abaSTien Hock, Loh .gicc_base = PLAT_INTEL_S10_GICC_BASE, 95*1cf55abaSTien Hock, Loh .interrupt_props = s10_interrupt_props, 96*1cf55abaSTien Hock, Loh .interrupt_props_num = ARRAY_SIZE(s10_interrupt_props), 97*1cf55abaSTien Hock, Loh .target_masks = target_mask_array, 98*1cf55abaSTien Hock, Loh .target_masks_num = ARRAY_SIZE(target_mask_array), 99*1cf55abaSTien Hock, Loh }; 100*1cf55abaSTien Hock, Loh 101*1cf55abaSTien Hock, Loh /******************************************************************************* 102*1cf55abaSTien Hock, Loh * Perform any BL3-1 platform setup code 103*1cf55abaSTien Hock, Loh ******************************************************************************/ 104*1cf55abaSTien Hock, Loh void bl31_platform_setup(void) 105*1cf55abaSTien Hock, Loh { 106*1cf55abaSTien Hock, Loh /* Initialize the gic cpu and distributor interfaces */ 107*1cf55abaSTien Hock, Loh gicv2_driver_init(&plat_gicv2_gic_data); 108*1cf55abaSTien Hock, Loh gicv2_distif_init(); 109*1cf55abaSTien Hock, Loh gicv2_pcpu_distif_init(); 110*1cf55abaSTien Hock, Loh gicv2_cpuif_enable(); 111*1cf55abaSTien Hock, Loh } 112*1cf55abaSTien Hock, Loh 113*1cf55abaSTien Hock, Loh const mmap_region_t plat_stratix10_mmap[] = { 114*1cf55abaSTien Hock, Loh MAP_REGION_FLAT(DRAM_BASE, DRAM_SIZE, MT_MEMORY | MT_RW | MT_NS), 115*1cf55abaSTien Hock, Loh MAP_REGION_FLAT(DEVICE1_BASE, DEVICE1_SIZE, MT_DEVICE | MT_RW | MT_NS), 116*1cf55abaSTien Hock, Loh MAP_REGION_FLAT(DEVICE2_BASE, DEVICE2_SIZE, MT_DEVICE | MT_RW | MT_NS), 117*1cf55abaSTien Hock, Loh MAP_REGION_FLAT(OCRAM_BASE, OCRAM_SIZE, 118*1cf55abaSTien Hock, Loh MT_NON_CACHEABLE | MT_RW | MT_SECURE), 119*1cf55abaSTien Hock, Loh MAP_REGION_FLAT(DEVICE3_BASE, DEVICE3_SIZE, 120*1cf55abaSTien Hock, Loh MT_DEVICE | MT_RW | MT_SECURE), 121*1cf55abaSTien Hock, Loh MAP_REGION_FLAT(MEM64_BASE, MEM64_SIZE, MT_DEVICE | MT_RW | MT_NS), 122*1cf55abaSTien Hock, Loh MAP_REGION_FLAT(DEVICE4_BASE, DEVICE4_SIZE, MT_DEVICE | MT_RW | MT_NS), 123*1cf55abaSTien Hock, Loh {0}, 124*1cf55abaSTien Hock, Loh }; 125*1cf55abaSTien Hock, Loh 126*1cf55abaSTien Hock, Loh /******************************************************************************* 127*1cf55abaSTien Hock, Loh * Perform the very early platform specific architectural setup here. At the 128*1cf55abaSTien Hock, Loh * moment this is only intializes the mmu in a quick and dirty way. 129*1cf55abaSTien Hock, Loh ******************************************************************************/ 130*1cf55abaSTien Hock, Loh void bl31_plat_arch_setup(void) 131*1cf55abaSTien Hock, Loh { 132*1cf55abaSTien Hock, Loh const mmap_region_t bl_regions[] = { 133*1cf55abaSTien Hock, Loh MAP_REGION_FLAT(BL31_BASE, BL31_END - BL31_BASE, 134*1cf55abaSTien Hock, Loh MT_MEMORY | MT_RW | MT_SECURE), 135*1cf55abaSTien Hock, Loh MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE, 136*1cf55abaSTien Hock, Loh MT_CODE | MT_SECURE), 137*1cf55abaSTien Hock, Loh MAP_REGION_FLAT(BL_RO_DATA_BASE, 138*1cf55abaSTien Hock, Loh BL_RO_DATA_END - BL_RO_DATA_BASE, 139*1cf55abaSTien Hock, Loh MT_RO_DATA | MT_SECURE), 140*1cf55abaSTien Hock, Loh #if USE_COHERENT_MEM 141*1cf55abaSTien Hock, Loh MAP_REGION_FLAT(BL_COHERENT_RAM_BASE, 142*1cf55abaSTien Hock, Loh BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE, 143*1cf55abaSTien Hock, Loh MT_DEVICE | MT_RW | MT_SECURE), 144*1cf55abaSTien Hock, Loh #endif 145*1cf55abaSTien Hock, Loh {0}, 146*1cf55abaSTien Hock, Loh }; 147*1cf55abaSTien Hock, Loh 148*1cf55abaSTien Hock, Loh setup_page_tables(bl_regions, plat_stratix10_mmap); 149*1cf55abaSTien Hock, Loh enable_mmu_el3(0); 150*1cf55abaSTien Hock, Loh } 151*1cf55abaSTien Hock, Loh 152