19d82ef26SLoh Tien Hock /* 2*5cb7fc82SYann Gautier * Copyright (c) 2019-2021, ARM Limited and Contributors. All rights reserved. 3*5cb7fc82SYann Gautier * Copyright (c) 2019-2021, Intel Corporation. All rights reserved. 49d82ef26SLoh Tien Hock * 59d82ef26SLoh Tien Hock * SPDX-License-Identifier: BSD-3-Clause 69d82ef26SLoh Tien Hock */ 79d82ef26SLoh Tien Hock 89d82ef26SLoh Tien Hock #include <arch.h> 99d82ef26SLoh Tien Hock #include <arch_helpers.h> 109d82ef26SLoh Tien Hock #include <common/bl_common.h> 119d82ef26SLoh Tien Hock #include <common/debug.h> 129d82ef26SLoh Tien Hock #include <common/desc_image_load.h> 131520b5d6SHadi Asyrafi #include <drivers/generic_delay_timer.h> 149d82ef26SLoh Tien Hock #include <drivers/synopsys/dw_mmc.h> 151520b5d6SHadi Asyrafi #include <drivers/ti/uart/uart_16550.h> 169d82ef26SLoh Tien Hock #include <lib/xlat_tables/xlat_tables.h> 179d82ef26SLoh Tien Hock 18bf719f66SHadi Asyrafi #include "qspi/cadence_qspi.h" 19d603fd30STien Hock, Loh #include "socfpga_emac.h" 20328718f2SHadi Asyrafi #include "socfpga_handoff.h" 21d09adcbaSHadi Asyrafi #include "socfpga_mailbox.h" 22e9b5e360SHadi Asyrafi #include "socfpga_private.h" 23391eeeefSHadi Asyrafi #include "socfpga_reset_manager.h" 2420335ca8SHadi Asyrafi #include "socfpga_system_manager.h" 251520b5d6SHadi Asyrafi #include "s10_clock_manager.h" 261520b5d6SHadi Asyrafi #include "s10_memory_controller.h" 271520b5d6SHadi Asyrafi #include "s10_pinmux.h" 28bf719f66SHadi Asyrafi #include "wdt/watchdog.h" 29f5ba408cSMuhammad Hadi Asyrafi Abdul Halim 30*5cb7fc82SYann Gautier static struct mmc_device_info mmc_info; 319d82ef26SLoh Tien Hock 329d82ef26SLoh Tien Hock const mmap_region_t plat_stratix10_mmap[] = { 335bd1b445SMuhammad Hadi Asyrafi Abdul Halim MAP_REGION_FLAT(DRAM_BASE, DRAM_SIZE, 345bd1b445SMuhammad Hadi Asyrafi Abdul Halim MT_MEMORY | MT_RW | MT_NS), 355bd1b445SMuhammad Hadi Asyrafi Abdul Halim MAP_REGION_FLAT(DEVICE1_BASE, DEVICE1_SIZE, 365bd1b445SMuhammad Hadi Asyrafi Abdul Halim MT_DEVICE | MT_RW | MT_NS), 375bd1b445SMuhammad Hadi Asyrafi Abdul Halim MAP_REGION_FLAT(DEVICE2_BASE, DEVICE2_SIZE, 385bd1b445SMuhammad Hadi Asyrafi Abdul Halim MT_DEVICE | MT_RW | MT_SECURE), 399d82ef26SLoh Tien Hock MAP_REGION_FLAT(OCRAM_BASE, OCRAM_SIZE, 409d82ef26SLoh Tien Hock MT_NON_CACHEABLE | MT_RW | MT_SECURE), 419d82ef26SLoh Tien Hock MAP_REGION_FLAT(DEVICE3_BASE, DEVICE3_SIZE, 429d82ef26SLoh Tien Hock MT_DEVICE | MT_RW | MT_SECURE), 435bd1b445SMuhammad Hadi Asyrafi Abdul Halim MAP_REGION_FLAT(MEM64_BASE, MEM64_SIZE, 445bd1b445SMuhammad Hadi Asyrafi Abdul Halim MT_DEVICE | MT_RW | MT_NS), 455bd1b445SMuhammad Hadi Asyrafi Abdul Halim MAP_REGION_FLAT(DEVICE4_BASE, DEVICE4_SIZE, 465bd1b445SMuhammad Hadi Asyrafi Abdul Halim MT_DEVICE | MT_RW | MT_NS), 479d82ef26SLoh Tien Hock {0}, 489d82ef26SLoh Tien Hock }; 499d82ef26SLoh Tien Hock 5077fc4697SHadi Asyrafi boot_source_type boot_source = BOOT_SOURCE; 519d82ef26SLoh Tien Hock 529d82ef26SLoh Tien Hock void bl2_el3_early_platform_setup(u_register_t x0, u_register_t x1, 539d82ef26SLoh Tien Hock u_register_t x2, u_register_t x4) 549d82ef26SLoh Tien Hock { 5598964f05SAndre Przywara static console_t console; 569d82ef26SLoh Tien Hock handoff reverse_handoff_ptr; 579d82ef26SLoh Tien Hock 589d82ef26SLoh Tien Hock generic_delay_timer_init(); 599d82ef26SLoh Tien Hock 60328718f2SHadi Asyrafi if (socfpga_get_handoff(&reverse_handoff_ptr)) 619d82ef26SLoh Tien Hock return; 629d82ef26SLoh Tien Hock config_pinmux(&reverse_handoff_ptr); 639d82ef26SLoh Tien Hock 649d82ef26SLoh Tien Hock config_clkmgr_handoff(&reverse_handoff_ptr); 659d82ef26SLoh Tien Hock enable_nonsecure_access(); 669d82ef26SLoh Tien Hock deassert_peripheral_reset(); 679d82ef26SLoh Tien Hock config_hps_hs_before_warm_reset(); 689d82ef26SLoh Tien Hock 69fea24b88SHadi Asyrafi watchdog_init(get_wdt_clk()); 7010e70f87SMuhammad Hadi Asyrafi Abdul Halim 71fea24b88SHadi Asyrafi console_16550_register(PLAT_UART0_BASE, get_uart_clk(), PLAT_BAUDRATE, 729d82ef26SLoh Tien Hock &console); 739d82ef26SLoh Tien Hock 74d603fd30STien Hock, Loh socfpga_emac_init(); 753f7b1490SHadi Asyrafi socfpga_delay_timer_init(); 769d82ef26SLoh Tien Hock init_hard_memory_controller(); 773dcb94ddSHadi Asyrafi mailbox_init(); 78f2decc76SHadi Asyrafi 79f2decc76SHadi Asyrafi if (!intel_mailbox_is_fpga_not_ready()) 803dcb94ddSHadi Asyrafi socfpga_bridges_enable(); 819d82ef26SLoh Tien Hock } 829d82ef26SLoh Tien Hock 839d82ef26SLoh Tien Hock 849d82ef26SLoh Tien Hock void bl2_el3_plat_arch_setup(void) 859d82ef26SLoh Tien Hock { 869d82ef26SLoh Tien Hock 879d82ef26SLoh Tien Hock const mmap_region_t bl_regions[] = { 889d82ef26SLoh Tien Hock MAP_REGION_FLAT(BL2_BASE, BL2_END - BL2_BASE, 899d82ef26SLoh Tien Hock MT_MEMORY | MT_RW | MT_SECURE), 909d82ef26SLoh Tien Hock MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE, 919d82ef26SLoh Tien Hock MT_CODE | MT_SECURE), 929d82ef26SLoh Tien Hock MAP_REGION_FLAT(BL_RO_DATA_BASE, 939d82ef26SLoh Tien Hock BL_RO_DATA_END - BL_RO_DATA_BASE, 949d82ef26SLoh Tien Hock MT_RO_DATA | MT_SECURE), 959d82ef26SLoh Tien Hock #if USE_COHERENT_MEM_BAR 969d82ef26SLoh Tien Hock MAP_REGION_FLAT(BL_COHERENT_RAM_BASE, 979d82ef26SLoh Tien Hock BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE, 989d82ef26SLoh Tien Hock MT_DEVICE | MT_RW | MT_SECURE), 999d82ef26SLoh Tien Hock #endif 1009d82ef26SLoh Tien Hock {0}, 1019d82ef26SLoh Tien Hock }; 1029d82ef26SLoh Tien Hock 1039d82ef26SLoh Tien Hock setup_page_tables(bl_regions, plat_stratix10_mmap); 1049d82ef26SLoh Tien Hock 1059d82ef26SLoh Tien Hock enable_mmu_el3(0); 1069d82ef26SLoh Tien Hock 107fea24b88SHadi Asyrafi dw_mmc_params_t params = EMMC_INIT_PARAMS(0x100000, get_mmc_clk()); 1089d82ef26SLoh Tien Hock 109*5cb7fc82SYann Gautier mmc_info.mmc_dev_type = MMC_IS_SD; 110*5cb7fc82SYann Gautier mmc_info.ocr_voltage = OCR_3_3_3_4 | OCR_3_2_3_3; 1119d82ef26SLoh Tien Hock 1129d82ef26SLoh Tien Hock switch (boot_source) { 1139d82ef26SLoh Tien Hock case BOOT_SOURCE_SDMMC: 114*5cb7fc82SYann Gautier dw_mmc_init(¶ms, &mmc_info); 115e9b5e360SHadi Asyrafi socfpga_io_setup(boot_source); 1169d82ef26SLoh Tien Hock break; 117f5ba408cSMuhammad Hadi Asyrafi Abdul Halim 118f5ba408cSMuhammad Hadi Asyrafi Abdul Halim case BOOT_SOURCE_QSPI: 119f5ba408cSMuhammad Hadi Asyrafi Abdul Halim mailbox_set_qspi_open(); 120f5ba408cSMuhammad Hadi Asyrafi Abdul Halim mailbox_set_qspi_direct(); 121f5ba408cSMuhammad Hadi Asyrafi Abdul Halim cad_qspi_init(0, QSPI_CONFIG_CPHA, QSPI_CONFIG_CPOL, 122f5ba408cSMuhammad Hadi Asyrafi Abdul Halim QSPI_CONFIG_CSDA, QSPI_CONFIG_CSDADS, 123f5ba408cSMuhammad Hadi Asyrafi Abdul Halim QSPI_CONFIG_CSEOT, QSPI_CONFIG_CSSOT, 0); 124e9b5e360SHadi Asyrafi socfpga_io_setup(boot_source); 125f5ba408cSMuhammad Hadi Asyrafi Abdul Halim break; 126f5ba408cSMuhammad Hadi Asyrafi Abdul Halim 1279d82ef26SLoh Tien Hock default: 1289d82ef26SLoh Tien Hock ERROR("Unsupported boot source\n"); 1299d82ef26SLoh Tien Hock panic(); 1309d82ef26SLoh Tien Hock break; 1319d82ef26SLoh Tien Hock } 1329d82ef26SLoh Tien Hock } 1339d82ef26SLoh Tien Hock 1349d82ef26SLoh Tien Hock uint32_t get_spsr_for_bl33_entry(void) 1359d82ef26SLoh Tien Hock { 1369d82ef26SLoh Tien Hock unsigned long el_status; 1379d82ef26SLoh Tien Hock unsigned int mode; 1389d82ef26SLoh Tien Hock uint32_t spsr; 1399d82ef26SLoh Tien Hock 1409d82ef26SLoh Tien Hock /* Figure out what mode we enter the non-secure world in */ 1419d82ef26SLoh Tien Hock el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT; 1429d82ef26SLoh Tien Hock el_status &= ID_AA64PFR0_ELX_MASK; 1439d82ef26SLoh Tien Hock 1449d82ef26SLoh Tien Hock mode = (el_status) ? MODE_EL2 : MODE_EL1; 1459d82ef26SLoh Tien Hock 1469d82ef26SLoh Tien Hock /* 1479d82ef26SLoh Tien Hock * TODO: Consider the possibility of specifying the SPSR in 1489d82ef26SLoh Tien Hock * the FIP ToC and allowing the platform to have a say as 1499d82ef26SLoh Tien Hock * well. 1509d82ef26SLoh Tien Hock */ 1519d82ef26SLoh Tien Hock spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS); 1529d82ef26SLoh Tien Hock return spsr; 1539d82ef26SLoh Tien Hock } 1549d82ef26SLoh Tien Hock 1559d82ef26SLoh Tien Hock 1569d82ef26SLoh Tien Hock int bl2_plat_handle_post_image_load(unsigned int image_id) 1579d82ef26SLoh Tien Hock { 1589d82ef26SLoh Tien Hock bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); 1599d82ef26SLoh Tien Hock 1609d82ef26SLoh Tien Hock switch (image_id) { 1619d82ef26SLoh Tien Hock case BL33_IMAGE_ID: 1629d82ef26SLoh Tien Hock bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr(); 1639d82ef26SLoh Tien Hock bl_mem_params->ep_info.spsr = get_spsr_for_bl33_entry(); 1649d82ef26SLoh Tien Hock break; 1659d82ef26SLoh Tien Hock default: 1669d82ef26SLoh Tien Hock break; 1679d82ef26SLoh Tien Hock } 1689d82ef26SLoh Tien Hock 1699d82ef26SLoh Tien Hock return 0; 1709d82ef26SLoh Tien Hock } 1719d82ef26SLoh Tien Hock 1729d82ef26SLoh Tien Hock /******************************************************************************* 1739d82ef26SLoh Tien Hock * Perform any BL3-1 platform setup code 1749d82ef26SLoh Tien Hock ******************************************************************************/ 1759d82ef26SLoh Tien Hock void bl2_platform_setup(void) 1769d82ef26SLoh Tien Hock { 1779d82ef26SLoh Tien Hock } 1789d82ef26SLoh Tien Hock 179