xref: /rk3399_ARM-atf/plat/intel/soc/stratix10/bl2_plat_setup.c (revision 11f4f03043ef05762f4d6337804c39dc8f9af54f)
19d82ef26SLoh Tien Hock /*
2*11f4f030SSieu Mun Tang  * Copyright (c) 2019-2022, ARM Limited and Contributors. All rights reserved.
3*11f4f030SSieu Mun Tang  * Copyright (c) 2019-2022, Intel Corporation. All rights reserved.
49d82ef26SLoh Tien Hock  *
59d82ef26SLoh Tien Hock  * SPDX-License-Identifier: BSD-3-Clause
69d82ef26SLoh Tien Hock  */
79d82ef26SLoh Tien Hock 
89d82ef26SLoh Tien Hock #include <arch.h>
99d82ef26SLoh Tien Hock #include <arch_helpers.h>
1035fe7f40SSiew Chin Lim #include <assert.h>
119d82ef26SLoh Tien Hock #include <common/bl_common.h>
129d82ef26SLoh Tien Hock #include <common/debug.h>
139d82ef26SLoh Tien Hock #include <common/desc_image_load.h>
141520b5d6SHadi Asyrafi #include <drivers/generic_delay_timer.h>
159d82ef26SLoh Tien Hock #include <drivers/synopsys/dw_mmc.h>
161520b5d6SHadi Asyrafi #include <drivers/ti/uart/uart_16550.h>
179d82ef26SLoh Tien Hock #include <lib/xlat_tables/xlat_tables.h>
189d82ef26SLoh Tien Hock 
19bf719f66SHadi Asyrafi #include "qspi/cadence_qspi.h"
20d603fd30STien Hock, Loh #include "socfpga_emac.h"
21*11f4f030SSieu Mun Tang #include "socfpga_f2sdram_manager.h"
22328718f2SHadi Asyrafi #include "socfpga_handoff.h"
23d09adcbaSHadi Asyrafi #include "socfpga_mailbox.h"
24e9b5e360SHadi Asyrafi #include "socfpga_private.h"
25391eeeefSHadi Asyrafi #include "socfpga_reset_manager.h"
2620335ca8SHadi Asyrafi #include "socfpga_system_manager.h"
271520b5d6SHadi Asyrafi #include "s10_clock_manager.h"
281520b5d6SHadi Asyrafi #include "s10_memory_controller.h"
291520b5d6SHadi Asyrafi #include "s10_pinmux.h"
30bf719f66SHadi Asyrafi #include "wdt/watchdog.h"
31f5ba408cSMuhammad Hadi Asyrafi Abdul Halim 
325cb7fc82SYann Gautier static struct mmc_device_info mmc_info;
339d82ef26SLoh Tien Hock 
349d82ef26SLoh Tien Hock const mmap_region_t plat_stratix10_mmap[] = {
355bd1b445SMuhammad Hadi Asyrafi Abdul Halim 	MAP_REGION_FLAT(DRAM_BASE, DRAM_SIZE,
365bd1b445SMuhammad Hadi Asyrafi Abdul Halim 		MT_MEMORY | MT_RW | MT_NS),
375bd1b445SMuhammad Hadi Asyrafi Abdul Halim 	MAP_REGION_FLAT(DEVICE1_BASE, DEVICE1_SIZE,
385bd1b445SMuhammad Hadi Asyrafi Abdul Halim 		MT_DEVICE | MT_RW | MT_NS),
395bd1b445SMuhammad Hadi Asyrafi Abdul Halim 	MAP_REGION_FLAT(DEVICE2_BASE, DEVICE2_SIZE,
405bd1b445SMuhammad Hadi Asyrafi Abdul Halim 		MT_DEVICE | MT_RW | MT_SECURE),
419d82ef26SLoh Tien Hock 	MAP_REGION_FLAT(OCRAM_BASE, OCRAM_SIZE,
429d82ef26SLoh Tien Hock 		MT_NON_CACHEABLE | MT_RW | MT_SECURE),
439d82ef26SLoh Tien Hock 	MAP_REGION_FLAT(DEVICE3_BASE, DEVICE3_SIZE,
449d82ef26SLoh Tien Hock 		MT_DEVICE | MT_RW | MT_SECURE),
455bd1b445SMuhammad Hadi Asyrafi Abdul Halim 	MAP_REGION_FLAT(MEM64_BASE, MEM64_SIZE,
465bd1b445SMuhammad Hadi Asyrafi Abdul Halim 		MT_DEVICE | MT_RW | MT_NS),
475bd1b445SMuhammad Hadi Asyrafi Abdul Halim 	MAP_REGION_FLAT(DEVICE4_BASE, DEVICE4_SIZE,
485bd1b445SMuhammad Hadi Asyrafi Abdul Halim 		MT_DEVICE | MT_RW | MT_NS),
499d82ef26SLoh Tien Hock 	{0},
509d82ef26SLoh Tien Hock };
519d82ef26SLoh Tien Hock 
5277fc4697SHadi Asyrafi boot_source_type boot_source = BOOT_SOURCE;
539d82ef26SLoh Tien Hock 
549d82ef26SLoh Tien Hock void bl2_el3_early_platform_setup(u_register_t x0, u_register_t x1,
559d82ef26SLoh Tien Hock 				u_register_t x2, u_register_t x4)
569d82ef26SLoh Tien Hock {
5798964f05SAndre Przywara 	static console_t console;
589d82ef26SLoh Tien Hock 	handoff reverse_handoff_ptr;
599d82ef26SLoh Tien Hock 
609d82ef26SLoh Tien Hock 	generic_delay_timer_init();
619d82ef26SLoh Tien Hock 
62328718f2SHadi Asyrafi 	if (socfpga_get_handoff(&reverse_handoff_ptr))
639d82ef26SLoh Tien Hock 		return;
649d82ef26SLoh Tien Hock 	config_pinmux(&reverse_handoff_ptr);
659d82ef26SLoh Tien Hock 
669d82ef26SLoh Tien Hock 	config_clkmgr_handoff(&reverse_handoff_ptr);
679d82ef26SLoh Tien Hock 	enable_nonsecure_access();
689d82ef26SLoh Tien Hock 	deassert_peripheral_reset();
699d82ef26SLoh Tien Hock 	config_hps_hs_before_warm_reset();
709d82ef26SLoh Tien Hock 
71fea24b88SHadi Asyrafi 	watchdog_init(get_wdt_clk());
7210e70f87SMuhammad Hadi Asyrafi Abdul Halim 
73447e699fSBoon Khai Ng 	console_16550_register(PLAT_INTEL_UART_BASE, get_uart_clk(),
74447e699fSBoon Khai Ng 		PLAT_BAUDRATE, &console);
759d82ef26SLoh Tien Hock 
76d603fd30STien Hock, Loh 	socfpga_emac_init();
773f7b1490SHadi Asyrafi 	socfpga_delay_timer_init();
789d82ef26SLoh Tien Hock 	init_hard_memory_controller();
793dcb94ddSHadi Asyrafi 	mailbox_init();
80f2decc76SHadi Asyrafi 
81*11f4f030SSieu Mun Tang 	if (!intel_mailbox_is_fpga_not_ready()) {
82*11f4f030SSieu Mun Tang 		socfpga_bridges_enable(SOC2FPGA_MASK | LWHPS2FPGA_MASK |
83*11f4f030SSieu Mun Tang 				FPGA2SOC_MASK | F2SDRAM0_MASK | F2SDRAM1_MASK |
84*11f4f030SSieu Mun Tang 				F2SDRAM2_MASK);
85*11f4f030SSieu Mun Tang 	}
869d82ef26SLoh Tien Hock }
879d82ef26SLoh Tien Hock 
889d82ef26SLoh Tien Hock 
899d82ef26SLoh Tien Hock void bl2_el3_plat_arch_setup(void)
909d82ef26SLoh Tien Hock {
919d82ef26SLoh Tien Hock 
929d82ef26SLoh Tien Hock 	const mmap_region_t bl_regions[] = {
939d82ef26SLoh Tien Hock 		MAP_REGION_FLAT(BL2_BASE, BL2_END - BL2_BASE,
949d82ef26SLoh Tien Hock 			MT_MEMORY | MT_RW | MT_SECURE),
959d82ef26SLoh Tien Hock 		MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE,
969d82ef26SLoh Tien Hock 			MT_CODE | MT_SECURE),
979d82ef26SLoh Tien Hock 		MAP_REGION_FLAT(BL_RO_DATA_BASE,
989d82ef26SLoh Tien Hock 			BL_RO_DATA_END - BL_RO_DATA_BASE,
999d82ef26SLoh Tien Hock 			MT_RO_DATA | MT_SECURE),
1009d82ef26SLoh Tien Hock #if USE_COHERENT_MEM_BAR
1019d82ef26SLoh Tien Hock 		MAP_REGION_FLAT(BL_COHERENT_RAM_BASE,
1029d82ef26SLoh Tien Hock 			BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE,
1039d82ef26SLoh Tien Hock 			MT_DEVICE | MT_RW | MT_SECURE),
1049d82ef26SLoh Tien Hock #endif
1059d82ef26SLoh Tien Hock 		{0},
1069d82ef26SLoh Tien Hock 	};
1079d82ef26SLoh Tien Hock 
1089d82ef26SLoh Tien Hock 	setup_page_tables(bl_regions, plat_stratix10_mmap);
1099d82ef26SLoh Tien Hock 
1109d82ef26SLoh Tien Hock 	enable_mmu_el3(0);
1119d82ef26SLoh Tien Hock 
112fea24b88SHadi Asyrafi 	dw_mmc_params_t params = EMMC_INIT_PARAMS(0x100000, get_mmc_clk());
1139d82ef26SLoh Tien Hock 
1145cb7fc82SYann Gautier 	mmc_info.mmc_dev_type = MMC_IS_SD;
1155cb7fc82SYann Gautier 	mmc_info.ocr_voltage = OCR_3_3_3_4 | OCR_3_2_3_3;
1169d82ef26SLoh Tien Hock 
117000267beSAbdul Halim, Muhammad Hadi Asyrafi 	/* Request ownership and direct access to QSPI */
118000267beSAbdul Halim, Muhammad Hadi Asyrafi 	mailbox_hps_qspi_enable();
119000267beSAbdul Halim, Muhammad Hadi Asyrafi 
1209d82ef26SLoh Tien Hock 	switch (boot_source) {
1219d82ef26SLoh Tien Hock 	case BOOT_SOURCE_SDMMC:
1225cb7fc82SYann Gautier 		dw_mmc_init(&params, &mmc_info);
123e9b5e360SHadi Asyrafi 		socfpga_io_setup(boot_source);
1249d82ef26SLoh Tien Hock 		break;
125f5ba408cSMuhammad Hadi Asyrafi Abdul Halim 
126f5ba408cSMuhammad Hadi Asyrafi Abdul Halim 	case BOOT_SOURCE_QSPI:
127f5ba408cSMuhammad Hadi Asyrafi Abdul Halim 		cad_qspi_init(0, QSPI_CONFIG_CPHA, QSPI_CONFIG_CPOL,
128f5ba408cSMuhammad Hadi Asyrafi Abdul Halim 			QSPI_CONFIG_CSDA, QSPI_CONFIG_CSDADS,
129f5ba408cSMuhammad Hadi Asyrafi Abdul Halim 			QSPI_CONFIG_CSEOT, QSPI_CONFIG_CSSOT, 0);
130e9b5e360SHadi Asyrafi 		socfpga_io_setup(boot_source);
131f5ba408cSMuhammad Hadi Asyrafi Abdul Halim 		break;
132f5ba408cSMuhammad Hadi Asyrafi Abdul Halim 
1339d82ef26SLoh Tien Hock 	default:
1349d82ef26SLoh Tien Hock 		ERROR("Unsupported boot source\n");
1359d82ef26SLoh Tien Hock 		panic();
1369d82ef26SLoh Tien Hock 		break;
1379d82ef26SLoh Tien Hock 	}
1389d82ef26SLoh Tien Hock }
1399d82ef26SLoh Tien Hock 
1409d82ef26SLoh Tien Hock uint32_t get_spsr_for_bl33_entry(void)
1419d82ef26SLoh Tien Hock {
1429d82ef26SLoh Tien Hock 	unsigned long el_status;
1439d82ef26SLoh Tien Hock 	unsigned int mode;
1449d82ef26SLoh Tien Hock 	uint32_t spsr;
1459d82ef26SLoh Tien Hock 
1469d82ef26SLoh Tien Hock 	/* Figure out what mode we enter the non-secure world in */
1479d82ef26SLoh Tien Hock 	el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
1489d82ef26SLoh Tien Hock 	el_status &= ID_AA64PFR0_ELX_MASK;
1499d82ef26SLoh Tien Hock 
1509d82ef26SLoh Tien Hock 	mode = (el_status) ? MODE_EL2 : MODE_EL1;
1519d82ef26SLoh Tien Hock 
1529d82ef26SLoh Tien Hock 	/*
1539d82ef26SLoh Tien Hock 	 * TODO: Consider the possibility of specifying the SPSR in
1549d82ef26SLoh Tien Hock 	 * the FIP ToC and allowing the platform to have a say as
1559d82ef26SLoh Tien Hock 	 * well.
1569d82ef26SLoh Tien Hock 	 */
1579d82ef26SLoh Tien Hock 	spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
1589d82ef26SLoh Tien Hock 	return spsr;
1599d82ef26SLoh Tien Hock }
1609d82ef26SLoh Tien Hock 
1619d82ef26SLoh Tien Hock 
1629d82ef26SLoh Tien Hock int bl2_plat_handle_post_image_load(unsigned int image_id)
1639d82ef26SLoh Tien Hock {
1649d82ef26SLoh Tien Hock 	bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
1659d82ef26SLoh Tien Hock 
16635fe7f40SSiew Chin Lim 	assert(bl_mem_params);
16735fe7f40SSiew Chin Lim 
1689d82ef26SLoh Tien Hock 	switch (image_id) {
1699d82ef26SLoh Tien Hock 	case BL33_IMAGE_ID:
1709d82ef26SLoh Tien Hock 		bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
1719d82ef26SLoh Tien Hock 		bl_mem_params->ep_info.spsr = get_spsr_for_bl33_entry();
1729d82ef26SLoh Tien Hock 		break;
1739d82ef26SLoh Tien Hock 	default:
1749d82ef26SLoh Tien Hock 		break;
1759d82ef26SLoh Tien Hock 	}
1769d82ef26SLoh Tien Hock 
1779d82ef26SLoh Tien Hock 	return 0;
1789d82ef26SLoh Tien Hock }
1799d82ef26SLoh Tien Hock 
1809d82ef26SLoh Tien Hock /*******************************************************************************
1819d82ef26SLoh Tien Hock  * Perform any BL3-1 platform setup code
1829d82ef26SLoh Tien Hock  ******************************************************************************/
1839d82ef26SLoh Tien Hock void bl2_platform_setup(void)
1849d82ef26SLoh Tien Hock {
1859d82ef26SLoh Tien Hock }
1869d82ef26SLoh Tien Hock 
187