xref: /rk3399_ARM-atf/plat/intel/soc/n5x/platform.mk (revision 32a87d440087e0a71765a61ec341af7cfcfbda97)
1325eb35dSSieu Mun Tang#
2325eb35dSSieu Mun Tang# Copyright (c) 2020-2022, Intel Corporation. All rights reserved.
3325eb35dSSieu Mun Tang#
4325eb35dSSieu Mun Tang# SPDX-License-Identifier: BSD-3-Clause
5325eb35dSSieu Mun Tang#
6325eb35dSSieu Mun Tang
7325eb35dSSieu Mun TangPLAT_INCLUDES		:=	\
8325eb35dSSieu Mun Tang			-Iplat/intel/soc/n5x/include/			\
9325eb35dSSieu Mun Tang			-Iplat/intel/soc/common/drivers/		\
10325eb35dSSieu Mun Tang			-Iplat/intel/soc/common/include/
11325eb35dSSieu Mun Tang
12325eb35dSSieu Mun Tang# Include GICv2 driver files
13325eb35dSSieu Mun Tanginclude drivers/arm/gic/v2/gicv2.mk
14325eb35dSSieu Mun TangDM_GICv2_SOURCES	:=	\
15325eb35dSSieu Mun Tang			${GICV2_SOURCES}                                \
16325eb35dSSieu Mun Tang			plat/common/plat_gicv2.c
17325eb35dSSieu Mun Tang
18325eb35dSSieu Mun Tang
19325eb35dSSieu Mun TangPLAT_BL_COMMON_SOURCES	:=	\
20325eb35dSSieu Mun Tang			${DM_GICv2_SOURCES}				\
21325eb35dSSieu Mun Tang			drivers/delay_timer/delay_timer.c		\
22325eb35dSSieu Mun Tang			drivers/delay_timer/generic_delay_timer.c  	\
23325eb35dSSieu Mun Tang			drivers/ti/uart/aarch64/16550_console.S		\
24325eb35dSSieu Mun Tang			lib/xlat_tables/aarch64/xlat_tables.c 		\
25325eb35dSSieu Mun Tang			lib/xlat_tables/xlat_tables_common.c 		\
26325eb35dSSieu Mun Tang			plat/intel/soc/common/aarch64/platform_common.c \
27325eb35dSSieu Mun Tang			plat/intel/soc/common/aarch64/plat_helpers.S	\
2839f262cfSBoon Khai Ng			plat/intel/soc/common/socfpga_delay_timer.c     \
2939f262cfSBoon Khai Ng			plat/intel/soc/common/drivers/ccu/ncore_ccu.c
30325eb35dSSieu Mun Tang
31325eb35dSSieu Mun TangBL2_SOURCES     +=
32325eb35dSSieu Mun Tang
33325eb35dSSieu Mun TangBL31_SOURCES	+=	\
34325eb35dSSieu Mun Tang		drivers/arm/cci/cci.c					\
35325eb35dSSieu Mun Tang		lib/cpus/aarch64/aem_generic.S				\
36325eb35dSSieu Mun Tang		lib/cpus/aarch64/cortex_a53.S				\
37325eb35dSSieu Mun Tang		plat/common/plat_psci_common.c				\
38325eb35dSSieu Mun Tang		plat/intel/soc/n5x/bl31_plat_setup.c			\
3902a9d70cSSieu Mun Tang		plat/intel/soc/n5x/soc/n5x_clock_manager.c		\
40325eb35dSSieu Mun Tang		plat/intel/soc/common/socfpga_psci.c			\
41325eb35dSSieu Mun Tang		plat/intel/soc/common/socfpga_sip_svc.c			\
42ad47f142SSieu Mun Tang		plat/intel/soc/common/socfpga_sip_svc_v2.c		\
43325eb35dSSieu Mun Tang		plat/intel/soc/common/socfpga_topology.c		\
44c703d752SSieu Mun Tang		plat/intel/soc/common/sip/socfpga_sip_ecc.c             \
45325eb35dSSieu Mun Tang		plat/intel/soc/common/sip/socfpga_sip_fcs.c		\
46325eb35dSSieu Mun Tang		plat/intel/soc/common/soc/socfpga_mailbox.c		\
47325eb35dSSieu Mun Tang		plat/intel/soc/common/soc/socfpga_reset_manager.c
48325eb35dSSieu Mun Tang
49*32a87d44SJit Loon Lim$(eval $(call add_define,ARM_PRELOADED_DTB_BASE))
50*32a87d44SJit Loon Lim
51325eb35dSSieu Mun TangPROGRAMMABLE_RESET_ADDRESS	:= 0
5242d4d3baSArvind Ram PrakashRESET_TO_BL2			:= 1
53325eb35dSSieu Mun TangBL2_INV_DCACHE			:= 0
54325eb35dSSieu Mun TangUSE_COHERENT_MEM		:= 1
55