xref: /rk3399_ARM-atf/plat/intel/soc/n5x/platform.mk (revision f3083e2e6c508d58f9bce1b2fce5eeb0903a4c6d)
1325eb35dSSieu Mun Tang#
2ef8b05f5SSieu Mun Tang# Copyright (c) 2019-2023, Intel Corporation. All rights reserved.
3d1c58d86SGirisha Dengi# Copyright (c) 2024-2025, Altera Corporation. All rights reserved.
4325eb35dSSieu Mun Tang#
5325eb35dSSieu Mun Tang# SPDX-License-Identifier: BSD-3-Clause
6325eb35dSSieu Mun Tang#
7325eb35dSSieu Mun Tang
8325eb35dSSieu Mun TangPLAT_INCLUDES		:=	\
9325eb35dSSieu Mun Tang			-Iplat/intel/soc/n5x/include/			\
10325eb35dSSieu Mun Tang			-Iplat/intel/soc/common/drivers/		\
11325eb35dSSieu Mun Tang			-Iplat/intel/soc/common/include/
12325eb35dSSieu Mun Tang
13325eb35dSSieu Mun Tang# Include GICv2 driver files
14325eb35dSSieu Mun Tanginclude drivers/arm/gic/v2/gicv2.mk
15325eb35dSSieu Mun TangDM_GICv2_SOURCES	:=	\
16325eb35dSSieu Mun Tang			${GICV2_SOURCES}                                \
17325eb35dSSieu Mun Tang			plat/common/plat_gicv2.c
18325eb35dSSieu Mun Tang
19325eb35dSSieu Mun Tang
20325eb35dSSieu Mun TangPLAT_BL_COMMON_SOURCES	:=	\
21325eb35dSSieu Mun Tang			${DM_GICv2_SOURCES}				\
22325eb35dSSieu Mun Tang			drivers/delay_timer/delay_timer.c		\
23325eb35dSSieu Mun Tang			drivers/delay_timer/generic_delay_timer.c  	\
24325eb35dSSieu Mun Tang			drivers/ti/uart/aarch64/16550_console.S		\
25325eb35dSSieu Mun Tang			lib/xlat_tables/aarch64/xlat_tables.c 		\
26325eb35dSSieu Mun Tang			lib/xlat_tables/xlat_tables_common.c 		\
27325eb35dSSieu Mun Tang			plat/intel/soc/common/aarch64/platform_common.c \
28325eb35dSSieu Mun Tang			plat/intel/soc/common/aarch64/plat_helpers.S	\
2939f262cfSBoon Khai Ng			plat/intel/soc/common/socfpga_delay_timer.c     \
30*6fcd047bSJit Loon Lim			plat/intel/soc/common/drivers/ccu/ncore_ccu.c	\
31*6fcd047bSJit Loon Lim			plat/intel/soc/common/lib/utils/alignment_utils.c
32325eb35dSSieu Mun Tang
33325eb35dSSieu Mun TangBL2_SOURCES     +=
34325eb35dSSieu Mun Tang
35325eb35dSSieu Mun TangBL31_SOURCES	+=	\
36325eb35dSSieu Mun Tang		drivers/arm/cci/cci.c					\
37325eb35dSSieu Mun Tang		lib/cpus/aarch64/aem_generic.S				\
38325eb35dSSieu Mun Tang		lib/cpus/aarch64/cortex_a53.S				\
39325eb35dSSieu Mun Tang		plat/common/plat_psci_common.c				\
40325eb35dSSieu Mun Tang		plat/intel/soc/n5x/bl31_plat_setup.c			\
4102a9d70cSSieu Mun Tang		plat/intel/soc/n5x/soc/n5x_clock_manager.c		\
42325eb35dSSieu Mun Tang		plat/intel/soc/common/socfpga_psci.c			\
43325eb35dSSieu Mun Tang		plat/intel/soc/common/socfpga_sip_svc.c			\
44ad47f142SSieu Mun Tang		plat/intel/soc/common/socfpga_sip_svc_v2.c		\
45325eb35dSSieu Mun Tang		plat/intel/soc/common/socfpga_topology.c		\
46c703d752SSieu Mun Tang		plat/intel/soc/common/sip/socfpga_sip_ecc.c             \
47325eb35dSSieu Mun Tang		plat/intel/soc/common/sip/socfpga_sip_fcs.c		\
48325eb35dSSieu Mun Tang		plat/intel/soc/common/soc/socfpga_mailbox.c		\
49325eb35dSSieu Mun Tang		plat/intel/soc/common/soc/socfpga_reset_manager.c
50325eb35dSSieu Mun Tang
51ef8b05f5SSieu Mun Tang# Don't have the Linux kernel as a BL33 image by default
52ef8b05f5SSieu Mun TangARM_LINUX_KERNEL_AS_BL33	:=	0
53ef8b05f5SSieu Mun Tang$(eval $(call assert_boolean,ARM_LINUX_KERNEL_AS_BL33))
54ef8b05f5SSieu Mun Tang$(eval $(call add_define,ARM_LINUX_KERNEL_AS_BL33))
5532a87d44SJit Loon Lim$(eval $(call add_define,ARM_PRELOADED_DTB_BASE))
5632a87d44SJit Loon Lim
57ef8b05f5SSieu Mun Tang# Configs for Boot Source
58ef8b05f5SSieu Mun TangSOCFPGA_BOOT_SOURCE_SDMMC		?=	0
59ef8b05f5SSieu Mun TangSOCFPGA_BOOT_SOURCE_QSPI		?=	0
60ef8b05f5SSieu Mun TangSOCFPGA_BOOT_SOURCE_NAND		?=	0
61ef8b05f5SSieu Mun Tang
62ef8b05f5SSieu Mun Tang$(eval $(call assert_booleans,\
63ef8b05f5SSieu Mun Tang	$(sort \
64ef8b05f5SSieu Mun Tang		SOCFPGA_BOOT_SOURCE_SDMMC \
65ef8b05f5SSieu Mun Tang		SOCFPGA_BOOT_SOURCE_QSPI \
66ef8b05f5SSieu Mun Tang		SOCFPGA_BOOT_SOURCE_NAND \
67ef8b05f5SSieu Mun Tang)))
68ef8b05f5SSieu Mun Tang$(eval $(call add_defines,\
69ef8b05f5SSieu Mun Tang	$(sort \
70ef8b05f5SSieu Mun Tang		SOCFPGA_BOOT_SOURCE_SDMMC \
71ef8b05f5SSieu Mun Tang		SOCFPGA_BOOT_SOURCE_QSPI \
72ef8b05f5SSieu Mun Tang		SOCFPGA_BOOT_SOURCE_NAND \
73ef8b05f5SSieu Mun Tang)))
74ef8b05f5SSieu Mun Tang
75325eb35dSSieu Mun TangPROGRAMMABLE_RESET_ADDRESS	:= 0
7642d4d3baSArvind Ram PrakashRESET_TO_BL2			:= 1
77325eb35dSSieu Mun TangBL2_INV_DCACHE			:= 0
78325eb35dSSieu Mun TangUSE_COHERENT_MEM		:= 1
79d1c58d86SGirisha Dengi
80d1c58d86SGirisha Dengi#To get the TF-A version via SMC calls
81d1c58d86SGirisha DengiDEFINES += -DVERSION_MAJOR=${VERSION_MAJOR}
82d1c58d86SGirisha DengiDEFINES += -DVERSION_MINOR=${VERSION_MINOR}
83d1c58d86SGirisha DengiDEFINES += -DVERSION_PATCH=${VERSION_PATCH}
84