1e9b5e360SHadi Asyrafi /* 2e9b5e360SHadi Asyrafi * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved. 36197dc98SJit Loon Lim * Copyright (c) 2019-2023, Intel Corporation. All rights reserved. 4e9b5e360SHadi Asyrafi * 5e9b5e360SHadi Asyrafi * SPDX-License-Identifier: BSD-3-Clause 6e9b5e360SHadi Asyrafi */ 7e9b5e360SHadi Asyrafi 8e9b5e360SHadi Asyrafi #include <arch_helpers.h> 9e9b5e360SHadi Asyrafi #include <assert.h> 10e9b5e360SHadi Asyrafi #include <common/debug.h> 11e9b5e360SHadi Asyrafi #include <common/tbbr/tbbr_img_def.h> 1279626f46SJit Loon Lim #include <drivers/cadence/cdns_nand.h> 1379626f46SJit Loon Lim #include <drivers/cadence/cdns_sdmmc.h> 14e9b5e360SHadi Asyrafi #include <drivers/io/io_block.h> 15e9b5e360SHadi Asyrafi #include <drivers/io/io_driver.h> 16e9b5e360SHadi Asyrafi #include <drivers/io/io_fip.h> 17e9b5e360SHadi Asyrafi #include <drivers/io/io_memmap.h> 1879626f46SJit Loon Lim #include <drivers/io/io_mtd.h> 19e9b5e360SHadi Asyrafi #include <drivers/io/io_storage.h> 20e9b5e360SHadi Asyrafi #include <drivers/mmc.h> 21e9b5e360SHadi Asyrafi #include <drivers/partition/partition.h> 22e9b5e360SHadi Asyrafi #include <lib/mmio.h> 23e9b5e360SHadi Asyrafi #include <tools_share/firmware_image_package.h> 24e9b5e360SHadi Asyrafi 25*ddaf02d1SJit Loon Lim #include "drivers/sdmmc/sdmmc.h" 26e9b5e360SHadi Asyrafi #include "socfpga_private.h" 27e9b5e360SHadi Asyrafi 2879626f46SJit Loon Lim 29e9b5e360SHadi Asyrafi #define PLAT_FIP_BASE (0) 30e9b5e360SHadi Asyrafi #define PLAT_FIP_MAX_SIZE (0x1000000) 31e9b5e360SHadi Asyrafi #define PLAT_MMC_DATA_BASE (0xffe3c000) 32e9b5e360SHadi Asyrafi #define PLAT_MMC_DATA_SIZE (0x2000) 33e9b5e360SHadi Asyrafi #define PLAT_QSPI_DATA_BASE (0x3C00000) 34e9b5e360SHadi Asyrafi #define PLAT_QSPI_DATA_SIZE (0x1000000) 3579626f46SJit Loon Lim #define PLAT_NAND_DATA_BASE (0x0200000) 3679626f46SJit Loon Lim #define PLAT_NAND_DATA_SIZE (0x1000000) 37e9b5e360SHadi Asyrafi 38e9b5e360SHadi Asyrafi static const io_dev_connector_t *fip_dev_con; 39e9b5e360SHadi Asyrafi static const io_dev_connector_t *boot_dev_con; 40e9b5e360SHadi Asyrafi 4179626f46SJit Loon Lim static io_mtd_dev_spec_t nand_dev_spec; 4279626f46SJit Loon Lim 43e9b5e360SHadi Asyrafi static uintptr_t fip_dev_handle; 44e9b5e360SHadi Asyrafi static uintptr_t boot_dev_handle; 45e9b5e360SHadi Asyrafi 46e9b5e360SHadi Asyrafi static const io_uuid_spec_t bl2_uuid_spec = { 47e9b5e360SHadi Asyrafi .uuid = UUID_TRUSTED_BOOT_FIRMWARE_BL2, 48e9b5e360SHadi Asyrafi }; 49e9b5e360SHadi Asyrafi 50e9b5e360SHadi Asyrafi static const io_uuid_spec_t bl31_uuid_spec = { 51e9b5e360SHadi Asyrafi .uuid = UUID_EL3_RUNTIME_FIRMWARE_BL31, 52e9b5e360SHadi Asyrafi }; 53e9b5e360SHadi Asyrafi 54e9b5e360SHadi Asyrafi static const io_uuid_spec_t bl33_uuid_spec = { 55e9b5e360SHadi Asyrafi .uuid = UUID_NON_TRUSTED_FIRMWARE_BL33, 56e9b5e360SHadi Asyrafi }; 57e9b5e360SHadi Asyrafi 58e9b5e360SHadi Asyrafi uintptr_t a2_lba_offset; 59e9b5e360SHadi Asyrafi const char a2[] = {0xa2, 0x0}; 60e9b5e360SHadi Asyrafi 61e9b5e360SHadi Asyrafi static const io_block_spec_t gpt_block_spec = { 62e9b5e360SHadi Asyrafi .offset = 0, 63e9b5e360SHadi Asyrafi .length = MMC_BLOCK_SIZE 64e9b5e360SHadi Asyrafi }; 65e9b5e360SHadi Asyrafi 66e9b5e360SHadi Asyrafi static int check_fip(const uintptr_t spec); 67e9b5e360SHadi Asyrafi static int check_dev(const uintptr_t spec); 68e9b5e360SHadi Asyrafi 69e9b5e360SHadi Asyrafi static io_block_dev_spec_t boot_dev_spec; 70e9b5e360SHadi Asyrafi static int (*register_io_dev)(const io_dev_connector_t **); 71e9b5e360SHadi Asyrafi 72e9b5e360SHadi Asyrafi static io_block_spec_t fip_spec = { 73e9b5e360SHadi Asyrafi .offset = PLAT_FIP_BASE, 74e9b5e360SHadi Asyrafi .length = PLAT_FIP_MAX_SIZE, 75e9b5e360SHadi Asyrafi }; 76e9b5e360SHadi Asyrafi 77e9b5e360SHadi Asyrafi struct plat_io_policy { 78e9b5e360SHadi Asyrafi uintptr_t *dev_handle; 79e9b5e360SHadi Asyrafi uintptr_t image_spec; 80e9b5e360SHadi Asyrafi int (*check)(const uintptr_t spec); 81e9b5e360SHadi Asyrafi }; 82e9b5e360SHadi Asyrafi 83e9b5e360SHadi Asyrafi static const struct plat_io_policy policies[] = { 84e9b5e360SHadi Asyrafi [FIP_IMAGE_ID] = { 85e9b5e360SHadi Asyrafi &boot_dev_handle, 86e9b5e360SHadi Asyrafi (uintptr_t)&fip_spec, 87e9b5e360SHadi Asyrafi check_dev 88e9b5e360SHadi Asyrafi }, 89e9b5e360SHadi Asyrafi [BL2_IMAGE_ID] = { 90e9b5e360SHadi Asyrafi &fip_dev_handle, 91e9b5e360SHadi Asyrafi (uintptr_t)&bl2_uuid_spec, 92e9b5e360SHadi Asyrafi check_fip 93e9b5e360SHadi Asyrafi }, 94e9b5e360SHadi Asyrafi [BL31_IMAGE_ID] = { 95e9b5e360SHadi Asyrafi &fip_dev_handle, 96e9b5e360SHadi Asyrafi (uintptr_t)&bl31_uuid_spec, 97e9b5e360SHadi Asyrafi check_fip 98e9b5e360SHadi Asyrafi }, 99e9b5e360SHadi Asyrafi [BL33_IMAGE_ID] = { 100e9b5e360SHadi Asyrafi &fip_dev_handle, 101e9b5e360SHadi Asyrafi (uintptr_t) &bl33_uuid_spec, 102e9b5e360SHadi Asyrafi check_fip 103e9b5e360SHadi Asyrafi }, 104e9b5e360SHadi Asyrafi [GPT_IMAGE_ID] = { 105e9b5e360SHadi Asyrafi &boot_dev_handle, 106e9b5e360SHadi Asyrafi (uintptr_t) &gpt_block_spec, 107e9b5e360SHadi Asyrafi check_dev 108e9b5e360SHadi Asyrafi }, 109e9b5e360SHadi Asyrafi }; 110e9b5e360SHadi Asyrafi 111e9b5e360SHadi Asyrafi static int check_dev(const uintptr_t spec) 112e9b5e360SHadi Asyrafi { 113e9b5e360SHadi Asyrafi int result; 114e9b5e360SHadi Asyrafi uintptr_t local_handle; 115e9b5e360SHadi Asyrafi 116e9b5e360SHadi Asyrafi result = io_dev_init(boot_dev_handle, (uintptr_t)NULL); 117e9b5e360SHadi Asyrafi if (result == 0) { 118e9b5e360SHadi Asyrafi result = io_open(boot_dev_handle, spec, &local_handle); 119e9b5e360SHadi Asyrafi if (result == 0) 120e9b5e360SHadi Asyrafi io_close(local_handle); 121e9b5e360SHadi Asyrafi } 122e9b5e360SHadi Asyrafi return result; 123e9b5e360SHadi Asyrafi } 124e9b5e360SHadi Asyrafi 125e9b5e360SHadi Asyrafi static int check_fip(const uintptr_t spec) 126e9b5e360SHadi Asyrafi { 127e9b5e360SHadi Asyrafi int result; 128e9b5e360SHadi Asyrafi uintptr_t local_image_handle; 129e9b5e360SHadi Asyrafi 130e9b5e360SHadi Asyrafi result = io_dev_init(fip_dev_handle, (uintptr_t)FIP_IMAGE_ID); 131e9b5e360SHadi Asyrafi if (result == 0) { 132e9b5e360SHadi Asyrafi result = io_open(fip_dev_handle, spec, &local_image_handle); 133e9b5e360SHadi Asyrafi if (result == 0) 134e9b5e360SHadi Asyrafi io_close(local_image_handle); 135e9b5e360SHadi Asyrafi } 136e9b5e360SHadi Asyrafi return result; 137e9b5e360SHadi Asyrafi } 138e9b5e360SHadi Asyrafi 139e9b5e360SHadi Asyrafi void socfpga_io_setup(int boot_source) 140e9b5e360SHadi Asyrafi { 141e9b5e360SHadi Asyrafi int result; 142e9b5e360SHadi Asyrafi 143e9b5e360SHadi Asyrafi switch (boot_source) { 144e9b5e360SHadi Asyrafi case BOOT_SOURCE_SDMMC: 145e9b5e360SHadi Asyrafi register_io_dev = ®ister_io_dev_block; 146e9b5e360SHadi Asyrafi boot_dev_spec.buffer.offset = PLAT_MMC_DATA_BASE; 14779626f46SJit Loon Lim boot_dev_spec.buffer.length = SOCFPGA_MMC_BLOCK_SIZE; 148*ddaf02d1SJit Loon Lim boot_dev_spec.ops.read = SDMMC_READ_BLOCKS; 149*ddaf02d1SJit Loon Lim boot_dev_spec.ops.write = SDMMC_WRITE_BLOCKS; 150e9b5e360SHadi Asyrafi boot_dev_spec.block_size = MMC_BLOCK_SIZE; 151e9b5e360SHadi Asyrafi break; 152e9b5e360SHadi Asyrafi 153e9b5e360SHadi Asyrafi case BOOT_SOURCE_QSPI: 154e9b5e360SHadi Asyrafi register_io_dev = ®ister_io_dev_memmap; 15579626f46SJit Loon Lim fip_spec.offset = PLAT_QSPI_DATA_BASE; 156e9b5e360SHadi Asyrafi break; 157e9b5e360SHadi Asyrafi 15879626f46SJit Loon Lim #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5 15979626f46SJit Loon Lim case BOOT_SOURCE_NAND: 16079626f46SJit Loon Lim register_io_dev = ®ister_io_dev_mtd; 16179626f46SJit Loon Lim nand_dev_spec.ops.init = cdns_nand_init_mtd; 16279626f46SJit Loon Lim nand_dev_spec.ops.read = cdns_nand_read; 16379626f46SJit Loon Lim nand_dev_spec.ops.write = NULL; 16479626f46SJit Loon Lim fip_spec.offset = PLAT_NAND_DATA_BASE; 16579626f46SJit Loon Lim break; 16679626f46SJit Loon Lim #endif 16779626f46SJit Loon Lim 168e9b5e360SHadi Asyrafi default: 169e9b5e360SHadi Asyrafi ERROR("Unsupported boot source\n"); 170e9b5e360SHadi Asyrafi panic(); 171e9b5e360SHadi Asyrafi break; 172e9b5e360SHadi Asyrafi } 173e9b5e360SHadi Asyrafi 174e9b5e360SHadi Asyrafi result = (*register_io_dev)(&boot_dev_con); 175e9b5e360SHadi Asyrafi assert(result == 0); 176e9b5e360SHadi Asyrafi 177e9b5e360SHadi Asyrafi result = register_io_dev_fip(&fip_dev_con); 178e9b5e360SHadi Asyrafi assert(result == 0); 179e9b5e360SHadi Asyrafi 18079626f46SJit Loon Lim if (boot_source == BOOT_SOURCE_NAND) { 18179626f46SJit Loon Lim result = io_dev_open(boot_dev_con, (uintptr_t)&nand_dev_spec, 18279626f46SJit Loon Lim &boot_dev_handle); 18379626f46SJit Loon Lim } else { 184e9b5e360SHadi Asyrafi result = io_dev_open(boot_dev_con, (uintptr_t)&boot_dev_spec, 185e9b5e360SHadi Asyrafi &boot_dev_handle); 18679626f46SJit Loon Lim } 187e9b5e360SHadi Asyrafi assert(result == 0); 188e9b5e360SHadi Asyrafi 189e9b5e360SHadi Asyrafi result = io_dev_open(fip_dev_con, (uintptr_t)NULL, &fip_dev_handle); 190e9b5e360SHadi Asyrafi assert(result == 0); 191e9b5e360SHadi Asyrafi 192e9b5e360SHadi Asyrafi if (boot_source == BOOT_SOURCE_SDMMC) { 193e9b5e360SHadi Asyrafi partition_init(GPT_IMAGE_ID); 194e9b5e360SHadi Asyrafi fip_spec.offset = get_partition_entry(a2)->start; 195e9b5e360SHadi Asyrafi } 196e9b5e360SHadi Asyrafi 197e9b5e360SHadi Asyrafi (void)result; 198e9b5e360SHadi Asyrafi } 199e9b5e360SHadi Asyrafi 200e9b5e360SHadi Asyrafi int plat_get_image_source(unsigned int image_id, uintptr_t *dev_handle, 201e9b5e360SHadi Asyrafi uintptr_t *image_spec) 202e9b5e360SHadi Asyrafi { 203e9b5e360SHadi Asyrafi int result; 204e9b5e360SHadi Asyrafi const struct plat_io_policy *policy; 205e9b5e360SHadi Asyrafi 206e9b5e360SHadi Asyrafi assert(image_id < ARRAY_SIZE(policies)); 207e9b5e360SHadi Asyrafi 208e9b5e360SHadi Asyrafi policy = &policies[image_id]; 209e9b5e360SHadi Asyrafi result = policy->check(policy->image_spec); 210e9b5e360SHadi Asyrafi assert(result == 0); 211e9b5e360SHadi Asyrafi 212e9b5e360SHadi Asyrafi *image_spec = policy->image_spec; 213e9b5e360SHadi Asyrafi *dev_handle = *(policy->dev_handle); 214e9b5e360SHadi Asyrafi 215e9b5e360SHadi Asyrafi return result; 216e9b5e360SHadi Asyrafi } 217