xref: /rk3399_ARM-atf/plat/intel/soc/common/socfpga_sip_svc.c (revision fcf906c90088227b51a526533e71f4c8cd879778)
1c76d4239SHadi Asyrafi /*
26197dc98SJit Loon Lim  * Copyright (c) 2019-2023, ARM Limited and Contributors. All rights reserved.
38fb1b484SKah Jing Lee  * Copyright (c) 2019-2023, Intel Corporation. All rights reserved.
48fb1b484SKah Jing Lee  * Copyright (c) 2024, Altera Corporation. All rights reserved.
5c76d4239SHadi Asyrafi  *
6c76d4239SHadi Asyrafi  * SPDX-License-Identifier: BSD-3-Clause
7c76d4239SHadi Asyrafi  */
8c76d4239SHadi Asyrafi 
9c76d4239SHadi Asyrafi #include <assert.h>
10c76d4239SHadi Asyrafi #include <common/debug.h>
11c76d4239SHadi Asyrafi #include <common/runtime_svc.h>
1213d33d52SHadi Asyrafi #include <lib/mmio.h>
13c76d4239SHadi Asyrafi #include <tools_share/uuid.h>
14c76d4239SHadi Asyrafi 
15286b96f4SSieu Mun Tang #include "socfpga_fcs.h"
16c76d4239SHadi Asyrafi #include "socfpga_mailbox.h"
176197dc98SJit Loon Lim #include "socfpga_plat_def.h"
189c8f3af5SHadi Asyrafi #include "socfpga_reset_manager.h"
19d25041bfSHadi Asyrafi #include "socfpga_sip_svc.h"
206197dc98SJit Loon Lim #include "socfpga_system_manager.h"
21c76d4239SHadi Asyrafi 
22c76d4239SHadi Asyrafi /* Total buffer the driver can hold */
23c76d4239SHadi Asyrafi #define FPGA_CONFIG_BUFFER_SIZE 4
24c76d4239SHadi Asyrafi 
25673afd6fSSieu Mun Tang static config_type request_type = NO_REQUEST;
26aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static int current_block, current_buffer;
27ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi static int read_block, max_blocks;
28aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t send_id, rcv_id;
29aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t bytes_per_block, blocks_submitted;
30276a4366SSieu Mun Tang static bool bridge_disable;
31ea906b9bSSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
32ea906b9bSSieu Mun Tang static uint32_t g_remapper_bypass;
33ea906b9bSSieu Mun Tang #endif
34c76d4239SHadi Asyrafi 
35984e236eSSieu Mun Tang /* RSU static variables */
3644eb782eSChee Hong Ang static uint32_t rsu_dcmf_ver[4] = {0};
37984e236eSSieu Mun Tang static uint16_t rsu_dcmf_stat[4] = {0};
38673afd6fSSieu Mun Tang static uint32_t rsu_max_retry;
39c76d4239SHadi Asyrafi 
40c76d4239SHadi Asyrafi /*  SiP Service UUID */
41c76d4239SHadi Asyrafi DEFINE_SVC_UUID2(intl_svc_uid,
42c76d4239SHadi Asyrafi 		0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a,
43c76d4239SHadi Asyrafi 		0xfa, 0x88, 0x88, 0x17, 0x68, 0x81);
44c76d4239SHadi Asyrafi 
45e5ebe87bSHadi Asyrafi static uint64_t socfpga_sip_handler(uint32_t smc_fid,
46c76d4239SHadi Asyrafi 				   uint64_t x1,
47c76d4239SHadi Asyrafi 				   uint64_t x2,
48c76d4239SHadi Asyrafi 				   uint64_t x3,
49c76d4239SHadi Asyrafi 				   uint64_t x4,
50c76d4239SHadi Asyrafi 				   void *cookie,
51c76d4239SHadi Asyrafi 				   void *handle,
52c76d4239SHadi Asyrafi 				   uint64_t flags)
53c76d4239SHadi Asyrafi {
54c76d4239SHadi Asyrafi 	ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid);
55c76d4239SHadi Asyrafi 	SMC_RET1(handle, SMC_UNK);
56c76d4239SHadi Asyrafi }
57c76d4239SHadi Asyrafi 
58c76d4239SHadi Asyrafi struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE];
59c76d4239SHadi Asyrafi 
607c58fd4eSHadi Asyrafi static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer)
61c76d4239SHadi Asyrafi {
62ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi 	uint32_t args[3];
63c76d4239SHadi Asyrafi 
64c76d4239SHadi Asyrafi 	while (max_blocks > 0 && buffer->size > buffer->size_written) {
65c76d4239SHadi Asyrafi 		args[0] = (1<<8);
66c76d4239SHadi Asyrafi 		args[1] = buffer->addr + buffer->size_written;
677c58fd4eSHadi Asyrafi 		if (buffer->size - buffer->size_written <= bytes_per_block) {
68c76d4239SHadi Asyrafi 			args[2] = buffer->size - buffer->size_written;
69c76d4239SHadi Asyrafi 			current_buffer++;
70c76d4239SHadi Asyrafi 			current_buffer %= FPGA_CONFIG_BUFFER_SIZE;
71581182c1SSieu Mun Tang 		} else {
72c76d4239SHadi Asyrafi 			args[2] = bytes_per_block;
73581182c1SSieu Mun Tang 		}
747c58fd4eSHadi Asyrafi 
757c58fd4eSHadi Asyrafi 		buffer->size_written += args[2];
76aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		mailbox_send_cmd_async(&send_id, MBOX_RECONFIG_DATA, args,
77d57318b7SAbdul Halim, Muhammad Hadi Asyrafi 					3U, CMD_INDIRECT);
787c58fd4eSHadi Asyrafi 
79c76d4239SHadi Asyrafi 		buffer->subblocks_sent++;
80c76d4239SHadi Asyrafi 		max_blocks--;
81c76d4239SHadi Asyrafi 	}
827c58fd4eSHadi Asyrafi 
837c58fd4eSHadi Asyrafi 	return !max_blocks;
84c76d4239SHadi Asyrafi }
85c76d4239SHadi Asyrafi 
86c76d4239SHadi Asyrafi static int intel_fpga_sdm_write_all(void)
87c76d4239SHadi Asyrafi {
88581182c1SSieu Mun Tang 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
897c58fd4eSHadi Asyrafi 		if (intel_fpga_sdm_write_buffer(
90581182c1SSieu Mun Tang 			&fpga_config_buffers[current_buffer])) {
917c58fd4eSHadi Asyrafi 			break;
92581182c1SSieu Mun Tang 		}
93581182c1SSieu Mun Tang 	}
94c76d4239SHadi Asyrafi 	return 0;
95c76d4239SHadi Asyrafi }
96c76d4239SHadi Asyrafi 
97*fcf906c9SBoon Khai Ng static uint32_t intel_mailbox_fpga_config_isdone(uint32_t *err_states)
98c76d4239SHadi Asyrafi {
99dfdd38c2SHadi Asyrafi 	uint32_t ret;
100dfdd38c2SHadi Asyrafi 
101*fcf906c9SBoon Khai Ng 	if (err_states == NULL)
102*fcf906c9SBoon Khai Ng 		return INTEL_SIP_SMC_STATUS_REJECTED;
103*fcf906c9SBoon Khai Ng 
104673afd6fSSieu Mun Tang 	switch (request_type) {
105673afd6fSSieu Mun Tang 	case RECONFIGURATION:
106673afd6fSSieu Mun Tang 		ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS,
107*fcf906c9SBoon Khai Ng 							true, err_states);
108673afd6fSSieu Mun Tang 		break;
109673afd6fSSieu Mun Tang 	case BITSTREAM_AUTH:
110673afd6fSSieu Mun Tang 		ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS,
111*fcf906c9SBoon Khai Ng 							false, err_states);
112673afd6fSSieu Mun Tang 		break;
113673afd6fSSieu Mun Tang 	default:
114673afd6fSSieu Mun Tang 		ret = intel_mailbox_get_config_status(MBOX_CONFIG_STATUS,
115*fcf906c9SBoon Khai Ng 							false, err_states);
116673afd6fSSieu Mun Tang 		break;
11752cf9c2cSKris Chaplin 	}
1187c58fd4eSHadi Asyrafi 
119e40910e2SAbdul Halim, Muhammad Hadi Asyrafi 	if (ret != 0U) {
12052cf9c2cSKris Chaplin 		if (ret == MBOX_CFGSTAT_STATE_CONFIG) {
1217c58fd4eSHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_BUSY;
12252cf9c2cSKris Chaplin 		} else {
123673afd6fSSieu Mun Tang 			request_type = NO_REQUEST;
1247c58fd4eSHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_ERROR;
1257c58fd4eSHadi Asyrafi 		}
12652cf9c2cSKris Chaplin 	}
1277c58fd4eSHadi Asyrafi 
128673afd6fSSieu Mun Tang 	if (bridge_disable != 0U) {
12911f4f030SSieu Mun Tang 		socfpga_bridges_enable(~0);	/* Enable bridge */
130276a4366SSieu Mun Tang 		bridge_disable = false;
1319c8f3af5SHadi Asyrafi 	}
132673afd6fSSieu Mun Tang 	request_type = NO_REQUEST;
1339c8f3af5SHadi Asyrafi 
1347c58fd4eSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
135c76d4239SHadi Asyrafi }
136c76d4239SHadi Asyrafi 
137c76d4239SHadi Asyrafi static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed)
138c76d4239SHadi Asyrafi {
139c76d4239SHadi Asyrafi 	int i;
140c76d4239SHadi Asyrafi 
141c76d4239SHadi Asyrafi 	for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
142c76d4239SHadi Asyrafi 		if (fpga_config_buffers[i].block_number == current_block) {
143c76d4239SHadi Asyrafi 			fpga_config_buffers[i].subblocks_sent--;
144c76d4239SHadi Asyrafi 			if (fpga_config_buffers[i].subblocks_sent == 0
145c76d4239SHadi Asyrafi 			&& fpga_config_buffers[i].size <=
146c76d4239SHadi Asyrafi 			fpga_config_buffers[i].size_written) {
147c76d4239SHadi Asyrafi 				fpga_config_buffers[i].write_requested = 0;
148c76d4239SHadi Asyrafi 				current_block++;
149c76d4239SHadi Asyrafi 				*buffer_addr_completed =
150c76d4239SHadi Asyrafi 					fpga_config_buffers[i].addr;
151c76d4239SHadi Asyrafi 				return 0;
152c76d4239SHadi Asyrafi 			}
153c76d4239SHadi Asyrafi 		}
154c76d4239SHadi Asyrafi 	}
155c76d4239SHadi Asyrafi 
156c76d4239SHadi Asyrafi 	return -1;
157c76d4239SHadi Asyrafi }
158c76d4239SHadi Asyrafi 
159e5ebe87bSHadi Asyrafi static int intel_fpga_config_completed_write(uint32_t *completed_addr,
160aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 					uint32_t *count, uint32_t *job_id)
161c76d4239SHadi Asyrafi {
162c76d4239SHadi Asyrafi 	uint32_t resp[5];
163a250c04bSSieu Mun Tang 	unsigned int resp_len = ARRAY_SIZE(resp);
164a250c04bSSieu Mun Tang 	int status = INTEL_SIP_SMC_STATUS_OK;
165c76d4239SHadi Asyrafi 	int all_completed = 1;
166a250c04bSSieu Mun Tang 	*count = 0;
167c76d4239SHadi Asyrafi 
168cefb37ebSTien Hock, Loh 	while (*count < 3) {
169c76d4239SHadi Asyrafi 
170a250c04bSSieu Mun Tang 		status = mailbox_read_response(job_id,
171a250c04bSSieu Mun Tang 				resp, &resp_len);
172c76d4239SHadi Asyrafi 
173286b96f4SSieu Mun Tang 		if (status < 0) {
174cefb37ebSTien Hock, Loh 			break;
175286b96f4SSieu Mun Tang 		}
176c76d4239SHadi Asyrafi 
177c76d4239SHadi Asyrafi 		max_blocks++;
178cefb37ebSTien Hock, Loh 
179c76d4239SHadi Asyrafi 		if (mark_last_buffer_xfer_completed(
180286b96f4SSieu Mun Tang 			&completed_addr[*count]) == 0) {
181c76d4239SHadi Asyrafi 			*count = *count + 1;
182286b96f4SSieu Mun Tang 		} else {
183c76d4239SHadi Asyrafi 			break;
184c76d4239SHadi Asyrafi 		}
185286b96f4SSieu Mun Tang 	}
186c76d4239SHadi Asyrafi 
187c76d4239SHadi Asyrafi 	if (*count <= 0) {
188286b96f4SSieu Mun Tang 		if (status != MBOX_NO_RESPONSE &&
189286b96f4SSieu Mun Tang 			status != MBOX_TIMEOUT && resp_len != 0) {
190cefb37ebSTien Hock, Loh 			mailbox_clear_response();
191673afd6fSSieu Mun Tang 			request_type = NO_REQUEST;
192c76d4239SHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_ERROR;
193c76d4239SHadi Asyrafi 		}
194c76d4239SHadi Asyrafi 
195c76d4239SHadi Asyrafi 		*count = 0;
196c76d4239SHadi Asyrafi 	}
197c76d4239SHadi Asyrafi 
198c76d4239SHadi Asyrafi 	intel_fpga_sdm_write_all();
199c76d4239SHadi Asyrafi 
200581182c1SSieu Mun Tang 	if (*count > 0) {
201c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_OK;
202581182c1SSieu Mun Tang 	} else if (*count == 0) {
203c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_BUSY;
204581182c1SSieu Mun Tang 	}
205c76d4239SHadi Asyrafi 
206c76d4239SHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
207c76d4239SHadi Asyrafi 		if (fpga_config_buffers[i].write_requested != 0) {
208c76d4239SHadi Asyrafi 			all_completed = 0;
209c76d4239SHadi Asyrafi 			break;
210c76d4239SHadi Asyrafi 		}
211c76d4239SHadi Asyrafi 	}
212c76d4239SHadi Asyrafi 
213581182c1SSieu Mun Tang 	if (all_completed == 1) {
214c76d4239SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_OK;
215581182c1SSieu Mun Tang 	}
216c76d4239SHadi Asyrafi 
217c76d4239SHadi Asyrafi 	return status;
218c76d4239SHadi Asyrafi }
219c76d4239SHadi Asyrafi 
220276a4366SSieu Mun Tang static int intel_fpga_config_start(uint32_t flag)
221c76d4239SHadi Asyrafi {
222a250c04bSSieu Mun Tang 	uint32_t argument = 0x1;
223c76d4239SHadi Asyrafi 	uint32_t response[3];
224c76d4239SHadi Asyrafi 	int status = 0;
225a250c04bSSieu Mun Tang 	unsigned int size = 0;
226a250c04bSSieu Mun Tang 	unsigned int resp_len = ARRAY_SIZE(response);
227c76d4239SHadi Asyrafi 
2286ce576c6SSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
2296ce576c6SSieu Mun Tang 	/*
2306ce576c6SSieu Mun Tang 	 * To trigger isolation
2316ce576c6SSieu Mun Tang 	 * FPGA configuration complete signal should be de-asserted
2326ce576c6SSieu Mun Tang 	 */
2336ce576c6SSieu Mun Tang 	INFO("SOCFPGA: Request SDM to trigger isolation\n");
2346ce576c6SSieu Mun Tang 	status = mailbox_send_fpga_config_comp();
2356ce576c6SSieu Mun Tang 
2366ce576c6SSieu Mun Tang 	if (status < 0) {
2376ce576c6SSieu Mun Tang 		INFO("SOCFPGA: Isolation for FPGA configuration complete is not executed\n");
2386ce576c6SSieu Mun Tang 	}
2396ce576c6SSieu Mun Tang #endif
2406ce576c6SSieu Mun Tang 
241673afd6fSSieu Mun Tang 	request_type = RECONFIGURATION;
242673afd6fSSieu Mun Tang 
243276a4366SSieu Mun Tang 	if (!CONFIG_TEST_FLAG(flag, PARTIAL_CONFIG)) {
244276a4366SSieu Mun Tang 		bridge_disable = true;
245276a4366SSieu Mun Tang 	}
246276a4366SSieu Mun Tang 
247276a4366SSieu Mun Tang 	if (CONFIG_TEST_FLAG(flag, AUTHENTICATION)) {
248276a4366SSieu Mun Tang 		size = 1;
249276a4366SSieu Mun Tang 		bridge_disable = false;
250673afd6fSSieu Mun Tang 		request_type = BITSTREAM_AUTH;
251ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi 	}
2529c8f3af5SHadi Asyrafi 
253b727664eSSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
254b727664eSSieu Mun Tang 	intel_smmu_hps_remapper_init(0U);
255b727664eSSieu Mun Tang #endif
256b727664eSSieu Mun Tang 
257cefb37ebSTien Hock, Loh 	mailbox_clear_response();
258cefb37ebSTien Hock, Loh 
259a250c04bSSieu Mun Tang 	mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_CANCEL, NULL, 0U,
260a250c04bSSieu Mun Tang 			CMD_CASUAL, NULL, NULL);
261cefb37ebSTien Hock, Loh 
262a250c04bSSieu Mun Tang 	status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_RECONFIG, &argument, size,
263a250c04bSSieu Mun Tang 			CMD_CASUAL, response, &resp_len);
264c76d4239SHadi Asyrafi 
265e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 	if (status < 0) {
266276a4366SSieu Mun Tang 		bridge_disable = false;
267673afd6fSSieu Mun Tang 		request_type = NO_REQUEST;
268e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
269e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 	}
270c76d4239SHadi Asyrafi 
271c76d4239SHadi Asyrafi 	max_blocks = response[0];
272c76d4239SHadi Asyrafi 	bytes_per_block = response[1];
273c76d4239SHadi Asyrafi 
274c76d4239SHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
275c76d4239SHadi Asyrafi 		fpga_config_buffers[i].size = 0;
276c76d4239SHadi Asyrafi 		fpga_config_buffers[i].size_written = 0;
277c76d4239SHadi Asyrafi 		fpga_config_buffers[i].addr = 0;
278c76d4239SHadi Asyrafi 		fpga_config_buffers[i].write_requested = 0;
279c76d4239SHadi Asyrafi 		fpga_config_buffers[i].block_number = 0;
280c76d4239SHadi Asyrafi 		fpga_config_buffers[i].subblocks_sent = 0;
281c76d4239SHadi Asyrafi 	}
282c76d4239SHadi Asyrafi 
283c76d4239SHadi Asyrafi 	blocks_submitted = 0;
284c76d4239SHadi Asyrafi 	current_block = 0;
285cefb37ebSTien Hock, Loh 	read_block = 0;
286c76d4239SHadi Asyrafi 	current_buffer = 0;
287c76d4239SHadi Asyrafi 
288276a4366SSieu Mun Tang 	/* Disable bridge on full reconfiguration */
289276a4366SSieu Mun Tang 	if (bridge_disable) {
29011f4f030SSieu Mun Tang 		socfpga_bridges_disable(~0);
2919c8f3af5SHadi Asyrafi 	}
2929c8f3af5SHadi Asyrafi 
293e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
294c76d4239SHadi Asyrafi }
295c76d4239SHadi Asyrafi 
2967c58fd4eSHadi Asyrafi static bool is_fpga_config_buffer_full(void)
2977c58fd4eSHadi Asyrafi {
298581182c1SSieu Mun Tang 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
299581182c1SSieu Mun Tang 		if (!fpga_config_buffers[i].write_requested) {
3007c58fd4eSHadi Asyrafi 			return false;
301581182c1SSieu Mun Tang 		}
302581182c1SSieu Mun Tang 	}
3037c58fd4eSHadi Asyrafi 	return true;
3047c58fd4eSHadi Asyrafi }
3057c58fd4eSHadi Asyrafi 
306aad868b4SAbdul Halim, Muhammad Hadi Asyrafi bool is_address_in_ddr_range(uint64_t addr, uint64_t size)
3077c58fd4eSHadi Asyrafi {
308f4aaa9fdSSieu Mun Tang 	uint128_t dram_max_sz = (uint128_t)DRAM_BASE + (uint128_t)DRAM_SIZE;
309f4aaa9fdSSieu Mun Tang 	uint128_t dram_region_end = (uint128_t)addr + (uint128_t)size;
310f4aaa9fdSSieu Mun Tang 
31112d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 	if (!addr && !size) {
31212d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 		return true;
31312d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 	}
314581182c1SSieu Mun Tang 	if (size > (UINT64_MAX - addr)) {
3157c58fd4eSHadi Asyrafi 		return false;
316581182c1SSieu Mun Tang 	}
317581182c1SSieu Mun Tang 	if (addr < BL31_LIMIT) {
3181a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return false;
319581182c1SSieu Mun Tang 	}
320f4aaa9fdSSieu Mun Tang 	if (dram_region_end > dram_max_sz) {
3211a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return false;
322581182c1SSieu Mun Tang 	}
3231a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
3241a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	return true;
3257c58fd4eSHadi Asyrafi }
326c76d4239SHadi Asyrafi 
327e5ebe87bSHadi Asyrafi static uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size)
328c76d4239SHadi Asyrafi {
3297c58fd4eSHadi Asyrafi 	int i;
330c76d4239SHadi Asyrafi 
3317c58fd4eSHadi Asyrafi 	intel_fpga_sdm_write_all();
332c76d4239SHadi Asyrafi 
3331a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	if (!is_address_in_ddr_range(mem, size) ||
334ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 		is_fpga_config_buffer_full()) {
3357c58fd4eSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_REJECTED;
336ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 	}
337c76d4239SHadi Asyrafi 
338b727664eSSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
339b727664eSSieu Mun Tang 	intel_smmu_hps_remapper_init(&mem);
340b727664eSSieu Mun Tang #endif
341b727664eSSieu Mun Tang 
342c76d4239SHadi Asyrafi 	for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
3437c58fd4eSHadi Asyrafi 		int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE;
3447c58fd4eSHadi Asyrafi 
3457c58fd4eSHadi Asyrafi 		if (!fpga_config_buffers[j].write_requested) {
3467c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].addr = mem;
3477c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].size = size;
3487c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].size_written = 0;
3497c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].write_requested = 1;
3507c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].block_number =
351c76d4239SHadi Asyrafi 				blocks_submitted++;
3527c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].subblocks_sent = 0;
353c76d4239SHadi Asyrafi 			break;
354c76d4239SHadi Asyrafi 		}
355c76d4239SHadi Asyrafi 	}
356c76d4239SHadi Asyrafi 
357ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 	if (is_fpga_config_buffer_full()) {
3587c58fd4eSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_BUSY;
359ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 	}
360c76d4239SHadi Asyrafi 
3617c58fd4eSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
362c76d4239SHadi Asyrafi }
363c76d4239SHadi Asyrafi 
36413d33d52SHadi Asyrafi static int is_out_of_sec_range(uint64_t reg_addr)
36513d33d52SHadi Asyrafi {
3667e954dfcSSiew Chin Lim #if DEBUG
3677e954dfcSSiew Chin Lim 	return 0;
3687e954dfcSSiew Chin Lim #endif
3697e954dfcSSiew Chin Lim 
3708e59b9f4SJit Loon Lim #if PLATFORM_MODEL != PLAT_SOCFPGA_AGILEX5
37113d33d52SHadi Asyrafi 	switch (reg_addr) {
37213d33d52SHadi Asyrafi 	case(0xF8011100):	/* ECCCTRL1 */
37313d33d52SHadi Asyrafi 	case(0xF8011104):	/* ECCCTRL2 */
37413d33d52SHadi Asyrafi 	case(0xF8011110):	/* ERRINTEN */
37513d33d52SHadi Asyrafi 	case(0xF8011114):	/* ERRINTENS */
37613d33d52SHadi Asyrafi 	case(0xF8011118):	/* ERRINTENR */
37713d33d52SHadi Asyrafi 	case(0xF801111C):	/* INTMODE */
37813d33d52SHadi Asyrafi 	case(0xF8011120):	/* INTSTAT */
37913d33d52SHadi Asyrafi 	case(0xF8011124):	/* DIAGINTTEST */
38013d33d52SHadi Asyrafi 	case(0xF801112C):	/* DERRADDRA */
3814687021dSSieu Mun Tang 	case(0xFA000000):	/* SMMU SCR0 */
3824687021dSSieu Mun Tang 	case(0xFA000004):	/* SMMU SCR1 */
3834687021dSSieu Mun Tang 	case(0xFA000400):	/* SMMU NSCR0 */
3844687021dSSieu Mun Tang 	case(0xFA004000):	/* SMMU SSD0_REG */
3854687021dSSieu Mun Tang 	case(0xFA000820):	/* SMMU SMR8 */
3864687021dSSieu Mun Tang 	case(0xFA000c20):	/* SMMU SCR8 */
3874687021dSSieu Mun Tang 	case(0xFA028000):	/* SMMU CB8_SCTRL */
3884687021dSSieu Mun Tang 	case(0xFA001020):	/* SMMU CBAR8 */
3894687021dSSieu Mun Tang 	case(0xFA028030):	/* SMMU TCR_LPAE */
3904687021dSSieu Mun Tang 	case(0xFA028020):	/* SMMU CB8_TTBR0_LOW */
3914687021dSSieu Mun Tang 	case(0xFA028024):	/* SMMU CB8_PRRR_HIGH */
3924687021dSSieu Mun Tang 	case(0xFA028038):	/* SMMU CB8_PRRR_MIR0 */
3934687021dSSieu Mun Tang 	case(0xFA02803C):	/* SMMU CB8_PRRR_MIR1 */
3944687021dSSieu Mun Tang 	case(0xFA028010):	/* SMMU_CB8)TCR2 */
3954687021dSSieu Mun Tang 	case(0xFFD080A4):	/* SDM SMMU STREAM ID REG */
3964687021dSSieu Mun Tang 	case(0xFA001820):	/* SMMU_CBA2R8 */
3974687021dSSieu Mun Tang 	case(0xFA000074):	/* SMMU_STLBGSTATUS */
3984687021dSSieu Mun Tang 	case(0xFA0287F4):	/* SMMU_CB8_TLBSTATUS */
3994687021dSSieu Mun Tang 	case(0xFA000060):	/* SMMU_STLBIALL */
4004687021dSSieu Mun Tang 	case(0xFA000070):	/* SMMU_STLBGSYNC */
4014687021dSSieu Mun Tang 	case(0xFA028618):	/* CB8_TLBALL */
4024687021dSSieu Mun Tang 	case(0xFA0287F0):	/* CB8_TLBSYNC */
40313d33d52SHadi Asyrafi 	case(0xFFD12028):	/* SDMMCGRP_CTRL */
40413d33d52SHadi Asyrafi 	case(0xFFD12044):	/* EMAC0 */
40513d33d52SHadi Asyrafi 	case(0xFFD12048):	/* EMAC1 */
40613d33d52SHadi Asyrafi 	case(0xFFD1204C):	/* EMAC2 */
40713d33d52SHadi Asyrafi 	case(0xFFD12090):	/* ECC_INT_MASK_VALUE */
40813d33d52SHadi Asyrafi 	case(0xFFD12094):	/* ECC_INT_MASK_SET */
40913d33d52SHadi Asyrafi 	case(0xFFD12098):	/* ECC_INT_MASK_CLEAR */
41013d33d52SHadi Asyrafi 	case(0xFFD1209C):	/* ECC_INTSTATUS_SERR */
41113d33d52SHadi Asyrafi 	case(0xFFD120A0):	/* ECC_INTSTATUS_DERR */
41213d33d52SHadi Asyrafi 	case(0xFFD120C0):	/* NOC_TIMEOUT */
41313d33d52SHadi Asyrafi 	case(0xFFD120C4):	/* NOC_IDLEREQ_SET */
41413d33d52SHadi Asyrafi 	case(0xFFD120C8):	/* NOC_IDLEREQ_CLR */
41513d33d52SHadi Asyrafi 	case(0xFFD120D0):	/* NOC_IDLEACK */
41613d33d52SHadi Asyrafi 	case(0xFFD120D4):	/* NOC_IDLESTATUS */
41713d33d52SHadi Asyrafi 	case(0xFFD12200):	/* BOOT_SCRATCH_COLD0 */
41813d33d52SHadi Asyrafi 	case(0xFFD12204):	/* BOOT_SCRATCH_COLD1 */
41913d33d52SHadi Asyrafi 	case(0xFFD12220):	/* BOOT_SCRATCH_COLD8 */
42013d33d52SHadi Asyrafi 	case(0xFFD12224):	/* BOOT_SCRATCH_COLD9 */
42113d33d52SHadi Asyrafi 		return 0;
4228e59b9f4SJit Loon Lim #else
4238e59b9f4SJit Loon Lim 	switch (reg_addr) {
42413d33d52SHadi Asyrafi 
4258e59b9f4SJit Loon Lim 	case(0xF8011104):	/* ECCCTRL2 */
4268e59b9f4SJit Loon Lim 	case(0xFFD12028):	/* SDMMCGRP_CTRL */
4278e59b9f4SJit Loon Lim 	case(0xFFD120C4):	/* NOC_IDLEREQ_SET */
4288e59b9f4SJit Loon Lim 	case(0xFFD120C8):	/* NOC_IDLEREQ_CLR */
4298e59b9f4SJit Loon Lim 	case(0xFFD120D0):	/* NOC_IDLEACK */
4308e59b9f4SJit Loon Lim 
4318e59b9f4SJit Loon Lim 
4328e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(ECCCTRL1)):	/* ECCCTRL1 */
4338e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(ERRINTEN)):	/* ERRINTEN */
4348e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(ERRINTENS)):	/* ERRINTENS */
4358e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(ERRINTENR)):	/* ERRINTENR */
4368e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(INTMODE)):	/* INTMODE */
4378e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(INTSTAT)):	/* INTSTAT */
4388e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(DIAGINTTEST)):	/* DIAGINTTEST */
4398e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(DERRADDRA)):	/* DERRADDRA */
4408e59b9f4SJit Loon Lim 
44146839460SJit Loon Lim 	case(SOCFPGA_ECC_QSPI(INITSTAT)):	/* ECC_QSPI_INITSTAT */
4428e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(EMAC_0)):	/* EMAC0 */
4438e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(EMAC_1)):	/* EMAC1 */
4448e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(EMAC_2)):	/* EMAC2 */
4458e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(ECC_INTMASK_VALUE)):	/* ECC_INT_MASK_VALUE */
4468e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(ECC_INTMASK_SET)):	/* ECC_INT_MASK_SET */
4478e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(ECC_INTMASK_CLR)):	/* ECC_INT_MASK_CLEAR */
4488e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(ECC_INTMASK_SERR)):	/* ECC_INTSTATUS_SERR */
4498e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(ECC_INTMASK_DERR)):	/* ECC_INTSTATUS_DERR */
4508e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(NOC_TIMEOUT)):	/* NOC_TIMEOUT */
4518e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(NOC_IDLESTATUS)):	/* NOC_IDLESTATUS */
4528e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_0)):	/* BOOT_SCRATCH_COLD0 */
4538e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_1)):	/* BOOT_SCRATCH_COLD1 */
4548e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_8)):	/* BOOT_SCRATCH_COLD8 */
4558e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_9)):	/* BOOT_SCRATCH_COLD9 */
4568e59b9f4SJit Loon Lim #endif
4574d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(CTRL)):			/* ECC_QSPI_CTRL */
4584d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(ERRINTEN)):		/* ECC_QSPI_ERRINTEN */
4594d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(ERRINTENS)):		/* ECC_QSPI_ERRINTENS */
4604d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(ERRINTENR)):		/* ECC_QSPI_ERRINTENR */
4614d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(INTMODE)):		/* ECC_QSPI_INTMODE */
4624d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(ECC_ACCCTRL)):	/* ECC_QSPI_ECC_ACCCTRL */
4634d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(ECC_STARTACC)):	/* ECC_QSPI_ECC_STARTACC */
4644d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(ECC_WDCTRL)):		/* ECC_QSPI_ECC_WDCTRL */
4654d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(INTSTAT)):		/* ECC_QSPI_INTSTAT */
4664d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(INTTEST)):		/* ECC_QSPI_INTMODE */
46713d33d52SHadi Asyrafi 		return 0;
468d6ae69c8SSieu Mun Tang 
46913d33d52SHadi Asyrafi 	default:
47013d33d52SHadi Asyrafi 		break;
47113d33d52SHadi Asyrafi 	}
47213d33d52SHadi Asyrafi 
47313d33d52SHadi Asyrafi 	return -1;
47413d33d52SHadi Asyrafi }
47513d33d52SHadi Asyrafi 
47613d33d52SHadi Asyrafi /* Secure register access */
47713d33d52SHadi Asyrafi uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval)
47813d33d52SHadi Asyrafi {
47913d33d52SHadi Asyrafi 	if (is_out_of_sec_range(reg_addr)) {
48013d33d52SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
48113d33d52SHadi Asyrafi 	}
48213d33d52SHadi Asyrafi 
48313d33d52SHadi Asyrafi 	*retval = mmio_read_32(reg_addr);
48413d33d52SHadi Asyrafi 
48513d33d52SHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
48613d33d52SHadi Asyrafi }
48713d33d52SHadi Asyrafi 
48813d33d52SHadi Asyrafi uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val,
48913d33d52SHadi Asyrafi 				uint32_t *retval)
49013d33d52SHadi Asyrafi {
49113d33d52SHadi Asyrafi 	if (is_out_of_sec_range(reg_addr)) {
49213d33d52SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
49313d33d52SHadi Asyrafi 	}
49413d33d52SHadi Asyrafi 
4954d122e5fSJit Loon Lim 	switch (reg_addr) {
4964d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(INTSTAT)):		/* ECC_QSPI_INTSTAT */
4974d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(INTTEST)):		/* ECC_QSPI_INTMODE */
4984d122e5fSJit Loon Lim 		mmio_write_16(reg_addr, val);
4994d122e5fSJit Loon Lim 		break;
5004d122e5fSJit Loon Lim 	default:
50113d33d52SHadi Asyrafi 		mmio_write_32(reg_addr, val);
5024d122e5fSJit Loon Lim 		break;
5034d122e5fSJit Loon Lim 	}
50413d33d52SHadi Asyrafi 
50513d33d52SHadi Asyrafi 	return intel_secure_reg_read(reg_addr, retval);
50613d33d52SHadi Asyrafi }
50713d33d52SHadi Asyrafi 
50813d33d52SHadi Asyrafi uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask,
50913d33d52SHadi Asyrafi 				 uint32_t val, uint32_t *retval)
51013d33d52SHadi Asyrafi {
51113d33d52SHadi Asyrafi 	if (!intel_secure_reg_read(reg_addr, retval)) {
51213d33d52SHadi Asyrafi 		*retval &= ~mask;
513c9c07099SSiew Chin Lim 		*retval |= val & mask;
51413d33d52SHadi Asyrafi 		return intel_secure_reg_write(reg_addr, *retval, retval);
51513d33d52SHadi Asyrafi 	}
51613d33d52SHadi Asyrafi 
51713d33d52SHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_ERROR;
51813d33d52SHadi Asyrafi }
51913d33d52SHadi Asyrafi 
520e1f97d9cSHadi Asyrafi /* Intel Remote System Update (RSU) services */
521e1f97d9cSHadi Asyrafi uint64_t intel_rsu_update_address;
522e1f97d9cSHadi Asyrafi 
523d57318b7SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_status(uint64_t *respbuf, unsigned int respbuf_sz)
524e1f97d9cSHadi Asyrafi {
525581182c1SSieu Mun Tang 	if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) {
526960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
527581182c1SSieu Mun Tang 	}
528e1f97d9cSHadi Asyrafi 
529e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
530e1f97d9cSHadi Asyrafi }
531e1f97d9cSHadi Asyrafi 
5328fb1b484SKah Jing Lee static uint32_t intel_rsu_get_device_info(uint32_t *respbuf,
5338fb1b484SKah Jing Lee 					  unsigned int respbuf_sz)
5348fb1b484SKah Jing Lee {
5358fb1b484SKah Jing Lee 	if (mailbox_rsu_get_device_info((uint32_t *)respbuf, respbuf_sz) < 0) {
5368fb1b484SKah Jing Lee 		return INTEL_SIP_SMC_RSU_ERROR;
5378fb1b484SKah Jing Lee 	}
5388fb1b484SKah Jing Lee 
5398fb1b484SKah Jing Lee 	return INTEL_SIP_SMC_STATUS_OK;
5408fb1b484SKah Jing Lee }
5418fb1b484SKah Jing Lee 
542e3c3a48cSMahesh Rao uint32_t intel_rsu_update(uint64_t update_address)
543e1f97d9cSHadi Asyrafi {
544c418064eSJit Loon Lim 	if (update_address > SIZE_MAX) {
545c418064eSJit Loon Lim 		return INTEL_SIP_SMC_STATUS_REJECTED;
546c418064eSJit Loon Lim 	}
547c418064eSJit Loon Lim 
548e1f97d9cSHadi Asyrafi 	intel_rsu_update_address = update_address;
549e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
550e1f97d9cSHadi Asyrafi }
551e1f97d9cSHadi Asyrafi 
552ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_notify(uint32_t execution_stage)
553e1f97d9cSHadi Asyrafi {
554581182c1SSieu Mun Tang 	if (mailbox_hps_stage_notify(execution_stage) < 0) {
555960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
556581182c1SSieu Mun Tang 	}
557e1f97d9cSHadi Asyrafi 
558e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
559e1f97d9cSHadi Asyrafi }
560e1f97d9cSHadi Asyrafi 
561e1f97d9cSHadi Asyrafi static uint32_t intel_rsu_retry_counter(uint32_t *respbuf, uint32_t respbuf_sz,
562e1f97d9cSHadi Asyrafi 					uint32_t *ret_stat)
563e1f97d9cSHadi Asyrafi {
564581182c1SSieu Mun Tang 	if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) {
565960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
566581182c1SSieu Mun Tang 	}
567e1f97d9cSHadi Asyrafi 
568e1f97d9cSHadi Asyrafi 	*ret_stat = respbuf[8];
569e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
570e1f97d9cSHadi Asyrafi }
571e1f97d9cSHadi Asyrafi 
57244eb782eSChee Hong Ang static uint32_t intel_rsu_copy_dcmf_version(uint64_t dcmf_ver_1_0,
57344eb782eSChee Hong Ang 					    uint64_t dcmf_ver_3_2)
57444eb782eSChee Hong Ang {
57544eb782eSChee Hong Ang 	rsu_dcmf_ver[0] = dcmf_ver_1_0;
57644eb782eSChee Hong Ang 	rsu_dcmf_ver[1] = dcmf_ver_1_0 >> 32;
57744eb782eSChee Hong Ang 	rsu_dcmf_ver[2] = dcmf_ver_3_2;
57844eb782eSChee Hong Ang 	rsu_dcmf_ver[3] = dcmf_ver_3_2 >> 32;
57944eb782eSChee Hong Ang 
58044eb782eSChee Hong Ang 	return INTEL_SIP_SMC_STATUS_OK;
58144eb782eSChee Hong Ang }
58244eb782eSChee Hong Ang 
583984e236eSSieu Mun Tang static uint32_t intel_rsu_copy_dcmf_status(uint64_t dcmf_stat)
584984e236eSSieu Mun Tang {
585984e236eSSieu Mun Tang 	rsu_dcmf_stat[0] = 0xFFFF & (dcmf_stat >> (0 * 16));
586984e236eSSieu Mun Tang 	rsu_dcmf_stat[1] = 0xFFFF & (dcmf_stat >> (1 * 16));
587984e236eSSieu Mun Tang 	rsu_dcmf_stat[2] = 0xFFFF & (dcmf_stat >> (2 * 16));
588984e236eSSieu Mun Tang 	rsu_dcmf_stat[3] = 0xFFFF & (dcmf_stat >> (3 * 16));
589984e236eSSieu Mun Tang 
590984e236eSSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
591984e236eSSieu Mun Tang }
592984e236eSSieu Mun Tang 
59352cf9c2cSKris Chaplin /* Intel HWMON services */
59452cf9c2cSKris Chaplin static uint32_t intel_hwmon_readtemp(uint32_t chan, uint32_t *retval)
59552cf9c2cSKris Chaplin {
59652cf9c2cSKris Chaplin 	if (mailbox_hwmon_readtemp(chan, retval) < 0) {
59752cf9c2cSKris Chaplin 		return INTEL_SIP_SMC_STATUS_ERROR;
59852cf9c2cSKris Chaplin 	}
59952cf9c2cSKris Chaplin 
60052cf9c2cSKris Chaplin 	return INTEL_SIP_SMC_STATUS_OK;
60152cf9c2cSKris Chaplin }
60252cf9c2cSKris Chaplin 
60352cf9c2cSKris Chaplin static uint32_t intel_hwmon_readvolt(uint32_t chan, uint32_t *retval)
60452cf9c2cSKris Chaplin {
60552cf9c2cSKris Chaplin 	if (mailbox_hwmon_readvolt(chan, retval) < 0) {
60652cf9c2cSKris Chaplin 		return INTEL_SIP_SMC_STATUS_ERROR;
60752cf9c2cSKris Chaplin 	}
60852cf9c2cSKris Chaplin 
60952cf9c2cSKris Chaplin 	return INTEL_SIP_SMC_STATUS_OK;
61052cf9c2cSKris Chaplin }
61152cf9c2cSKris Chaplin 
6120c5d62adSHadi Asyrafi /* Mailbox services */
613c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_smc_fw_version(uint32_t *fw_version)
614c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi {
615c026dfe3SSieu Mun Tang 	int status;
616c026dfe3SSieu Mun Tang 	unsigned int resp_len = CONFIG_STATUS_WORD_SIZE;
617c026dfe3SSieu Mun Tang 	uint32_t resp_data[CONFIG_STATUS_WORD_SIZE] = {0U};
618c026dfe3SSieu Mun Tang 
619c026dfe3SSieu Mun Tang 	status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CONFIG_STATUS, NULL, 0U,
620c026dfe3SSieu Mun Tang 			CMD_CASUAL, resp_data, &resp_len);
621c026dfe3SSieu Mun Tang 
622c026dfe3SSieu Mun Tang 	if (status < 0) {
623c026dfe3SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
624c026dfe3SSieu Mun Tang 	}
625c026dfe3SSieu Mun Tang 
626c026dfe3SSieu Mun Tang 	if (resp_len <= CONFIG_STATUS_FW_VER_OFFSET) {
627c026dfe3SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
628c026dfe3SSieu Mun Tang 	}
629c026dfe3SSieu Mun Tang 
630c026dfe3SSieu Mun Tang 	*fw_version = resp_data[CONFIG_STATUS_FW_VER_OFFSET] & CONFIG_STATUS_FW_VER_MASK;
631c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 
632c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
633c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi }
634c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 
635a250c04bSSieu Mun Tang static uint32_t intel_mbox_send_cmd(uint32_t cmd, uint32_t *args,
636ac097fdfSSieu Mun Tang 				unsigned int len, uint32_t urgent, uint64_t response,
637a250c04bSSieu Mun Tang 				unsigned int resp_len, int *mbox_status,
638a250c04bSSieu Mun Tang 				unsigned int *len_in_resp)
6390c5d62adSHadi Asyrafi {
6401a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	*len_in_resp = 0;
641651841f2SSieu Mun Tang 	*mbox_status = GENERIC_RESPONSE_ERROR;
6421a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
643581182c1SSieu Mun Tang 	if (!is_address_in_ddr_range((uint64_t)args, sizeof(uint32_t) * len)) {
6441a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_STATUS_REJECTED;
645581182c1SSieu Mun Tang 	}
6461a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
6470c5d62adSHadi Asyrafi 	int status = mailbox_send_cmd(MBOX_JOB_ID, cmd, args, len, urgent,
648ac097fdfSSieu Mun Tang 					(uint32_t *) response, &resp_len);
6490c5d62adSHadi Asyrafi 
6500c5d62adSHadi Asyrafi 	if (status < 0) {
6510c5d62adSHadi Asyrafi 		*mbox_status = -status;
6520c5d62adSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
6530c5d62adSHadi Asyrafi 	}
6540c5d62adSHadi Asyrafi 
6550c5d62adSHadi Asyrafi 	*mbox_status = 0;
656a250c04bSSieu Mun Tang 	*len_in_resp = resp_len;
657ac097fdfSSieu Mun Tang 
658ac097fdfSSieu Mun Tang 	flush_dcache_range(response, resp_len * MBOX_WORD_BYTE);
659ac097fdfSSieu Mun Tang 
6600c5d62adSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
6610c5d62adSHadi Asyrafi }
6620c5d62adSHadi Asyrafi 
66393a5b97eSSieu Mun Tang static int intel_smc_get_usercode(uint32_t *user_code)
66493a5b97eSSieu Mun Tang {
66593a5b97eSSieu Mun Tang 	int status;
66693a5b97eSSieu Mun Tang 	unsigned int resp_len = sizeof(user_code) / MBOX_WORD_BYTE;
66793a5b97eSSieu Mun Tang 
66893a5b97eSSieu Mun Tang 	status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_GET_USERCODE, NULL,
66993a5b97eSSieu Mun Tang 				0U, CMD_CASUAL, user_code, &resp_len);
67093a5b97eSSieu Mun Tang 
67193a5b97eSSieu Mun Tang 	if (status < 0) {
67293a5b97eSSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
67393a5b97eSSieu Mun Tang 	}
67493a5b97eSSieu Mun Tang 
67593a5b97eSSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
67693a5b97eSSieu Mun Tang }
67793a5b97eSSieu Mun Tang 
6784837a640SSieu Mun Tang uint32_t intel_smc_service_completed(uint64_t addr, uint32_t size,
6794837a640SSieu Mun Tang 				uint32_t mode, uint32_t *job_id,
6804837a640SSieu Mun Tang 				uint32_t *ret_size, uint32_t *mbox_error)
6814837a640SSieu Mun Tang {
6824837a640SSieu Mun Tang 	int status = 0;
6834837a640SSieu Mun Tang 	uint32_t resp_len = size / MBOX_WORD_BYTE;
6844837a640SSieu Mun Tang 
6854837a640SSieu Mun Tang 	if (resp_len > MBOX_DATA_MAX_LEN) {
6864837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_REJECTED;
6874837a640SSieu Mun Tang 	}
6884837a640SSieu Mun Tang 
6894837a640SSieu Mun Tang 	if (!is_address_in_ddr_range(addr, size)) {
6904837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_REJECTED;
6914837a640SSieu Mun Tang 	}
6924837a640SSieu Mun Tang 
6934837a640SSieu Mun Tang 	if (mode == SERVICE_COMPLETED_MODE_ASYNC) {
6944837a640SSieu Mun Tang 		status = mailbox_read_response_async(job_id,
6954837a640SSieu Mun Tang 				NULL, (uint32_t *) addr, &resp_len, 0);
6964837a640SSieu Mun Tang 	} else {
6974837a640SSieu Mun Tang 		status = mailbox_read_response(job_id,
6984837a640SSieu Mun Tang 				(uint32_t *) addr, &resp_len);
6994837a640SSieu Mun Tang 
7004837a640SSieu Mun Tang 		if (status == MBOX_NO_RESPONSE) {
7014837a640SSieu Mun Tang 			status = MBOX_BUSY;
7024837a640SSieu Mun Tang 		}
7034837a640SSieu Mun Tang 	}
7044837a640SSieu Mun Tang 
7054837a640SSieu Mun Tang 	if (status == MBOX_NO_RESPONSE) {
7064837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_NO_RESPONSE;
7074837a640SSieu Mun Tang 	}
7084837a640SSieu Mun Tang 
7094837a640SSieu Mun Tang 	if (status == MBOX_BUSY) {
7104837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_BUSY;
7114837a640SSieu Mun Tang 	}
7124837a640SSieu Mun Tang 
7134837a640SSieu Mun Tang 	*ret_size = resp_len * MBOX_WORD_BYTE;
7144837a640SSieu Mun Tang 	flush_dcache_range(addr, *ret_size);
7154837a640SSieu Mun Tang 
71676ed3223SSieu Mun Tang 	if (status == MBOX_RET_SDOS_DECRYPTION_ERROR_102 ||
71776ed3223SSieu Mun Tang 		status == MBOX_RET_SDOS_DECRYPTION_ERROR_103) {
71876ed3223SSieu Mun Tang 		*mbox_error = -status;
71976ed3223SSieu Mun Tang 	} else if (status != MBOX_RET_OK) {
7204837a640SSieu Mun Tang 		*mbox_error = -status;
7214837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
7224837a640SSieu Mun Tang 	}
7234837a640SSieu Mun Tang 
7244837a640SSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
7254837a640SSieu Mun Tang }
7264837a640SSieu Mun Tang 
727b703facaSSieu Mun Tang /* Miscellaneous HPS services */
728b703facaSSieu Mun Tang uint32_t intel_hps_set_bridges(uint64_t enable, uint64_t mask)
729b703facaSSieu Mun Tang {
730b703facaSSieu Mun Tang 	int status = 0;
731b703facaSSieu Mun Tang 
732ad47f142SSieu Mun Tang 	if ((enable & SOCFPGA_BRIDGE_ENABLE) != 0U) {
733ad47f142SSieu Mun Tang 		if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) {
734b703facaSSieu Mun Tang 			status = socfpga_bridges_enable((uint32_t)mask);
735b703facaSSieu Mun Tang 		} else {
736b703facaSSieu Mun Tang 			status = socfpga_bridges_enable(~0);
737b703facaSSieu Mun Tang 		}
738b703facaSSieu Mun Tang 	} else {
739ad47f142SSieu Mun Tang 		if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) {
740b703facaSSieu Mun Tang 			status = socfpga_bridges_disable((uint32_t)mask);
741b703facaSSieu Mun Tang 		} else {
742b703facaSSieu Mun Tang 			status = socfpga_bridges_disable(~0);
743b703facaSSieu Mun Tang 		}
744b703facaSSieu Mun Tang 	}
745b703facaSSieu Mun Tang 
746b703facaSSieu Mun Tang 	if (status < 0) {
747b703facaSSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
748b703facaSSieu Mun Tang 	}
749b703facaSSieu Mun Tang 
750b703facaSSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
751b703facaSSieu Mun Tang }
752b703facaSSieu Mun Tang 
75391239f2cSJit Loon Lim /* SDM SEU Error services */
754fffcb25cSJit Loon Lim static uint32_t intel_sdm_seu_err_read(uint32_t *respbuf, unsigned int respbuf_sz)
75591239f2cSJit Loon Lim {
756fffcb25cSJit Loon Lim 	if (mailbox_seu_err_status(respbuf, respbuf_sz) < 0) {
757fffcb25cSJit Loon Lim 		return INTEL_SIP_SMC_SEU_ERR_READ_ERROR;
758fffcb25cSJit Loon Lim 	}
759fffcb25cSJit Loon Lim 
760fffcb25cSJit Loon Lim 	return INTEL_SIP_SMC_STATUS_OK;
761fffcb25cSJit Loon Lim }
762fffcb25cSJit Loon Lim 
763fffcb25cSJit Loon Lim /* SDM SAFE SEU Error inject services */
764fffcb25cSJit Loon Lim static uint32_t intel_sdm_safe_inject_seu_err(uint32_t *command, uint32_t len)
765fffcb25cSJit Loon Lim {
766fffcb25cSJit Loon Lim 	if (mailbox_safe_inject_seu_err(command, len) < 0) {
76791239f2cSJit Loon Lim 		return INTEL_SIP_SMC_SEU_ERR_READ_ERROR;
76891239f2cSJit Loon Lim 	}
76991239f2cSJit Loon Lim 
77091239f2cSJit Loon Lim 	return INTEL_SIP_SMC_STATUS_OK;
77191239f2cSJit Loon Lim }
77291239f2cSJit Loon Lim 
773b727664eSSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
774b727664eSSieu Mun Tang /* SMMU HPS Remapper */
775b727664eSSieu Mun Tang void intel_smmu_hps_remapper_init(uint64_t *mem)
776b727664eSSieu Mun Tang {
777b727664eSSieu Mun Tang 	/* Read out Bit 1 value */
778b727664eSSieu Mun Tang 	uint32_t remap = (mmio_read_32(SOCFPGA_SYSMGR(BOOT_SCRATCH_POR_1)) & 0x02);
779b727664eSSieu Mun Tang 
780ea906b9bSSieu Mun Tang 	if ((remap == 0x00) && (g_remapper_bypass == 0x00)) {
781b727664eSSieu Mun Tang 		/* Update DRAM Base address for SDM SMMU */
782b727664eSSieu Mun Tang 		mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_ARADDR_REMAP), DRAM_BASE);
783b727664eSSieu Mun Tang 		mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_AWADDR_REMAP), DRAM_BASE);
784b727664eSSieu Mun Tang 		*mem = *mem - DRAM_BASE;
785b727664eSSieu Mun Tang 	} else {
786b727664eSSieu Mun Tang 		*mem = *mem - DRAM_BASE;
787b727664eSSieu Mun Tang 	}
788b727664eSSieu Mun Tang }
789ea906b9bSSieu Mun Tang 
790ea906b9bSSieu Mun Tang int intel_smmu_hps_remapper_config(uint32_t remapper_bypass)
791ea906b9bSSieu Mun Tang {
792ea906b9bSSieu Mun Tang 	/* Read out the JTAG-ID from boot scratch register */
793ea906b9bSSieu Mun Tang 	if (is_agilex5_A5F0() != 0) {
794ea906b9bSSieu Mun Tang 		if (remapper_bypass == 0x01) {
795ea906b9bSSieu Mun Tang 			g_remapper_bypass = remapper_bypass;
796ea906b9bSSieu Mun Tang 			mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_ARADDR_REMAP), 0);
797ea906b9bSSieu Mun Tang 			mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_AWADDR_REMAP), 0);
798ea906b9bSSieu Mun Tang 		}
799ea906b9bSSieu Mun Tang 	}
800ea906b9bSSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
801ea906b9bSSieu Mun Tang }
802b727664eSSieu Mun Tang #endif
803b727664eSSieu Mun Tang 
804c76d4239SHadi Asyrafi /*
805c76d4239SHadi Asyrafi  * This function is responsible for handling all SiP calls from the NS world
806c76d4239SHadi Asyrafi  */
807c76d4239SHadi Asyrafi 
808ad47f142SSieu Mun Tang uintptr_t sip_smc_handler_v1(uint32_t smc_fid,
809c76d4239SHadi Asyrafi 			 u_register_t x1,
810c76d4239SHadi Asyrafi 			 u_register_t x2,
811c76d4239SHadi Asyrafi 			 u_register_t x3,
812c76d4239SHadi Asyrafi 			 u_register_t x4,
813c76d4239SHadi Asyrafi 			 void *cookie,
814c76d4239SHadi Asyrafi 			 void *handle,
815c76d4239SHadi Asyrafi 			 u_register_t flags)
816c76d4239SHadi Asyrafi {
817d1740831SSieu Mun Tang 	uint32_t retval = 0, completed_addr[3];
818d1740831SSieu Mun Tang 	uint32_t retval2 = 0;
81977902fcaSSieu Mun Tang 	uint32_t mbox_error = 0;
820*fcf906c9SBoon Khai Ng 	uint32_t err_states = 0;
821fffcb25cSJit Loon Lim 	uint64_t retval64, rsu_respbuf[9];
822fffcb25cSJit Loon Lim 	uint32_t seu_respbuf[3];
823286b96f4SSieu Mun Tang 	int status = INTEL_SIP_SMC_STATUS_OK;
824a250c04bSSieu Mun Tang 	int mbox_status;
825a250c04bSSieu Mun Tang 	unsigned int len_in_resp;
826c05ea296SSieu Mun Tang 	u_register_t x5, x6, x7;
827f8e6a09cSAbdul Halim, Muhammad Hadi Asyrafi 
828c76d4239SHadi Asyrafi 	switch (smc_fid) {
829c76d4239SHadi Asyrafi 	case SIP_SVC_UID:
830c76d4239SHadi Asyrafi 		/* Return UID to the caller */
831c76d4239SHadi Asyrafi 		SMC_UUID_RET(handle, intl_svc_uid);
83213d33d52SHadi Asyrafi 
833c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE:
834*fcf906c9SBoon Khai Ng 		status = intel_mailbox_fpga_config_isdone(&err_states);
835*fcf906c9SBoon Khai Ng 		SMC_RET4(handle, status, err_states, 0, 0);
83613d33d52SHadi Asyrafi 
837c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM:
838c76d4239SHadi Asyrafi 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
839c76d4239SHadi Asyrafi 			INTEL_SIP_SMC_FPGA_CONFIG_ADDR,
840c76d4239SHadi Asyrafi 			INTEL_SIP_SMC_FPGA_CONFIG_SIZE -
841c76d4239SHadi Asyrafi 				INTEL_SIP_SMC_FPGA_CONFIG_ADDR);
84213d33d52SHadi Asyrafi 
843c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_START:
844c76d4239SHadi Asyrafi 		status = intel_fpga_config_start(x1);
845c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
84613d33d52SHadi Asyrafi 
847c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_WRITE:
848c76d4239SHadi Asyrafi 		status = intel_fpga_config_write(x1, x2);
849c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
85013d33d52SHadi Asyrafi 
851c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE:
852c76d4239SHadi Asyrafi 		status = intel_fpga_config_completed_write(completed_addr,
853aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 							&retval, &rcv_id);
854aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		switch (retval) {
855c76d4239SHadi Asyrafi 		case 1:
856c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
857c76d4239SHadi Asyrafi 				completed_addr[0], 0, 0);
85813d33d52SHadi Asyrafi 
859c76d4239SHadi Asyrafi 		case 2:
860c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
861c76d4239SHadi Asyrafi 				completed_addr[0],
862c76d4239SHadi Asyrafi 				completed_addr[1], 0);
86313d33d52SHadi Asyrafi 
864c76d4239SHadi Asyrafi 		case 3:
865c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
866c76d4239SHadi Asyrafi 				completed_addr[0],
867c76d4239SHadi Asyrafi 				completed_addr[1],
868c76d4239SHadi Asyrafi 				completed_addr[2]);
86913d33d52SHadi Asyrafi 
870c76d4239SHadi Asyrafi 		case 0:
871c76d4239SHadi Asyrafi 			SMC_RET4(handle, status, 0, 0, 0);
87213d33d52SHadi Asyrafi 
873c76d4239SHadi Asyrafi 		default:
874cefb37ebSTien Hock, Loh 			mailbox_clear_response();
875c76d4239SHadi Asyrafi 			SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR);
876c76d4239SHadi Asyrafi 		}
87713d33d52SHadi Asyrafi 
87813d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_READ:
879aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_secure_reg_read(x1, &retval);
880aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
88113d33d52SHadi Asyrafi 
88213d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_WRITE:
883aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_secure_reg_write(x1, (uint32_t)x2, &retval);
884aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
88513d33d52SHadi Asyrafi 
88613d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_UPDATE:
88713d33d52SHadi Asyrafi 		status = intel_secure_reg_update(x1, (uint32_t)x2,
888aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 						 (uint32_t)x3, &retval);
889aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
890c76d4239SHadi Asyrafi 
891e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_STATUS:
892e1f97d9cSHadi Asyrafi 		status = intel_rsu_status(rsu_respbuf,
893e1f97d9cSHadi Asyrafi 					ARRAY_SIZE(rsu_respbuf));
894e1f97d9cSHadi Asyrafi 		if (status) {
895e1f97d9cSHadi Asyrafi 			SMC_RET1(handle, status);
896e1f97d9cSHadi Asyrafi 		} else {
897e1f97d9cSHadi Asyrafi 			SMC_RET4(handle, rsu_respbuf[0], rsu_respbuf[1],
898e1f97d9cSHadi Asyrafi 					rsu_respbuf[2], rsu_respbuf[3]);
899e1f97d9cSHadi Asyrafi 		}
900e1f97d9cSHadi Asyrafi 
901e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_UPDATE:
902e1f97d9cSHadi Asyrafi 		status = intel_rsu_update(x1);
903e1f97d9cSHadi Asyrafi 		SMC_RET1(handle, status);
904e1f97d9cSHadi Asyrafi 
905e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_NOTIFY:
906e1f97d9cSHadi Asyrafi 		status = intel_rsu_notify(x1);
907e1f97d9cSHadi Asyrafi 		SMC_RET1(handle, status);
908e1f97d9cSHadi Asyrafi 
909e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_RETRY_COUNTER:
910e1f97d9cSHadi Asyrafi 		status = intel_rsu_retry_counter((uint32_t *)rsu_respbuf,
911aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 						ARRAY_SIZE(rsu_respbuf), &retval);
912e1f97d9cSHadi Asyrafi 		if (status) {
913e1f97d9cSHadi Asyrafi 			SMC_RET1(handle, status);
914e1f97d9cSHadi Asyrafi 		} else {
915aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 			SMC_RET2(handle, status, retval);
916e1f97d9cSHadi Asyrafi 		}
917e1f97d9cSHadi Asyrafi 
91844eb782eSChee Hong Ang 	case INTEL_SIP_SMC_RSU_DCMF_VERSION:
91944eb782eSChee Hong Ang 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
92044eb782eSChee Hong Ang 			 ((uint64_t)rsu_dcmf_ver[1] << 32) | rsu_dcmf_ver[0],
92144eb782eSChee Hong Ang 			 ((uint64_t)rsu_dcmf_ver[3] << 32) | rsu_dcmf_ver[2]);
92244eb782eSChee Hong Ang 
92344eb782eSChee Hong Ang 	case INTEL_SIP_SMC_RSU_COPY_DCMF_VERSION:
92444eb782eSChee Hong Ang 		status = intel_rsu_copy_dcmf_version(x1, x2);
92544eb782eSChee Hong Ang 		SMC_RET1(handle, status);
92644eb782eSChee Hong Ang 
9278fb1b484SKah Jing Lee 	case INTEL_SIP_SMC_RSU_GET_DEVICE_INFO:
9288fb1b484SKah Jing Lee 		status = intel_rsu_get_device_info((uint32_t *)rsu_respbuf,
9298fb1b484SKah Jing Lee 					ARRAY_SIZE(rsu_respbuf));
9308fb1b484SKah Jing Lee 		if (status) {
9318fb1b484SKah Jing Lee 			SMC_RET1(handle, status);
9328fb1b484SKah Jing Lee 		} else {
9338fb1b484SKah Jing Lee 			SMC_RET5(handle, status, rsu_respbuf[0], rsu_respbuf[1],
9348fb1b484SKah Jing Lee 				 rsu_respbuf[2], rsu_respbuf[3]);
9358fb1b484SKah Jing Lee 		}
9368fb1b484SKah Jing Lee 
937984e236eSSieu Mun Tang 	case INTEL_SIP_SMC_RSU_DCMF_STATUS:
938984e236eSSieu Mun Tang 		SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK,
939984e236eSSieu Mun Tang 			 ((uint64_t)rsu_dcmf_stat[3] << 48) |
940984e236eSSieu Mun Tang 			 ((uint64_t)rsu_dcmf_stat[2] << 32) |
941984e236eSSieu Mun Tang 			 ((uint64_t)rsu_dcmf_stat[1] << 16) |
942984e236eSSieu Mun Tang 			 rsu_dcmf_stat[0]);
943984e236eSSieu Mun Tang 
944984e236eSSieu Mun Tang 	case INTEL_SIP_SMC_RSU_COPY_DCMF_STATUS:
945984e236eSSieu Mun Tang 		status = intel_rsu_copy_dcmf_status(x1);
946984e236eSSieu Mun Tang 		SMC_RET1(handle, status);
947984e236eSSieu Mun Tang 
9484c26957bSChee Hong Ang 	case INTEL_SIP_SMC_RSU_MAX_RETRY:
9494c26957bSChee Hong Ang 		SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK, rsu_max_retry);
9504c26957bSChee Hong Ang 
9514c26957bSChee Hong Ang 	case INTEL_SIP_SMC_RSU_COPY_MAX_RETRY:
9524c26957bSChee Hong Ang 		rsu_max_retry = x1;
9534c26957bSChee Hong Ang 		SMC_RET1(handle, INTEL_SIP_SMC_STATUS_OK);
9544c26957bSChee Hong Ang 
955c703d752SSieu Mun Tang 	case INTEL_SIP_SMC_ECC_DBE:
956c703d752SSieu Mun Tang 		status = intel_ecc_dbe_notification(x1);
957c703d752SSieu Mun Tang 		SMC_RET1(handle, status);
958c703d752SSieu Mun Tang 
959b703facaSSieu Mun Tang 	case INTEL_SIP_SMC_SERVICE_COMPLETED:
960b703facaSSieu Mun Tang 		status = intel_smc_service_completed(x1, x2, x3, &rcv_id,
961b703facaSSieu Mun Tang 						&len_in_resp, &mbox_error);
962b703facaSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x1, len_in_resp);
963b703facaSSieu Mun Tang 
964c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 	case INTEL_SIP_SMC_FIRMWARE_VERSION:
965c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_smc_fw_version(&retval);
966c026dfe3SSieu Mun Tang 		SMC_RET2(handle, status, retval);
967c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 
9680c5d62adSHadi Asyrafi 	case INTEL_SIP_SMC_MBOX_SEND_CMD:
9690c5d62adSHadi Asyrafi 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
9700c5d62adSHadi Asyrafi 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
971ac097fdfSSieu Mun Tang 		status = intel_mbox_send_cmd(x1, (uint32_t *)x2, x3, x4, x5, x6,
972ac097fdfSSieu Mun Tang 						&mbox_status, &len_in_resp);
973108514ffSSieu Mun Tang 		SMC_RET3(handle, status, mbox_status, len_in_resp);
9740c5d62adSHadi Asyrafi 
97593a5b97eSSieu Mun Tang 	case INTEL_SIP_SMC_GET_USERCODE:
97693a5b97eSSieu Mun Tang 		status = intel_smc_get_usercode(&retval);
97793a5b97eSSieu Mun Tang 		SMC_RET2(handle, status, retval);
97893a5b97eSSieu Mun Tang 
97902d3ef33SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CRYPTION:
98002d3ef33SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
98102d3ef33SSieu Mun Tang 
98202d3ef33SSieu Mun Tang 		if (x1 == FCS_MODE_DECRYPT) {
98302d3ef33SSieu Mun Tang 			status = intel_fcs_decryption(x2, x3, x4, x5, &send_id);
98402d3ef33SSieu Mun Tang 		} else if (x1 == FCS_MODE_ENCRYPT) {
98502d3ef33SSieu Mun Tang 			status = intel_fcs_encryption(x2, x3, x4, x5, &send_id);
98602d3ef33SSieu Mun Tang 		} else {
98702d3ef33SSieu Mun Tang 			status = INTEL_SIP_SMC_STATUS_REJECTED;
98802d3ef33SSieu Mun Tang 		}
98902d3ef33SSieu Mun Tang 
99002d3ef33SSieu Mun Tang 		SMC_RET3(handle, status, x4, x5);
99102d3ef33SSieu Mun Tang 
992537ff052SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CRYPTION_EXT:
993537ff052SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
994537ff052SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
995537ff052SSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
996537ff052SSieu Mun Tang 
997537ff052SSieu Mun Tang 		if (x3 == FCS_MODE_DECRYPT) {
998537ff052SSieu Mun Tang 			status = intel_fcs_decryption_ext(x1, x2, x4, x5, x6,
999537ff052SSieu Mun Tang 					(uint32_t *) &x7, &mbox_error);
1000537ff052SSieu Mun Tang 		} else if (x3 == FCS_MODE_ENCRYPT) {
1001537ff052SSieu Mun Tang 			status = intel_fcs_encryption_ext(x1, x2, x4, x5, x6,
1002537ff052SSieu Mun Tang 					(uint32_t *) &x7, &mbox_error);
1003537ff052SSieu Mun Tang 		} else {
1004537ff052SSieu Mun Tang 			status = INTEL_SIP_SMC_STATUS_REJECTED;
1005537ff052SSieu Mun Tang 		}
1006537ff052SSieu Mun Tang 
1007537ff052SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x6, x7);
1008537ff052SSieu Mun Tang 
10094837a640SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_RANDOM_NUMBER:
10104837a640SSieu Mun Tang 		status = intel_fcs_random_number_gen(x1, &retval64,
10114837a640SSieu Mun Tang 							&mbox_error);
10124837a640SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x1, retval64);
10134837a640SSieu Mun Tang 
101424f9dc8aSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_RANDOM_NUMBER_EXT:
101524f9dc8aSSieu Mun Tang 		status = intel_fcs_random_number_gen_ext(x1, x2, x3,
101624f9dc8aSSieu Mun Tang 							&send_id);
101724f9dc8aSSieu Mun Tang 		SMC_RET1(handle, status);
101824f9dc8aSSieu Mun Tang 
10194837a640SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_SEND_CERTIFICATE:
10204837a640SSieu Mun Tang 		status = intel_fcs_send_cert(x1, x2, &send_id);
10214837a640SSieu Mun Tang 		SMC_RET1(handle, status);
10224837a640SSieu Mun Tang 
10234837a640SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_PROVISION_DATA:
10244837a640SSieu Mun Tang 		status = intel_fcs_get_provision_data(&send_id);
10254837a640SSieu Mun Tang 		SMC_RET1(handle, status);
10264837a640SSieu Mun Tang 
10277facacecSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CNTR_SET_PREAUTH:
10287facacecSSieu Mun Tang 		status = intel_fcs_cntr_set_preauth(x1, x2, x3,
10297facacecSSieu Mun Tang 							&mbox_error);
10307facacecSSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
10317facacecSSieu Mun Tang 
103211f4f030SSieu Mun Tang 	case INTEL_SIP_SMC_HPS_SET_BRIDGES:
103311f4f030SSieu Mun Tang 		status = intel_hps_set_bridges(x1, x2);
103411f4f030SSieu Mun Tang 		SMC_RET1(handle, status);
103511f4f030SSieu Mun Tang 
1036ad47f142SSieu Mun Tang 	case INTEL_SIP_SMC_HWMON_READTEMP:
1037ad47f142SSieu Mun Tang 		status = intel_hwmon_readtemp(x1, &retval);
1038ad47f142SSieu Mun Tang 		SMC_RET2(handle, status, retval);
1039ad47f142SSieu Mun Tang 
1040ad47f142SSieu Mun Tang 	case INTEL_SIP_SMC_HWMON_READVOLT:
1041ad47f142SSieu Mun Tang 		status = intel_hwmon_readvolt(x1, &retval);
1042ad47f142SSieu Mun Tang 		SMC_RET2(handle, status, retval);
1043ad47f142SSieu Mun Tang 
1044d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_PSGSIGMA_TEARDOWN:
1045d1740831SSieu Mun Tang 		status = intel_fcs_sigma_teardown(x1, &mbox_error);
1046d1740831SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
1047d1740831SSieu Mun Tang 
1048d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CHIP_ID:
1049d1740831SSieu Mun Tang 		status = intel_fcs_chip_id(&retval, &retval2, &mbox_error);
1050d1740831SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, retval, retval2);
1051d1740831SSieu Mun Tang 
1052d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ATTESTATION_SUBKEY:
1053d1740831SSieu Mun Tang 		status = intel_fcs_attestation_subkey(x1, x2, x3,
1054d1740831SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
1055d1740831SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
1056d1740831SSieu Mun Tang 
1057d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ATTESTATION_MEASUREMENTS:
1058d1740831SSieu Mun Tang 		status = intel_fcs_get_measurement(x1, x2, x3,
1059d1740831SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
1060d1740831SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
1061d1740831SSieu Mun Tang 
1062581182c1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_ATTESTATION_CERT:
1063581182c1SSieu Mun Tang 		status = intel_fcs_get_attestation_cert(x1, x2,
1064581182c1SSieu Mun Tang 					(uint32_t *) &x3, &mbox_error);
1065581182c1SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x2, x3);
1066581182c1SSieu Mun Tang 
1067581182c1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CREATE_CERT_ON_RELOAD:
1068581182c1SSieu Mun Tang 		status = intel_fcs_create_cert_on_reload(x1, &mbox_error);
1069581182c1SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
1070581182c1SSieu Mun Tang 
10716dc00c24SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_OPEN_CS_SESSION:
10726dc00c24SSieu Mun Tang 		status = intel_fcs_open_crypto_service_session(&retval, &mbox_error);
10736dc00c24SSieu Mun Tang 		SMC_RET3(handle, status, mbox_error, retval);
10746dc00c24SSieu Mun Tang 
10756dc00c24SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CLOSE_CS_SESSION:
10766dc00c24SSieu Mun Tang 		status = intel_fcs_close_crypto_service_session(x1, &mbox_error);
10776dc00c24SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
10786dc00c24SSieu Mun Tang 
1079342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_IMPORT_CS_KEY:
1080342a0618SSieu Mun Tang 		status = intel_fcs_import_crypto_service_key(x1, x2, &send_id);
1081342a0618SSieu Mun Tang 		SMC_RET1(handle, status);
1082342a0618SSieu Mun Tang 
1083342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_EXPORT_CS_KEY:
1084342a0618SSieu Mun Tang 		status = intel_fcs_export_crypto_service_key(x1, x2, x3,
1085342a0618SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
1086342a0618SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
1087342a0618SSieu Mun Tang 
1088342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_REMOVE_CS_KEY:
1089342a0618SSieu Mun Tang 		status = intel_fcs_remove_crypto_service_key(x1, x2,
1090342a0618SSieu Mun Tang 					&mbox_error);
1091342a0618SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
1092342a0618SSieu Mun Tang 
1093342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_CS_KEY_INFO:
1094342a0618SSieu Mun Tang 		status = intel_fcs_get_crypto_service_key_info(x1, x2, x3,
1095342a0618SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
1096342a0618SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
1097342a0618SSieu Mun Tang 
10987e8249a2SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_INIT:
10997e8249a2SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
11007e8249a2SSieu Mun Tang 		status = intel_fcs_get_digest_init(x1, x2, x3,
11017e8249a2SSieu Mun Tang 					x4, x5, &mbox_error);
11027e8249a2SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
11037e8249a2SSieu Mun Tang 
110470a7e6afSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_UPDATE:
110570a7e6afSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
110670a7e6afSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
110770a7e6afSSieu Mun Tang 		status = intel_fcs_get_digest_update_finalize(x1, x2, x3,
110870a7e6afSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, false,
110970a7e6afSSieu Mun Tang 					&mbox_error);
111070a7e6afSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
111170a7e6afSSieu Mun Tang 
11127e8249a2SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_FINALIZE:
11137e8249a2SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
11147e8249a2SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
111570a7e6afSSieu Mun Tang 		status = intel_fcs_get_digest_update_finalize(x1, x2, x3,
111670a7e6afSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, true,
111770a7e6afSSieu Mun Tang 					&mbox_error);
11187e8249a2SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
11197e8249a2SSieu Mun Tang 
11204687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_UPDATE:
11214687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
11224687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
11234687021dSSieu Mun Tang 		status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3,
11244687021dSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, false,
11254687021dSSieu Mun Tang 					&mbox_error, &send_id);
11264687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
11274687021dSSieu Mun Tang 
11284687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_FINALIZE:
11294687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
11304687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
11314687021dSSieu Mun Tang 		status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3,
11324687021dSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, true,
11334687021dSSieu Mun Tang 					&mbox_error, &send_id);
11344687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
11354687021dSSieu Mun Tang 
1136c05ea296SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_INIT:
1137c05ea296SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1138c05ea296SSieu Mun Tang 		status = intel_fcs_mac_verify_init(x1, x2, x3,
1139c05ea296SSieu Mun Tang 					x4, x5, &mbox_error);
1140c05ea296SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
1141c05ea296SSieu Mun Tang 
114270a7e6afSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_UPDATE:
114370a7e6afSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
114470a7e6afSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
114570a7e6afSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
114670a7e6afSSieu Mun Tang 		status = intel_fcs_mac_verify_update_finalize(x1, x2, x3,
114770a7e6afSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, x7,
114870a7e6afSSieu Mun Tang 					false, &mbox_error);
114970a7e6afSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
115070a7e6afSSieu Mun Tang 
1151c05ea296SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_FINALIZE:
1152c05ea296SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1153c05ea296SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1154c05ea296SSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
115570a7e6afSSieu Mun Tang 		status = intel_fcs_mac_verify_update_finalize(x1, x2, x3,
115670a7e6afSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, x7,
115770a7e6afSSieu Mun Tang 					true, &mbox_error);
1158c05ea296SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
1159c05ea296SSieu Mun Tang 
11604687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_UPDATE:
11614687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
11624687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
11634687021dSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
11644687021dSSieu Mun Tang 		status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3,
11654687021dSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, x7,
11664687021dSSieu Mun Tang 					false, &mbox_error, &send_id);
11674687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
11684687021dSSieu Mun Tang 
11694687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_FINALIZE:
11704687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
11714687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
11724687021dSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
11734687021dSSieu Mun Tang 		status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3,
11744687021dSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, x7,
11754687021dSSieu Mun Tang 					true, &mbox_error, &send_id);
11764687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
11774687021dSSieu Mun Tang 
117807912da1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_INIT:
117907912da1SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
118007912da1SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_init(x1, x2, x3,
118107912da1SSieu Mun Tang 					x4, x5, &mbox_error);
118207912da1SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
118307912da1SSieu Mun Tang 
11841d97dd74SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_UPDATE:
11851d97dd74SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
11861d97dd74SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
11871d97dd74SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2,
11881d97dd74SSieu Mun Tang 					x3, x4, x5, (uint32_t *) &x6, false,
11891d97dd74SSieu Mun Tang 					&mbox_error);
11901d97dd74SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
11911d97dd74SSieu Mun Tang 
119207912da1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE:
119307912da1SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
119407912da1SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
11951d97dd74SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2,
11961d97dd74SSieu Mun Tang 					x3, x4, x5, (uint32_t *) &x6, true,
11971d97dd74SSieu Mun Tang 					&mbox_error);
119807912da1SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
119907912da1SSieu Mun Tang 
12004687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_UPDATE:
12014687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
12024687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
12034687021dSSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1,
12044687021dSSieu Mun Tang 					x2, x3, x4, x5, (uint32_t *) &x6, false,
12054687021dSSieu Mun Tang 					&mbox_error, &send_id);
12064687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
12074687021dSSieu Mun Tang 
12084687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_FINALIZE:
12094687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
12104687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
12114687021dSSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1,
12124687021dSSieu Mun Tang 					x2, x3, x4, x5, (uint32_t *) &x6, true,
12134687021dSSieu Mun Tang 					&mbox_error, &send_id);
12144687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
12154687021dSSieu Mun Tang 
121669254105SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_INIT:
121769254105SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
121869254105SSieu Mun Tang 		status = intel_fcs_ecdsa_hash_sign_init(x1, x2, x3,
121969254105SSieu Mun Tang 					x4, x5, &mbox_error);
122069254105SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
122169254105SSieu Mun Tang 
122269254105SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_FINALIZE:
122369254105SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
122469254105SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
122569254105SSieu Mun Tang 		status = intel_fcs_ecdsa_hash_sign_finalize(x1, x2, x3,
122669254105SSieu Mun Tang 					 x4, x5, (uint32_t *) &x6, &mbox_error);
122769254105SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
122869254105SSieu Mun Tang 
12297e25eb87SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_INIT:
12307e25eb87SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
12317e25eb87SSieu Mun Tang 		status = intel_fcs_ecdsa_hash_sig_verify_init(x1, x2, x3,
12327e25eb87SSieu Mun Tang 					x4, x5, &mbox_error);
12337e25eb87SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
12347e25eb87SSieu Mun Tang 
12357e25eb87SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_FINALIZE:
12367e25eb87SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
12377e25eb87SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
12387e25eb87SSieu Mun Tang 		status = intel_fcs_ecdsa_hash_sig_verify_finalize(x1, x2, x3,
12397e25eb87SSieu Mun Tang 					 x4, x5, (uint32_t *) &x6, &mbox_error);
12407e25eb87SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
12417e25eb87SSieu Mun Tang 
124258305060SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_INIT:
124358305060SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
124458305060SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_init(x1, x2, x3,
124558305060SSieu Mun Tang 					x4, x5, &mbox_error);
124658305060SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
124758305060SSieu Mun Tang 
12481d97dd74SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_UPDATE:
12491d97dd74SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
12501d97dd74SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
12511d97dd74SSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
12521d97dd74SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(
12531d97dd74SSieu Mun Tang 					x1, x2, x3, x4, x5, (uint32_t *) &x6,
12541d97dd74SSieu Mun Tang 					x7, false, &mbox_error);
12551d97dd74SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
12561d97dd74SSieu Mun Tang 
12574687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_UPDATE:
12584687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
12594687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
12604687021dSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
12614687021dSSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize(
12624687021dSSieu Mun Tang 					x1, x2, x3, x4, x5, (uint32_t *) &x6,
12634687021dSSieu Mun Tang 					x7, false, &mbox_error, &send_id);
12644687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
12654687021dSSieu Mun Tang 
12664687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_FINALIZE:
12674687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
12684687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
12694687021dSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
12704687021dSSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize(
12714687021dSSieu Mun Tang 					x1, x2, x3, x4, x5, (uint32_t *) &x6,
12724687021dSSieu Mun Tang 					x7, true, &mbox_error, &send_id);
12734687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
12744687021dSSieu Mun Tang 
127558305060SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE:
127658305060SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
127758305060SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
127858305060SSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
12791d97dd74SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(
12801d97dd74SSieu Mun Tang 					x1, x2, x3, x4, x5, (uint32_t *) &x6,
12811d97dd74SSieu Mun Tang 					x7, true, &mbox_error);
128258305060SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
128307912da1SSieu Mun Tang 
1284d2fee94aSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_INIT:
1285d2fee94aSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1286d2fee94aSSieu Mun Tang 		status = intel_fcs_ecdsa_get_pubkey_init(x1, x2, x3,
1287d2fee94aSSieu Mun Tang 					x4, x5, &mbox_error);
1288d2fee94aSSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
1289d2fee94aSSieu Mun Tang 
1290d2fee94aSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_FINALIZE:
1291d2fee94aSSieu Mun Tang 		status = intel_fcs_ecdsa_get_pubkey_finalize(x1, x2, x3,
1292d2fee94aSSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
1293d2fee94aSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
1294d2fee94aSSieu Mun Tang 
129549446866SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDH_REQUEST_INIT:
129649446866SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
129749446866SSieu Mun Tang 		status = intel_fcs_ecdh_request_init(x1, x2, x3,
129849446866SSieu Mun Tang 					x4, x5, &mbox_error);
129949446866SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
130049446866SSieu Mun Tang 
130149446866SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDH_REQUEST_FINALIZE:
130249446866SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
130349446866SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
130449446866SSieu Mun Tang 		status = intel_fcs_ecdh_request_finalize(x1, x2, x3,
130549446866SSieu Mun Tang 					 x4, x5, (uint32_t *) &x6, &mbox_error);
130649446866SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
130749446866SSieu Mun Tang 
13086726390eSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_AES_CRYPT_INIT:
13096726390eSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
13106726390eSSieu Mun Tang 		status = intel_fcs_aes_crypt_init(x1, x2, x3, x4, x5,
13116726390eSSieu Mun Tang 					&mbox_error);
13126726390eSSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
13136726390eSSieu Mun Tang 
1314dcb144f1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_AES_CRYPT_UPDATE:
1315dcb144f1SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1316dcb144f1SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1317dcb144f1SSieu Mun Tang 		status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4,
1318dcb144f1SSieu Mun Tang 					x5, x6, false, &send_id);
1319dcb144f1SSieu Mun Tang 		SMC_RET1(handle, status);
1320dcb144f1SSieu Mun Tang 
13216726390eSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_AES_CRYPT_FINALIZE:
13226726390eSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
13236726390eSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1324dcb144f1SSieu Mun Tang 		status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4,
1325dcb144f1SSieu Mun Tang 					x5, x6, true, &send_id);
13266726390eSSieu Mun Tang 		SMC_RET1(handle, status);
13276726390eSSieu Mun Tang 
1328ea906b9bSSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
1329ea906b9bSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_SDM_REMAPPER_CONFIG:
1330ea906b9bSSieu Mun Tang 		status = intel_smmu_hps_remapper_config(x1);
1331ea906b9bSSieu Mun Tang 		SMC_RET1(handle, status);
1332ea906b9bSSieu Mun Tang #endif
1333ea906b9bSSieu Mun Tang 
133477902fcaSSieu Mun Tang 	case INTEL_SIP_SMC_GET_ROM_PATCH_SHA384:
133577902fcaSSieu Mun Tang 		status = intel_fcs_get_rom_patch_sha384(x1, &retval64,
133677902fcaSSieu Mun Tang 							&mbox_error);
133777902fcaSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x1, retval64);
133877902fcaSSieu Mun Tang 
1339f0c40b89SSieu Mun Tang 	case INTEL_SIP_SMC_SVC_VERSION:
1340f0c40b89SSieu Mun Tang 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
1341f0c40b89SSieu Mun Tang 					SIP_SVC_VERSION_MAJOR,
1342f0c40b89SSieu Mun Tang 					SIP_SVC_VERSION_MINOR);
1343f0c40b89SSieu Mun Tang 
134491239f2cSJit Loon Lim 	case INTEL_SIP_SMC_SEU_ERR_STATUS:
134591239f2cSJit Loon Lim 		status = intel_sdm_seu_err_read(seu_respbuf,
134691239f2cSJit Loon Lim 					ARRAY_SIZE(seu_respbuf));
134791239f2cSJit Loon Lim 		if (status) {
134891239f2cSJit Loon Lim 			SMC_RET1(handle, status);
134991239f2cSJit Loon Lim 		} else {
135091239f2cSJit Loon Lim 			SMC_RET3(handle, seu_respbuf[0], seu_respbuf[1], seu_respbuf[2]);
135191239f2cSJit Loon Lim 		}
135291239f2cSJit Loon Lim 
1353fffcb25cSJit Loon Lim 	case INTEL_SIP_SMC_SAFE_INJECT_SEU_ERR:
1354fffcb25cSJit Loon Lim 		status = intel_sdm_safe_inject_seu_err((uint32_t *)&x1, (uint32_t)x2);
1355fffcb25cSJit Loon Lim 		SMC_RET1(handle, status);
1356fffcb25cSJit Loon Lim 
1357c76d4239SHadi Asyrafi 	default:
1358c76d4239SHadi Asyrafi 		return socfpga_sip_handler(smc_fid, x1, x2, x3, x4,
1359c76d4239SHadi Asyrafi 			cookie, handle, flags);
1360c76d4239SHadi Asyrafi 	}
1361c76d4239SHadi Asyrafi }
1362c76d4239SHadi Asyrafi 
1363ad47f142SSieu Mun Tang uintptr_t sip_smc_handler(uint32_t smc_fid,
1364ad47f142SSieu Mun Tang 			 u_register_t x1,
1365ad47f142SSieu Mun Tang 			 u_register_t x2,
1366ad47f142SSieu Mun Tang 			 u_register_t x3,
1367ad47f142SSieu Mun Tang 			 u_register_t x4,
1368ad47f142SSieu Mun Tang 			 void *cookie,
1369ad47f142SSieu Mun Tang 			 void *handle,
1370ad47f142SSieu Mun Tang 			 u_register_t flags)
1371ad47f142SSieu Mun Tang {
1372ad47f142SSieu Mun Tang 	uint32_t cmd = smc_fid & INTEL_SIP_SMC_CMD_MASK;
1373ad47f142SSieu Mun Tang 
1374ad47f142SSieu Mun Tang 	if (cmd >= INTEL_SIP_SMC_CMD_V2_RANGE_BEGIN &&
1375ad47f142SSieu Mun Tang 	    cmd <= INTEL_SIP_SMC_CMD_V2_RANGE_END) {
1376ad47f142SSieu Mun Tang 		return sip_smc_handler_v2(smc_fid, x1, x2, x3, x4,
1377ad47f142SSieu Mun Tang 			cookie, handle, flags);
1378ad47f142SSieu Mun Tang 	} else {
1379ad47f142SSieu Mun Tang 		return sip_smc_handler_v1(smc_fid, x1, x2, x3, x4,
1380ad47f142SSieu Mun Tang 			cookie, handle, flags);
1381ad47f142SSieu Mun Tang 	}
1382ad47f142SSieu Mun Tang }
1383ad47f142SSieu Mun Tang 
1384c76d4239SHadi Asyrafi DECLARE_RT_SVC(
1385c76d4239SHadi Asyrafi 	socfpga_sip_svc,
1386c76d4239SHadi Asyrafi 	OEN_SIP_START,
1387c76d4239SHadi Asyrafi 	OEN_SIP_END,
1388c76d4239SHadi Asyrafi 	SMC_TYPE_FAST,
1389c76d4239SHadi Asyrafi 	NULL,
1390c76d4239SHadi Asyrafi 	sip_smc_handler
1391c76d4239SHadi Asyrafi );
1392c76d4239SHadi Asyrafi 
1393c76d4239SHadi Asyrafi DECLARE_RT_SVC(
1394c76d4239SHadi Asyrafi 	socfpga_sip_svc_std,
1395c76d4239SHadi Asyrafi 	OEN_SIP_START,
1396c76d4239SHadi Asyrafi 	OEN_SIP_END,
1397c76d4239SHadi Asyrafi 	SMC_TYPE_YIELD,
1398c76d4239SHadi Asyrafi 	NULL,
1399c76d4239SHadi Asyrafi 	sip_smc_handler
1400c76d4239SHadi Asyrafi );
1401