1c76d4239SHadi Asyrafi /* 26197dc98SJit Loon Lim * Copyright (c) 2019-2023, ARM Limited and Contributors. All rights reserved. 3c76d4239SHadi Asyrafi * 4c76d4239SHadi Asyrafi * SPDX-License-Identifier: BSD-3-Clause 5c76d4239SHadi Asyrafi */ 6c76d4239SHadi Asyrafi 7c76d4239SHadi Asyrafi #include <assert.h> 8c76d4239SHadi Asyrafi #include <common/debug.h> 9c76d4239SHadi Asyrafi #include <common/runtime_svc.h> 1013d33d52SHadi Asyrafi #include <lib/mmio.h> 11c76d4239SHadi Asyrafi #include <tools_share/uuid.h> 12c76d4239SHadi Asyrafi 13286b96f4SSieu Mun Tang #include "socfpga_fcs.h" 14c76d4239SHadi Asyrafi #include "socfpga_mailbox.h" 156197dc98SJit Loon Lim #include "socfpga_plat_def.h" 169c8f3af5SHadi Asyrafi #include "socfpga_reset_manager.h" 17d25041bfSHadi Asyrafi #include "socfpga_sip_svc.h" 186197dc98SJit Loon Lim #include "socfpga_system_manager.h" 19c76d4239SHadi Asyrafi 20c76d4239SHadi Asyrafi /* Total buffer the driver can hold */ 21c76d4239SHadi Asyrafi #define FPGA_CONFIG_BUFFER_SIZE 4 22c76d4239SHadi Asyrafi 23673afd6fSSieu Mun Tang static config_type request_type = NO_REQUEST; 24aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static int current_block, current_buffer; 25ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi static int read_block, max_blocks; 26aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t send_id, rcv_id; 27aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t bytes_per_block, blocks_submitted; 28276a4366SSieu Mun Tang static bool bridge_disable; 29c76d4239SHadi Asyrafi 30984e236eSSieu Mun Tang /* RSU static variables */ 3144eb782eSChee Hong Ang static uint32_t rsu_dcmf_ver[4] = {0}; 32984e236eSSieu Mun Tang static uint16_t rsu_dcmf_stat[4] = {0}; 33673afd6fSSieu Mun Tang static uint32_t rsu_max_retry; 34c76d4239SHadi Asyrafi 35c76d4239SHadi Asyrafi /* SiP Service UUID */ 36c76d4239SHadi Asyrafi DEFINE_SVC_UUID2(intl_svc_uid, 37c76d4239SHadi Asyrafi 0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a, 38c76d4239SHadi Asyrafi 0xfa, 0x88, 0x88, 0x17, 0x68, 0x81); 39c76d4239SHadi Asyrafi 40e5ebe87bSHadi Asyrafi static uint64_t socfpga_sip_handler(uint32_t smc_fid, 41c76d4239SHadi Asyrafi uint64_t x1, 42c76d4239SHadi Asyrafi uint64_t x2, 43c76d4239SHadi Asyrafi uint64_t x3, 44c76d4239SHadi Asyrafi uint64_t x4, 45c76d4239SHadi Asyrafi void *cookie, 46c76d4239SHadi Asyrafi void *handle, 47c76d4239SHadi Asyrafi uint64_t flags) 48c76d4239SHadi Asyrafi { 49c76d4239SHadi Asyrafi ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid); 50c76d4239SHadi Asyrafi SMC_RET1(handle, SMC_UNK); 51c76d4239SHadi Asyrafi } 52c76d4239SHadi Asyrafi 53c76d4239SHadi Asyrafi struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE]; 54c76d4239SHadi Asyrafi 557c58fd4eSHadi Asyrafi static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer) 56c76d4239SHadi Asyrafi { 57ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi uint32_t args[3]; 58c76d4239SHadi Asyrafi 59c76d4239SHadi Asyrafi while (max_blocks > 0 && buffer->size > buffer->size_written) { 60c76d4239SHadi Asyrafi args[0] = (1<<8); 61c76d4239SHadi Asyrafi args[1] = buffer->addr + buffer->size_written; 627c58fd4eSHadi Asyrafi if (buffer->size - buffer->size_written <= bytes_per_block) { 63c76d4239SHadi Asyrafi args[2] = buffer->size - buffer->size_written; 64c76d4239SHadi Asyrafi current_buffer++; 65c76d4239SHadi Asyrafi current_buffer %= FPGA_CONFIG_BUFFER_SIZE; 66581182c1SSieu Mun Tang } else { 67c76d4239SHadi Asyrafi args[2] = bytes_per_block; 68581182c1SSieu Mun Tang } 697c58fd4eSHadi Asyrafi 707c58fd4eSHadi Asyrafi buffer->size_written += args[2]; 71aad868b4SAbdul Halim, Muhammad Hadi Asyrafi mailbox_send_cmd_async(&send_id, MBOX_RECONFIG_DATA, args, 72d57318b7SAbdul Halim, Muhammad Hadi Asyrafi 3U, CMD_INDIRECT); 737c58fd4eSHadi Asyrafi 74c76d4239SHadi Asyrafi buffer->subblocks_sent++; 75c76d4239SHadi Asyrafi max_blocks--; 76c76d4239SHadi Asyrafi } 777c58fd4eSHadi Asyrafi 787c58fd4eSHadi Asyrafi return !max_blocks; 79c76d4239SHadi Asyrafi } 80c76d4239SHadi Asyrafi 81c76d4239SHadi Asyrafi static int intel_fpga_sdm_write_all(void) 82c76d4239SHadi Asyrafi { 83581182c1SSieu Mun Tang for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 847c58fd4eSHadi Asyrafi if (intel_fpga_sdm_write_buffer( 85581182c1SSieu Mun Tang &fpga_config_buffers[current_buffer])) { 867c58fd4eSHadi Asyrafi break; 87581182c1SSieu Mun Tang } 88581182c1SSieu Mun Tang } 89c76d4239SHadi Asyrafi return 0; 90c76d4239SHadi Asyrafi } 91c76d4239SHadi Asyrafi 92673afd6fSSieu Mun Tang static uint32_t intel_mailbox_fpga_config_isdone(void) 93c76d4239SHadi Asyrafi { 94dfdd38c2SHadi Asyrafi uint32_t ret; 95dfdd38c2SHadi Asyrafi 96673afd6fSSieu Mun Tang switch (request_type) { 97673afd6fSSieu Mun Tang case RECONFIGURATION: 98673afd6fSSieu Mun Tang ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS, 99673afd6fSSieu Mun Tang true); 100673afd6fSSieu Mun Tang break; 101673afd6fSSieu Mun Tang case BITSTREAM_AUTH: 102673afd6fSSieu Mun Tang ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS, 103673afd6fSSieu Mun Tang false); 104673afd6fSSieu Mun Tang break; 105673afd6fSSieu Mun Tang default: 106673afd6fSSieu Mun Tang ret = intel_mailbox_get_config_status(MBOX_CONFIG_STATUS, 107673afd6fSSieu Mun Tang false); 108673afd6fSSieu Mun Tang break; 10952cf9c2cSKris Chaplin } 1107c58fd4eSHadi Asyrafi 111e40910e2SAbdul Halim, Muhammad Hadi Asyrafi if (ret != 0U) { 11252cf9c2cSKris Chaplin if (ret == MBOX_CFGSTAT_STATE_CONFIG) { 1137c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_BUSY; 11452cf9c2cSKris Chaplin } else { 115673afd6fSSieu Mun Tang request_type = NO_REQUEST; 1167c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 1177c58fd4eSHadi Asyrafi } 11852cf9c2cSKris Chaplin } 1197c58fd4eSHadi Asyrafi 120673afd6fSSieu Mun Tang if (bridge_disable != 0U) { 12111f4f030SSieu Mun Tang socfpga_bridges_enable(~0); /* Enable bridge */ 122276a4366SSieu Mun Tang bridge_disable = false; 1239c8f3af5SHadi Asyrafi } 124673afd6fSSieu Mun Tang request_type = NO_REQUEST; 1259c8f3af5SHadi Asyrafi 1267c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 127c76d4239SHadi Asyrafi } 128c76d4239SHadi Asyrafi 129c76d4239SHadi Asyrafi static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed) 130c76d4239SHadi Asyrafi { 131c76d4239SHadi Asyrafi int i; 132c76d4239SHadi Asyrafi 133c76d4239SHadi Asyrafi for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 134c76d4239SHadi Asyrafi if (fpga_config_buffers[i].block_number == current_block) { 135c76d4239SHadi Asyrafi fpga_config_buffers[i].subblocks_sent--; 136c76d4239SHadi Asyrafi if (fpga_config_buffers[i].subblocks_sent == 0 137c76d4239SHadi Asyrafi && fpga_config_buffers[i].size <= 138c76d4239SHadi Asyrafi fpga_config_buffers[i].size_written) { 139c76d4239SHadi Asyrafi fpga_config_buffers[i].write_requested = 0; 140c76d4239SHadi Asyrafi current_block++; 141c76d4239SHadi Asyrafi *buffer_addr_completed = 142c76d4239SHadi Asyrafi fpga_config_buffers[i].addr; 143c76d4239SHadi Asyrafi return 0; 144c76d4239SHadi Asyrafi } 145c76d4239SHadi Asyrafi } 146c76d4239SHadi Asyrafi } 147c76d4239SHadi Asyrafi 148c76d4239SHadi Asyrafi return -1; 149c76d4239SHadi Asyrafi } 150c76d4239SHadi Asyrafi 151e5ebe87bSHadi Asyrafi static int intel_fpga_config_completed_write(uint32_t *completed_addr, 152aad868b4SAbdul Halim, Muhammad Hadi Asyrafi uint32_t *count, uint32_t *job_id) 153c76d4239SHadi Asyrafi { 154c76d4239SHadi Asyrafi uint32_t resp[5]; 155a250c04bSSieu Mun Tang unsigned int resp_len = ARRAY_SIZE(resp); 156a250c04bSSieu Mun Tang int status = INTEL_SIP_SMC_STATUS_OK; 157c76d4239SHadi Asyrafi int all_completed = 1; 158a250c04bSSieu Mun Tang *count = 0; 159c76d4239SHadi Asyrafi 160cefb37ebSTien Hock, Loh while (*count < 3) { 161c76d4239SHadi Asyrafi 162a250c04bSSieu Mun Tang status = mailbox_read_response(job_id, 163a250c04bSSieu Mun Tang resp, &resp_len); 164c76d4239SHadi Asyrafi 165286b96f4SSieu Mun Tang if (status < 0) { 166cefb37ebSTien Hock, Loh break; 167286b96f4SSieu Mun Tang } 168c76d4239SHadi Asyrafi 169c76d4239SHadi Asyrafi max_blocks++; 170cefb37ebSTien Hock, Loh 171c76d4239SHadi Asyrafi if (mark_last_buffer_xfer_completed( 172286b96f4SSieu Mun Tang &completed_addr[*count]) == 0) { 173c76d4239SHadi Asyrafi *count = *count + 1; 174286b96f4SSieu Mun Tang } else { 175c76d4239SHadi Asyrafi break; 176c76d4239SHadi Asyrafi } 177286b96f4SSieu Mun Tang } 178c76d4239SHadi Asyrafi 179c76d4239SHadi Asyrafi if (*count <= 0) { 180286b96f4SSieu Mun Tang if (status != MBOX_NO_RESPONSE && 181286b96f4SSieu Mun Tang status != MBOX_TIMEOUT && resp_len != 0) { 182cefb37ebSTien Hock, Loh mailbox_clear_response(); 183673afd6fSSieu Mun Tang request_type = NO_REQUEST; 184c76d4239SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 185c76d4239SHadi Asyrafi } 186c76d4239SHadi Asyrafi 187c76d4239SHadi Asyrafi *count = 0; 188c76d4239SHadi Asyrafi } 189c76d4239SHadi Asyrafi 190c76d4239SHadi Asyrafi intel_fpga_sdm_write_all(); 191c76d4239SHadi Asyrafi 192581182c1SSieu Mun Tang if (*count > 0) { 193c76d4239SHadi Asyrafi status = INTEL_SIP_SMC_STATUS_OK; 194581182c1SSieu Mun Tang } else if (*count == 0) { 195c76d4239SHadi Asyrafi status = INTEL_SIP_SMC_STATUS_BUSY; 196581182c1SSieu Mun Tang } 197c76d4239SHadi Asyrafi 198c76d4239SHadi Asyrafi for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 199c76d4239SHadi Asyrafi if (fpga_config_buffers[i].write_requested != 0) { 200c76d4239SHadi Asyrafi all_completed = 0; 201c76d4239SHadi Asyrafi break; 202c76d4239SHadi Asyrafi } 203c76d4239SHadi Asyrafi } 204c76d4239SHadi Asyrafi 205581182c1SSieu Mun Tang if (all_completed == 1) { 206c76d4239SHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 207581182c1SSieu Mun Tang } 208c76d4239SHadi Asyrafi 209c76d4239SHadi Asyrafi return status; 210c76d4239SHadi Asyrafi } 211c76d4239SHadi Asyrafi 212276a4366SSieu Mun Tang static int intel_fpga_config_start(uint32_t flag) 213c76d4239SHadi Asyrafi { 214a250c04bSSieu Mun Tang uint32_t argument = 0x1; 215c76d4239SHadi Asyrafi uint32_t response[3]; 216c76d4239SHadi Asyrafi int status = 0; 217a250c04bSSieu Mun Tang unsigned int size = 0; 218a250c04bSSieu Mun Tang unsigned int resp_len = ARRAY_SIZE(response); 219c76d4239SHadi Asyrafi 220673afd6fSSieu Mun Tang request_type = RECONFIGURATION; 221673afd6fSSieu Mun Tang 222276a4366SSieu Mun Tang if (!CONFIG_TEST_FLAG(flag, PARTIAL_CONFIG)) { 223276a4366SSieu Mun Tang bridge_disable = true; 224276a4366SSieu Mun Tang } 225276a4366SSieu Mun Tang 226276a4366SSieu Mun Tang if (CONFIG_TEST_FLAG(flag, AUTHENTICATION)) { 227276a4366SSieu Mun Tang size = 1; 228276a4366SSieu Mun Tang bridge_disable = false; 229673afd6fSSieu Mun Tang request_type = BITSTREAM_AUTH; 230ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi } 2319c8f3af5SHadi Asyrafi 232cefb37ebSTien Hock, Loh mailbox_clear_response(); 233cefb37ebSTien Hock, Loh 234a250c04bSSieu Mun Tang mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_CANCEL, NULL, 0U, 235a250c04bSSieu Mun Tang CMD_CASUAL, NULL, NULL); 236cefb37ebSTien Hock, Loh 237a250c04bSSieu Mun Tang status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_RECONFIG, &argument, size, 238a250c04bSSieu Mun Tang CMD_CASUAL, response, &resp_len); 239c76d4239SHadi Asyrafi 240e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi if (status < 0) { 241276a4366SSieu Mun Tang bridge_disable = false; 242673afd6fSSieu Mun Tang request_type = NO_REQUEST; 243e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 244e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi } 245c76d4239SHadi Asyrafi 246c76d4239SHadi Asyrafi max_blocks = response[0]; 247c76d4239SHadi Asyrafi bytes_per_block = response[1]; 248c76d4239SHadi Asyrafi 249c76d4239SHadi Asyrafi for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 250c76d4239SHadi Asyrafi fpga_config_buffers[i].size = 0; 251c76d4239SHadi Asyrafi fpga_config_buffers[i].size_written = 0; 252c76d4239SHadi Asyrafi fpga_config_buffers[i].addr = 0; 253c76d4239SHadi Asyrafi fpga_config_buffers[i].write_requested = 0; 254c76d4239SHadi Asyrafi fpga_config_buffers[i].block_number = 0; 255c76d4239SHadi Asyrafi fpga_config_buffers[i].subblocks_sent = 0; 256c76d4239SHadi Asyrafi } 257c76d4239SHadi Asyrafi 258c76d4239SHadi Asyrafi blocks_submitted = 0; 259c76d4239SHadi Asyrafi current_block = 0; 260cefb37ebSTien Hock, Loh read_block = 0; 261c76d4239SHadi Asyrafi current_buffer = 0; 262c76d4239SHadi Asyrafi 263276a4366SSieu Mun Tang /* Disable bridge on full reconfiguration */ 264276a4366SSieu Mun Tang if (bridge_disable) { 26511f4f030SSieu Mun Tang socfpga_bridges_disable(~0); 2669c8f3af5SHadi Asyrafi } 2679c8f3af5SHadi Asyrafi 268e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 269c76d4239SHadi Asyrafi } 270c76d4239SHadi Asyrafi 2717c58fd4eSHadi Asyrafi static bool is_fpga_config_buffer_full(void) 2727c58fd4eSHadi Asyrafi { 273581182c1SSieu Mun Tang for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 274581182c1SSieu Mun Tang if (!fpga_config_buffers[i].write_requested) { 2757c58fd4eSHadi Asyrafi return false; 276581182c1SSieu Mun Tang } 277581182c1SSieu Mun Tang } 2787c58fd4eSHadi Asyrafi return true; 2797c58fd4eSHadi Asyrafi } 2807c58fd4eSHadi Asyrafi 281aad868b4SAbdul Halim, Muhammad Hadi Asyrafi bool is_address_in_ddr_range(uint64_t addr, uint64_t size) 2827c58fd4eSHadi Asyrafi { 283*f4aaa9fdSSieu Mun Tang uint128_t dram_max_sz = (uint128_t)DRAM_BASE + (uint128_t)DRAM_SIZE; 284*f4aaa9fdSSieu Mun Tang uint128_t dram_region_end = (uint128_t)addr + (uint128_t)size; 285*f4aaa9fdSSieu Mun Tang 28612d71ac6SAbdul Halim, Muhammad Hadi Asyrafi if (!addr && !size) { 28712d71ac6SAbdul Halim, Muhammad Hadi Asyrafi return true; 28812d71ac6SAbdul Halim, Muhammad Hadi Asyrafi } 289581182c1SSieu Mun Tang if (size > (UINT64_MAX - addr)) { 2907c58fd4eSHadi Asyrafi return false; 291581182c1SSieu Mun Tang } 292581182c1SSieu Mun Tang if (addr < BL31_LIMIT) { 2931a87db5dSAbdul Halim, Muhammad Hadi Asyrafi return false; 294581182c1SSieu Mun Tang } 295*f4aaa9fdSSieu Mun Tang if (dram_region_end > dram_max_sz) { 2961a87db5dSAbdul Halim, Muhammad Hadi Asyrafi return false; 297581182c1SSieu Mun Tang } 2981a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 2991a87db5dSAbdul Halim, Muhammad Hadi Asyrafi return true; 3007c58fd4eSHadi Asyrafi } 301c76d4239SHadi Asyrafi 302e5ebe87bSHadi Asyrafi static uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size) 303c76d4239SHadi Asyrafi { 3047c58fd4eSHadi Asyrafi int i; 305c76d4239SHadi Asyrafi 3067c58fd4eSHadi Asyrafi intel_fpga_sdm_write_all(); 307c76d4239SHadi Asyrafi 3081a87db5dSAbdul Halim, Muhammad Hadi Asyrafi if (!is_address_in_ddr_range(mem, size) || 309ef51b097SAbdul Halim, Muhammad Hadi Asyrafi is_fpga_config_buffer_full()) { 3107c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_REJECTED; 311ef51b097SAbdul Halim, Muhammad Hadi Asyrafi } 312c76d4239SHadi Asyrafi 313c76d4239SHadi Asyrafi for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 3147c58fd4eSHadi Asyrafi int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE; 3157c58fd4eSHadi Asyrafi 3167c58fd4eSHadi Asyrafi if (!fpga_config_buffers[j].write_requested) { 3177c58fd4eSHadi Asyrafi fpga_config_buffers[j].addr = mem; 3187c58fd4eSHadi Asyrafi fpga_config_buffers[j].size = size; 3197c58fd4eSHadi Asyrafi fpga_config_buffers[j].size_written = 0; 3207c58fd4eSHadi Asyrafi fpga_config_buffers[j].write_requested = 1; 3217c58fd4eSHadi Asyrafi fpga_config_buffers[j].block_number = 322c76d4239SHadi Asyrafi blocks_submitted++; 3237c58fd4eSHadi Asyrafi fpga_config_buffers[j].subblocks_sent = 0; 324c76d4239SHadi Asyrafi break; 325c76d4239SHadi Asyrafi } 326c76d4239SHadi Asyrafi } 327c76d4239SHadi Asyrafi 328ef51b097SAbdul Halim, Muhammad Hadi Asyrafi if (is_fpga_config_buffer_full()) { 3297c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_BUSY; 330ef51b097SAbdul Halim, Muhammad Hadi Asyrafi } 331c76d4239SHadi Asyrafi 3327c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 333c76d4239SHadi Asyrafi } 334c76d4239SHadi Asyrafi 33513d33d52SHadi Asyrafi static int is_out_of_sec_range(uint64_t reg_addr) 33613d33d52SHadi Asyrafi { 3377e954dfcSSiew Chin Lim #if DEBUG 3387e954dfcSSiew Chin Lim return 0; 3397e954dfcSSiew Chin Lim #endif 3407e954dfcSSiew Chin Lim 3418e59b9f4SJit Loon Lim #if PLATFORM_MODEL != PLAT_SOCFPGA_AGILEX5 34213d33d52SHadi Asyrafi switch (reg_addr) { 34313d33d52SHadi Asyrafi case(0xF8011100): /* ECCCTRL1 */ 34413d33d52SHadi Asyrafi case(0xF8011104): /* ECCCTRL2 */ 34513d33d52SHadi Asyrafi case(0xF8011110): /* ERRINTEN */ 34613d33d52SHadi Asyrafi case(0xF8011114): /* ERRINTENS */ 34713d33d52SHadi Asyrafi case(0xF8011118): /* ERRINTENR */ 34813d33d52SHadi Asyrafi case(0xF801111C): /* INTMODE */ 34913d33d52SHadi Asyrafi case(0xF8011120): /* INTSTAT */ 35013d33d52SHadi Asyrafi case(0xF8011124): /* DIAGINTTEST */ 35113d33d52SHadi Asyrafi case(0xF801112C): /* DERRADDRA */ 3524687021dSSieu Mun Tang case(0xFA000000): /* SMMU SCR0 */ 3534687021dSSieu Mun Tang case(0xFA000004): /* SMMU SCR1 */ 3544687021dSSieu Mun Tang case(0xFA000400): /* SMMU NSCR0 */ 3554687021dSSieu Mun Tang case(0xFA004000): /* SMMU SSD0_REG */ 3564687021dSSieu Mun Tang case(0xFA000820): /* SMMU SMR8 */ 3574687021dSSieu Mun Tang case(0xFA000c20): /* SMMU SCR8 */ 3584687021dSSieu Mun Tang case(0xFA028000): /* SMMU CB8_SCTRL */ 3594687021dSSieu Mun Tang case(0xFA001020): /* SMMU CBAR8 */ 3604687021dSSieu Mun Tang case(0xFA028030): /* SMMU TCR_LPAE */ 3614687021dSSieu Mun Tang case(0xFA028020): /* SMMU CB8_TTBR0_LOW */ 3624687021dSSieu Mun Tang case(0xFA028024): /* SMMU CB8_PRRR_HIGH */ 3634687021dSSieu Mun Tang case(0xFA028038): /* SMMU CB8_PRRR_MIR0 */ 3644687021dSSieu Mun Tang case(0xFA02803C): /* SMMU CB8_PRRR_MIR1 */ 3654687021dSSieu Mun Tang case(0xFA028010): /* SMMU_CB8)TCR2 */ 3664687021dSSieu Mun Tang case(0xFFD080A4): /* SDM SMMU STREAM ID REG */ 3674687021dSSieu Mun Tang case(0xFA001820): /* SMMU_CBA2R8 */ 3684687021dSSieu Mun Tang case(0xFA000074): /* SMMU_STLBGSTATUS */ 3694687021dSSieu Mun Tang case(0xFA0287F4): /* SMMU_CB8_TLBSTATUS */ 3704687021dSSieu Mun Tang case(0xFA000060): /* SMMU_STLBIALL */ 3714687021dSSieu Mun Tang case(0xFA000070): /* SMMU_STLBGSYNC */ 3724687021dSSieu Mun Tang case(0xFA028618): /* CB8_TLBALL */ 3734687021dSSieu Mun Tang case(0xFA0287F0): /* CB8_TLBSYNC */ 37413d33d52SHadi Asyrafi case(0xFFD12028): /* SDMMCGRP_CTRL */ 37513d33d52SHadi Asyrafi case(0xFFD12044): /* EMAC0 */ 37613d33d52SHadi Asyrafi case(0xFFD12048): /* EMAC1 */ 37713d33d52SHadi Asyrafi case(0xFFD1204C): /* EMAC2 */ 37813d33d52SHadi Asyrafi case(0xFFD12090): /* ECC_INT_MASK_VALUE */ 37913d33d52SHadi Asyrafi case(0xFFD12094): /* ECC_INT_MASK_SET */ 38013d33d52SHadi Asyrafi case(0xFFD12098): /* ECC_INT_MASK_CLEAR */ 38113d33d52SHadi Asyrafi case(0xFFD1209C): /* ECC_INTSTATUS_SERR */ 38213d33d52SHadi Asyrafi case(0xFFD120A0): /* ECC_INTSTATUS_DERR */ 38313d33d52SHadi Asyrafi case(0xFFD120C0): /* NOC_TIMEOUT */ 38413d33d52SHadi Asyrafi case(0xFFD120C4): /* NOC_IDLEREQ_SET */ 38513d33d52SHadi Asyrafi case(0xFFD120C8): /* NOC_IDLEREQ_CLR */ 38613d33d52SHadi Asyrafi case(0xFFD120D0): /* NOC_IDLEACK */ 38713d33d52SHadi Asyrafi case(0xFFD120D4): /* NOC_IDLESTATUS */ 38813d33d52SHadi Asyrafi case(0xFFD12200): /* BOOT_SCRATCH_COLD0 */ 38913d33d52SHadi Asyrafi case(0xFFD12204): /* BOOT_SCRATCH_COLD1 */ 39013d33d52SHadi Asyrafi case(0xFFD12220): /* BOOT_SCRATCH_COLD8 */ 39113d33d52SHadi Asyrafi case(0xFFD12224): /* BOOT_SCRATCH_COLD9 */ 39213d33d52SHadi Asyrafi return 0; 3938e59b9f4SJit Loon Lim #else 3948e59b9f4SJit Loon Lim switch (reg_addr) { 39513d33d52SHadi Asyrafi 3968e59b9f4SJit Loon Lim case(0xF8011104): /* ECCCTRL2 */ 3978e59b9f4SJit Loon Lim case(0xFFD12028): /* SDMMCGRP_CTRL */ 3988e59b9f4SJit Loon Lim case(0xFFD120C4): /* NOC_IDLEREQ_SET */ 3998e59b9f4SJit Loon Lim case(0xFFD120C8): /* NOC_IDLEREQ_CLR */ 4008e59b9f4SJit Loon Lim case(0xFFD120D0): /* NOC_IDLEACK */ 4018e59b9f4SJit Loon Lim 4028e59b9f4SJit Loon Lim 4038e59b9f4SJit Loon Lim case(SOCFPGA_MEMCTRL(ECCCTRL1)): /* ECCCTRL1 */ 4048e59b9f4SJit Loon Lim case(SOCFPGA_MEMCTRL(ERRINTEN)): /* ERRINTEN */ 4058e59b9f4SJit Loon Lim case(SOCFPGA_MEMCTRL(ERRINTENS)): /* ERRINTENS */ 4068e59b9f4SJit Loon Lim case(SOCFPGA_MEMCTRL(ERRINTENR)): /* ERRINTENR */ 4078e59b9f4SJit Loon Lim case(SOCFPGA_MEMCTRL(INTMODE)): /* INTMODE */ 4088e59b9f4SJit Loon Lim case(SOCFPGA_MEMCTRL(INTSTAT)): /* INTSTAT */ 4098e59b9f4SJit Loon Lim case(SOCFPGA_MEMCTRL(DIAGINTTEST)): /* DIAGINTTEST */ 4108e59b9f4SJit Loon Lim case(SOCFPGA_MEMCTRL(DERRADDRA)): /* DERRADDRA */ 4118e59b9f4SJit Loon Lim 4128e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(EMAC_0)): /* EMAC0 */ 4138e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(EMAC_1)): /* EMAC1 */ 4148e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(EMAC_2)): /* EMAC2 */ 4158e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(ECC_INTMASK_VALUE)): /* ECC_INT_MASK_VALUE */ 4168e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(ECC_INTMASK_SET)): /* ECC_INT_MASK_SET */ 4178e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(ECC_INTMASK_CLR)): /* ECC_INT_MASK_CLEAR */ 4188e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(ECC_INTMASK_SERR)): /* ECC_INTSTATUS_SERR */ 4198e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(ECC_INTMASK_DERR)): /* ECC_INTSTATUS_DERR */ 4208e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(NOC_TIMEOUT)): /* NOC_TIMEOUT */ 4218e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(NOC_IDLESTATUS)): /* NOC_IDLESTATUS */ 4228e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_0)): /* BOOT_SCRATCH_COLD0 */ 4238e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_1)): /* BOOT_SCRATCH_COLD1 */ 4248e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_8)): /* BOOT_SCRATCH_COLD8 */ 4258e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_9)): /* BOOT_SCRATCH_COLD9 */ 4268e59b9f4SJit Loon Lim return 0; 4278e59b9f4SJit Loon Lim #endif 42813d33d52SHadi Asyrafi default: 42913d33d52SHadi Asyrafi break; 43013d33d52SHadi Asyrafi } 43113d33d52SHadi Asyrafi 43213d33d52SHadi Asyrafi return -1; 43313d33d52SHadi Asyrafi } 43413d33d52SHadi Asyrafi 43513d33d52SHadi Asyrafi /* Secure register access */ 43613d33d52SHadi Asyrafi uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval) 43713d33d52SHadi Asyrafi { 438581182c1SSieu Mun Tang if (is_out_of_sec_range(reg_addr)) { 43913d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 440581182c1SSieu Mun Tang } 44113d33d52SHadi Asyrafi 44213d33d52SHadi Asyrafi *retval = mmio_read_32(reg_addr); 44313d33d52SHadi Asyrafi 44413d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 44513d33d52SHadi Asyrafi } 44613d33d52SHadi Asyrafi 44713d33d52SHadi Asyrafi uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val, 44813d33d52SHadi Asyrafi uint32_t *retval) 44913d33d52SHadi Asyrafi { 450581182c1SSieu Mun Tang if (is_out_of_sec_range(reg_addr)) { 45113d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 452581182c1SSieu Mun Tang } 45313d33d52SHadi Asyrafi 45413d33d52SHadi Asyrafi mmio_write_32(reg_addr, val); 45513d33d52SHadi Asyrafi 45613d33d52SHadi Asyrafi return intel_secure_reg_read(reg_addr, retval); 45713d33d52SHadi Asyrafi } 45813d33d52SHadi Asyrafi 45913d33d52SHadi Asyrafi uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask, 46013d33d52SHadi Asyrafi uint32_t val, uint32_t *retval) 46113d33d52SHadi Asyrafi { 46213d33d52SHadi Asyrafi if (!intel_secure_reg_read(reg_addr, retval)) { 46313d33d52SHadi Asyrafi *retval &= ~mask; 464c9c07099SSiew Chin Lim *retval |= val & mask; 46513d33d52SHadi Asyrafi return intel_secure_reg_write(reg_addr, *retval, retval); 46613d33d52SHadi Asyrafi } 46713d33d52SHadi Asyrafi 46813d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 46913d33d52SHadi Asyrafi } 47013d33d52SHadi Asyrafi 471e1f97d9cSHadi Asyrafi /* Intel Remote System Update (RSU) services */ 472e1f97d9cSHadi Asyrafi uint64_t intel_rsu_update_address; 473e1f97d9cSHadi Asyrafi 474d57318b7SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_status(uint64_t *respbuf, unsigned int respbuf_sz) 475e1f97d9cSHadi Asyrafi { 476581182c1SSieu Mun Tang if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) { 477960896ebSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_RSU_ERROR; 478581182c1SSieu Mun Tang } 479e1f97d9cSHadi Asyrafi 480e1f97d9cSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 481e1f97d9cSHadi Asyrafi } 482e1f97d9cSHadi Asyrafi 483e3c3a48cSMahesh Rao uint32_t intel_rsu_update(uint64_t update_address) 484e1f97d9cSHadi Asyrafi { 485c418064eSJit Loon Lim if (update_address > SIZE_MAX) { 486c418064eSJit Loon Lim return INTEL_SIP_SMC_STATUS_REJECTED; 487c418064eSJit Loon Lim } 488c418064eSJit Loon Lim 489e1f97d9cSHadi Asyrafi intel_rsu_update_address = update_address; 490e1f97d9cSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 491e1f97d9cSHadi Asyrafi } 492e1f97d9cSHadi Asyrafi 493ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_notify(uint32_t execution_stage) 494e1f97d9cSHadi Asyrafi { 495581182c1SSieu Mun Tang if (mailbox_hps_stage_notify(execution_stage) < 0) { 496960896ebSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_RSU_ERROR; 497581182c1SSieu Mun Tang } 498e1f97d9cSHadi Asyrafi 499e1f97d9cSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 500e1f97d9cSHadi Asyrafi } 501e1f97d9cSHadi Asyrafi 502e1f97d9cSHadi Asyrafi static uint32_t intel_rsu_retry_counter(uint32_t *respbuf, uint32_t respbuf_sz, 503e1f97d9cSHadi Asyrafi uint32_t *ret_stat) 504e1f97d9cSHadi Asyrafi { 505581182c1SSieu Mun Tang if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) { 506960896ebSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_RSU_ERROR; 507581182c1SSieu Mun Tang } 508e1f97d9cSHadi Asyrafi 509e1f97d9cSHadi Asyrafi *ret_stat = respbuf[8]; 510e1f97d9cSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 511e1f97d9cSHadi Asyrafi } 512e1f97d9cSHadi Asyrafi 51344eb782eSChee Hong Ang static uint32_t intel_rsu_copy_dcmf_version(uint64_t dcmf_ver_1_0, 51444eb782eSChee Hong Ang uint64_t dcmf_ver_3_2) 51544eb782eSChee Hong Ang { 51644eb782eSChee Hong Ang rsu_dcmf_ver[0] = dcmf_ver_1_0; 51744eb782eSChee Hong Ang rsu_dcmf_ver[1] = dcmf_ver_1_0 >> 32; 51844eb782eSChee Hong Ang rsu_dcmf_ver[2] = dcmf_ver_3_2; 51944eb782eSChee Hong Ang rsu_dcmf_ver[3] = dcmf_ver_3_2 >> 32; 52044eb782eSChee Hong Ang 52144eb782eSChee Hong Ang return INTEL_SIP_SMC_STATUS_OK; 52244eb782eSChee Hong Ang } 52344eb782eSChee Hong Ang 524984e236eSSieu Mun Tang static uint32_t intel_rsu_copy_dcmf_status(uint64_t dcmf_stat) 525984e236eSSieu Mun Tang { 526984e236eSSieu Mun Tang rsu_dcmf_stat[0] = 0xFFFF & (dcmf_stat >> (0 * 16)); 527984e236eSSieu Mun Tang rsu_dcmf_stat[1] = 0xFFFF & (dcmf_stat >> (1 * 16)); 528984e236eSSieu Mun Tang rsu_dcmf_stat[2] = 0xFFFF & (dcmf_stat >> (2 * 16)); 529984e236eSSieu Mun Tang rsu_dcmf_stat[3] = 0xFFFF & (dcmf_stat >> (3 * 16)); 530984e236eSSieu Mun Tang 531984e236eSSieu Mun Tang return INTEL_SIP_SMC_STATUS_OK; 532984e236eSSieu Mun Tang } 533984e236eSSieu Mun Tang 53452cf9c2cSKris Chaplin /* Intel HWMON services */ 53552cf9c2cSKris Chaplin static uint32_t intel_hwmon_readtemp(uint32_t chan, uint32_t *retval) 53652cf9c2cSKris Chaplin { 53752cf9c2cSKris Chaplin if (mailbox_hwmon_readtemp(chan, retval) < 0) { 53852cf9c2cSKris Chaplin return INTEL_SIP_SMC_STATUS_ERROR; 53952cf9c2cSKris Chaplin } 54052cf9c2cSKris Chaplin 54152cf9c2cSKris Chaplin return INTEL_SIP_SMC_STATUS_OK; 54252cf9c2cSKris Chaplin } 54352cf9c2cSKris Chaplin 54452cf9c2cSKris Chaplin static uint32_t intel_hwmon_readvolt(uint32_t chan, uint32_t *retval) 54552cf9c2cSKris Chaplin { 54652cf9c2cSKris Chaplin if (mailbox_hwmon_readvolt(chan, retval) < 0) { 54752cf9c2cSKris Chaplin return INTEL_SIP_SMC_STATUS_ERROR; 54852cf9c2cSKris Chaplin } 54952cf9c2cSKris Chaplin 55052cf9c2cSKris Chaplin return INTEL_SIP_SMC_STATUS_OK; 55152cf9c2cSKris Chaplin } 55252cf9c2cSKris Chaplin 5530c5d62adSHadi Asyrafi /* Mailbox services */ 554c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_smc_fw_version(uint32_t *fw_version) 555c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi { 556c026dfe3SSieu Mun Tang int status; 557c026dfe3SSieu Mun Tang unsigned int resp_len = CONFIG_STATUS_WORD_SIZE; 558c026dfe3SSieu Mun Tang uint32_t resp_data[CONFIG_STATUS_WORD_SIZE] = {0U}; 559c026dfe3SSieu Mun Tang 560c026dfe3SSieu Mun Tang status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CONFIG_STATUS, NULL, 0U, 561c026dfe3SSieu Mun Tang CMD_CASUAL, resp_data, &resp_len); 562c026dfe3SSieu Mun Tang 563c026dfe3SSieu Mun Tang if (status < 0) { 564c026dfe3SSieu Mun Tang return INTEL_SIP_SMC_STATUS_ERROR; 565c026dfe3SSieu Mun Tang } 566c026dfe3SSieu Mun Tang 567c026dfe3SSieu Mun Tang if (resp_len <= CONFIG_STATUS_FW_VER_OFFSET) { 568c026dfe3SSieu Mun Tang return INTEL_SIP_SMC_STATUS_ERROR; 569c026dfe3SSieu Mun Tang } 570c026dfe3SSieu Mun Tang 571c026dfe3SSieu Mun Tang *fw_version = resp_data[CONFIG_STATUS_FW_VER_OFFSET] & CONFIG_STATUS_FW_VER_MASK; 572c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 573c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 574c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi } 575c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 576a250c04bSSieu Mun Tang static uint32_t intel_mbox_send_cmd(uint32_t cmd, uint32_t *args, 577ac097fdfSSieu Mun Tang unsigned int len, uint32_t urgent, uint64_t response, 578a250c04bSSieu Mun Tang unsigned int resp_len, int *mbox_status, 579a250c04bSSieu Mun Tang unsigned int *len_in_resp) 5800c5d62adSHadi Asyrafi { 5811a87db5dSAbdul Halim, Muhammad Hadi Asyrafi *len_in_resp = 0; 582651841f2SSieu Mun Tang *mbox_status = GENERIC_RESPONSE_ERROR; 5831a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 584581182c1SSieu Mun Tang if (!is_address_in_ddr_range((uint64_t)args, sizeof(uint32_t) * len)) { 5851a87db5dSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_STATUS_REJECTED; 586581182c1SSieu Mun Tang } 5871a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 5880c5d62adSHadi Asyrafi int status = mailbox_send_cmd(MBOX_JOB_ID, cmd, args, len, urgent, 589ac097fdfSSieu Mun Tang (uint32_t *) response, &resp_len); 5900c5d62adSHadi Asyrafi 5910c5d62adSHadi Asyrafi if (status < 0) { 5920c5d62adSHadi Asyrafi *mbox_status = -status; 5930c5d62adSHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 5940c5d62adSHadi Asyrafi } 5950c5d62adSHadi Asyrafi 5960c5d62adSHadi Asyrafi *mbox_status = 0; 597a250c04bSSieu Mun Tang *len_in_resp = resp_len; 598ac097fdfSSieu Mun Tang 599ac097fdfSSieu Mun Tang flush_dcache_range(response, resp_len * MBOX_WORD_BYTE); 600ac097fdfSSieu Mun Tang 6010c5d62adSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 6020c5d62adSHadi Asyrafi } 6030c5d62adSHadi Asyrafi 60493a5b97eSSieu Mun Tang static int intel_smc_get_usercode(uint32_t *user_code) 60593a5b97eSSieu Mun Tang { 60693a5b97eSSieu Mun Tang int status; 60793a5b97eSSieu Mun Tang unsigned int resp_len = sizeof(user_code) / MBOX_WORD_BYTE; 60893a5b97eSSieu Mun Tang 60993a5b97eSSieu Mun Tang status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_GET_USERCODE, NULL, 61093a5b97eSSieu Mun Tang 0U, CMD_CASUAL, user_code, &resp_len); 61193a5b97eSSieu Mun Tang 61293a5b97eSSieu Mun Tang if (status < 0) { 61393a5b97eSSieu Mun Tang return INTEL_SIP_SMC_STATUS_ERROR; 61493a5b97eSSieu Mun Tang } 61593a5b97eSSieu Mun Tang 61693a5b97eSSieu Mun Tang return INTEL_SIP_SMC_STATUS_OK; 61793a5b97eSSieu Mun Tang } 61893a5b97eSSieu Mun Tang 6194837a640SSieu Mun Tang uint32_t intel_smc_service_completed(uint64_t addr, uint32_t size, 6204837a640SSieu Mun Tang uint32_t mode, uint32_t *job_id, 6214837a640SSieu Mun Tang uint32_t *ret_size, uint32_t *mbox_error) 6224837a640SSieu Mun Tang { 6234837a640SSieu Mun Tang int status = 0; 6244837a640SSieu Mun Tang uint32_t resp_len = size / MBOX_WORD_BYTE; 6254837a640SSieu Mun Tang 6264837a640SSieu Mun Tang if (resp_len > MBOX_DATA_MAX_LEN) { 6274837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_REJECTED; 6284837a640SSieu Mun Tang } 6294837a640SSieu Mun Tang 6304837a640SSieu Mun Tang if (!is_address_in_ddr_range(addr, size)) { 6314837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_REJECTED; 6324837a640SSieu Mun Tang } 6334837a640SSieu Mun Tang 6344837a640SSieu Mun Tang if (mode == SERVICE_COMPLETED_MODE_ASYNC) { 6354837a640SSieu Mun Tang status = mailbox_read_response_async(job_id, 6364837a640SSieu Mun Tang NULL, (uint32_t *) addr, &resp_len, 0); 6374837a640SSieu Mun Tang } else { 6384837a640SSieu Mun Tang status = mailbox_read_response(job_id, 6394837a640SSieu Mun Tang (uint32_t *) addr, &resp_len); 6404837a640SSieu Mun Tang 6414837a640SSieu Mun Tang if (status == MBOX_NO_RESPONSE) { 6424837a640SSieu Mun Tang status = MBOX_BUSY; 6434837a640SSieu Mun Tang } 6444837a640SSieu Mun Tang } 6454837a640SSieu Mun Tang 6464837a640SSieu Mun Tang if (status == MBOX_NO_RESPONSE) { 6474837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_NO_RESPONSE; 6484837a640SSieu Mun Tang } 6494837a640SSieu Mun Tang 6504837a640SSieu Mun Tang if (status == MBOX_BUSY) { 6514837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_BUSY; 6524837a640SSieu Mun Tang } 6534837a640SSieu Mun Tang 6544837a640SSieu Mun Tang *ret_size = resp_len * MBOX_WORD_BYTE; 6554837a640SSieu Mun Tang flush_dcache_range(addr, *ret_size); 6564837a640SSieu Mun Tang 65776ed3223SSieu Mun Tang if (status == MBOX_RET_SDOS_DECRYPTION_ERROR_102 || 65876ed3223SSieu Mun Tang status == MBOX_RET_SDOS_DECRYPTION_ERROR_103) { 65976ed3223SSieu Mun Tang *mbox_error = -status; 66076ed3223SSieu Mun Tang } else if (status != MBOX_RET_OK) { 6614837a640SSieu Mun Tang *mbox_error = -status; 6624837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_ERROR; 6634837a640SSieu Mun Tang } 6644837a640SSieu Mun Tang 6654837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_OK; 6664837a640SSieu Mun Tang } 6674837a640SSieu Mun Tang 668b703facaSSieu Mun Tang /* Miscellaneous HPS services */ 669b703facaSSieu Mun Tang uint32_t intel_hps_set_bridges(uint64_t enable, uint64_t mask) 670b703facaSSieu Mun Tang { 671b703facaSSieu Mun Tang int status = 0; 672b703facaSSieu Mun Tang 673ad47f142SSieu Mun Tang if ((enable & SOCFPGA_BRIDGE_ENABLE) != 0U) { 674ad47f142SSieu Mun Tang if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) { 675b703facaSSieu Mun Tang status = socfpga_bridges_enable((uint32_t)mask); 676b703facaSSieu Mun Tang } else { 677b703facaSSieu Mun Tang status = socfpga_bridges_enable(~0); 678b703facaSSieu Mun Tang } 679b703facaSSieu Mun Tang } else { 680ad47f142SSieu Mun Tang if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) { 681b703facaSSieu Mun Tang status = socfpga_bridges_disable((uint32_t)mask); 682b703facaSSieu Mun Tang } else { 683b703facaSSieu Mun Tang status = socfpga_bridges_disable(~0); 684b703facaSSieu Mun Tang } 685b703facaSSieu Mun Tang } 686b703facaSSieu Mun Tang 687b703facaSSieu Mun Tang if (status < 0) { 688b703facaSSieu Mun Tang return INTEL_SIP_SMC_STATUS_ERROR; 689b703facaSSieu Mun Tang } 690b703facaSSieu Mun Tang 691b703facaSSieu Mun Tang return INTEL_SIP_SMC_STATUS_OK; 692b703facaSSieu Mun Tang } 693b703facaSSieu Mun Tang 69491239f2cSJit Loon Lim /* SDM SEU Error services */ 69591239f2cSJit Loon Lim static uint32_t intel_sdm_seu_err_read(uint64_t *respbuf, unsigned int respbuf_sz) 69691239f2cSJit Loon Lim { 69791239f2cSJit Loon Lim if (mailbox_seu_err_status((uint32_t *)respbuf, respbuf_sz) < 0) { 69891239f2cSJit Loon Lim return INTEL_SIP_SMC_SEU_ERR_READ_ERROR; 69991239f2cSJit Loon Lim } 70091239f2cSJit Loon Lim 70191239f2cSJit Loon Lim return INTEL_SIP_SMC_STATUS_OK; 70291239f2cSJit Loon Lim } 70391239f2cSJit Loon Lim 704c76d4239SHadi Asyrafi /* 705c76d4239SHadi Asyrafi * This function is responsible for handling all SiP calls from the NS world 706c76d4239SHadi Asyrafi */ 707c76d4239SHadi Asyrafi 708ad47f142SSieu Mun Tang uintptr_t sip_smc_handler_v1(uint32_t smc_fid, 709c76d4239SHadi Asyrafi u_register_t x1, 710c76d4239SHadi Asyrafi u_register_t x2, 711c76d4239SHadi Asyrafi u_register_t x3, 712c76d4239SHadi Asyrafi u_register_t x4, 713c76d4239SHadi Asyrafi void *cookie, 714c76d4239SHadi Asyrafi void *handle, 715c76d4239SHadi Asyrafi u_register_t flags) 716c76d4239SHadi Asyrafi { 717d1740831SSieu Mun Tang uint32_t retval = 0, completed_addr[3]; 718d1740831SSieu Mun Tang uint32_t retval2 = 0; 71977902fcaSSieu Mun Tang uint32_t mbox_error = 0; 72091239f2cSJit Loon Lim uint64_t retval64, rsu_respbuf[9], seu_respbuf[3]; 721286b96f4SSieu Mun Tang int status = INTEL_SIP_SMC_STATUS_OK; 722a250c04bSSieu Mun Tang int mbox_status; 723a250c04bSSieu Mun Tang unsigned int len_in_resp; 724c05ea296SSieu Mun Tang u_register_t x5, x6, x7; 725f8e6a09cSAbdul Halim, Muhammad Hadi Asyrafi 726c76d4239SHadi Asyrafi switch (smc_fid) { 727c76d4239SHadi Asyrafi case SIP_SVC_UID: 728c76d4239SHadi Asyrafi /* Return UID to the caller */ 729c76d4239SHadi Asyrafi SMC_UUID_RET(handle, intl_svc_uid); 73013d33d52SHadi Asyrafi 731c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE: 732673afd6fSSieu Mun Tang status = intel_mailbox_fpga_config_isdone(); 733c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 73413d33d52SHadi Asyrafi 735c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM: 736c76d4239SHadi Asyrafi SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK, 737c76d4239SHadi Asyrafi INTEL_SIP_SMC_FPGA_CONFIG_ADDR, 738c76d4239SHadi Asyrafi INTEL_SIP_SMC_FPGA_CONFIG_SIZE - 739c76d4239SHadi Asyrafi INTEL_SIP_SMC_FPGA_CONFIG_ADDR); 74013d33d52SHadi Asyrafi 741c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_START: 742c76d4239SHadi Asyrafi status = intel_fpga_config_start(x1); 743c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 74413d33d52SHadi Asyrafi 745c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_WRITE: 746c76d4239SHadi Asyrafi status = intel_fpga_config_write(x1, x2); 747c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 74813d33d52SHadi Asyrafi 749c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE: 750c76d4239SHadi Asyrafi status = intel_fpga_config_completed_write(completed_addr, 751aad868b4SAbdul Halim, Muhammad Hadi Asyrafi &retval, &rcv_id); 752aad868b4SAbdul Halim, Muhammad Hadi Asyrafi switch (retval) { 753c76d4239SHadi Asyrafi case 1: 754c76d4239SHadi Asyrafi SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, 755c76d4239SHadi Asyrafi completed_addr[0], 0, 0); 75613d33d52SHadi Asyrafi 757c76d4239SHadi Asyrafi case 2: 758c76d4239SHadi Asyrafi SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, 759c76d4239SHadi Asyrafi completed_addr[0], 760c76d4239SHadi Asyrafi completed_addr[1], 0); 76113d33d52SHadi Asyrafi 762c76d4239SHadi Asyrafi case 3: 763c76d4239SHadi Asyrafi SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, 764c76d4239SHadi Asyrafi completed_addr[0], 765c76d4239SHadi Asyrafi completed_addr[1], 766c76d4239SHadi Asyrafi completed_addr[2]); 76713d33d52SHadi Asyrafi 768c76d4239SHadi Asyrafi case 0: 769c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 77013d33d52SHadi Asyrafi 771c76d4239SHadi Asyrafi default: 772cefb37ebSTien Hock, Loh mailbox_clear_response(); 773c76d4239SHadi Asyrafi SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR); 774c76d4239SHadi Asyrafi } 77513d33d52SHadi Asyrafi 77613d33d52SHadi Asyrafi case INTEL_SIP_SMC_REG_READ: 777aad868b4SAbdul Halim, Muhammad Hadi Asyrafi status = intel_secure_reg_read(x1, &retval); 778aad868b4SAbdul Halim, Muhammad Hadi Asyrafi SMC_RET3(handle, status, retval, x1); 77913d33d52SHadi Asyrafi 78013d33d52SHadi Asyrafi case INTEL_SIP_SMC_REG_WRITE: 781aad868b4SAbdul Halim, Muhammad Hadi Asyrafi status = intel_secure_reg_write(x1, (uint32_t)x2, &retval); 782aad868b4SAbdul Halim, Muhammad Hadi Asyrafi SMC_RET3(handle, status, retval, x1); 78313d33d52SHadi Asyrafi 78413d33d52SHadi Asyrafi case INTEL_SIP_SMC_REG_UPDATE: 78513d33d52SHadi Asyrafi status = intel_secure_reg_update(x1, (uint32_t)x2, 786aad868b4SAbdul Halim, Muhammad Hadi Asyrafi (uint32_t)x3, &retval); 787aad868b4SAbdul Halim, Muhammad Hadi Asyrafi SMC_RET3(handle, status, retval, x1); 788c76d4239SHadi Asyrafi 789e1f97d9cSHadi Asyrafi case INTEL_SIP_SMC_RSU_STATUS: 790e1f97d9cSHadi Asyrafi status = intel_rsu_status(rsu_respbuf, 791e1f97d9cSHadi Asyrafi ARRAY_SIZE(rsu_respbuf)); 792e1f97d9cSHadi Asyrafi if (status) { 793e1f97d9cSHadi Asyrafi SMC_RET1(handle, status); 794e1f97d9cSHadi Asyrafi } else { 795e1f97d9cSHadi Asyrafi SMC_RET4(handle, rsu_respbuf[0], rsu_respbuf[1], 796e1f97d9cSHadi Asyrafi rsu_respbuf[2], rsu_respbuf[3]); 797e1f97d9cSHadi Asyrafi } 798e1f97d9cSHadi Asyrafi 799e1f97d9cSHadi Asyrafi case INTEL_SIP_SMC_RSU_UPDATE: 800e1f97d9cSHadi Asyrafi status = intel_rsu_update(x1); 801e1f97d9cSHadi Asyrafi SMC_RET1(handle, status); 802e1f97d9cSHadi Asyrafi 803e1f97d9cSHadi Asyrafi case INTEL_SIP_SMC_RSU_NOTIFY: 804e1f97d9cSHadi Asyrafi status = intel_rsu_notify(x1); 805e1f97d9cSHadi Asyrafi SMC_RET1(handle, status); 806e1f97d9cSHadi Asyrafi 807e1f97d9cSHadi Asyrafi case INTEL_SIP_SMC_RSU_RETRY_COUNTER: 808e1f97d9cSHadi Asyrafi status = intel_rsu_retry_counter((uint32_t *)rsu_respbuf, 809aad868b4SAbdul Halim, Muhammad Hadi Asyrafi ARRAY_SIZE(rsu_respbuf), &retval); 810e1f97d9cSHadi Asyrafi if (status) { 811e1f97d9cSHadi Asyrafi SMC_RET1(handle, status); 812e1f97d9cSHadi Asyrafi } else { 813aad868b4SAbdul Halim, Muhammad Hadi Asyrafi SMC_RET2(handle, status, retval); 814e1f97d9cSHadi Asyrafi } 815e1f97d9cSHadi Asyrafi 81644eb782eSChee Hong Ang case INTEL_SIP_SMC_RSU_DCMF_VERSION: 81744eb782eSChee Hong Ang SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK, 81844eb782eSChee Hong Ang ((uint64_t)rsu_dcmf_ver[1] << 32) | rsu_dcmf_ver[0], 81944eb782eSChee Hong Ang ((uint64_t)rsu_dcmf_ver[3] << 32) | rsu_dcmf_ver[2]); 82044eb782eSChee Hong Ang 82144eb782eSChee Hong Ang case INTEL_SIP_SMC_RSU_COPY_DCMF_VERSION: 82244eb782eSChee Hong Ang status = intel_rsu_copy_dcmf_version(x1, x2); 82344eb782eSChee Hong Ang SMC_RET1(handle, status); 82444eb782eSChee Hong Ang 825984e236eSSieu Mun Tang case INTEL_SIP_SMC_RSU_DCMF_STATUS: 826984e236eSSieu Mun Tang SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK, 827984e236eSSieu Mun Tang ((uint64_t)rsu_dcmf_stat[3] << 48) | 828984e236eSSieu Mun Tang ((uint64_t)rsu_dcmf_stat[2] << 32) | 829984e236eSSieu Mun Tang ((uint64_t)rsu_dcmf_stat[1] << 16) | 830984e236eSSieu Mun Tang rsu_dcmf_stat[0]); 831984e236eSSieu Mun Tang 832984e236eSSieu Mun Tang case INTEL_SIP_SMC_RSU_COPY_DCMF_STATUS: 833984e236eSSieu Mun Tang status = intel_rsu_copy_dcmf_status(x1); 834984e236eSSieu Mun Tang SMC_RET1(handle, status); 835984e236eSSieu Mun Tang 8364c26957bSChee Hong Ang case INTEL_SIP_SMC_RSU_MAX_RETRY: 8374c26957bSChee Hong Ang SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK, rsu_max_retry); 8384c26957bSChee Hong Ang 8394c26957bSChee Hong Ang case INTEL_SIP_SMC_RSU_COPY_MAX_RETRY: 8404c26957bSChee Hong Ang rsu_max_retry = x1; 8414c26957bSChee Hong Ang SMC_RET1(handle, INTEL_SIP_SMC_STATUS_OK); 8424c26957bSChee Hong Ang 843c703d752SSieu Mun Tang case INTEL_SIP_SMC_ECC_DBE: 844c703d752SSieu Mun Tang status = intel_ecc_dbe_notification(x1); 845c703d752SSieu Mun Tang SMC_RET1(handle, status); 846c703d752SSieu Mun Tang 847b703facaSSieu Mun Tang case INTEL_SIP_SMC_SERVICE_COMPLETED: 848b703facaSSieu Mun Tang status = intel_smc_service_completed(x1, x2, x3, &rcv_id, 849b703facaSSieu Mun Tang &len_in_resp, &mbox_error); 850b703facaSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x1, len_in_resp); 851b703facaSSieu Mun Tang 852c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi case INTEL_SIP_SMC_FIRMWARE_VERSION: 853c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi status = intel_smc_fw_version(&retval); 854c026dfe3SSieu Mun Tang SMC_RET2(handle, status, retval); 855c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 8560c5d62adSHadi Asyrafi case INTEL_SIP_SMC_MBOX_SEND_CMD: 8570c5d62adSHadi Asyrafi x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 8580c5d62adSHadi Asyrafi x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 859ac097fdfSSieu Mun Tang status = intel_mbox_send_cmd(x1, (uint32_t *)x2, x3, x4, x5, x6, 860ac097fdfSSieu Mun Tang &mbox_status, &len_in_resp); 861108514ffSSieu Mun Tang SMC_RET3(handle, status, mbox_status, len_in_resp); 8620c5d62adSHadi Asyrafi 86393a5b97eSSieu Mun Tang case INTEL_SIP_SMC_GET_USERCODE: 86493a5b97eSSieu Mun Tang status = intel_smc_get_usercode(&retval); 86593a5b97eSSieu Mun Tang SMC_RET2(handle, status, retval); 86693a5b97eSSieu Mun Tang 86702d3ef33SSieu Mun Tang case INTEL_SIP_SMC_FCS_CRYPTION: 86802d3ef33SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 86902d3ef33SSieu Mun Tang 87002d3ef33SSieu Mun Tang if (x1 == FCS_MODE_DECRYPT) { 87102d3ef33SSieu Mun Tang status = intel_fcs_decryption(x2, x3, x4, x5, &send_id); 87202d3ef33SSieu Mun Tang } else if (x1 == FCS_MODE_ENCRYPT) { 87302d3ef33SSieu Mun Tang status = intel_fcs_encryption(x2, x3, x4, x5, &send_id); 87402d3ef33SSieu Mun Tang } else { 87502d3ef33SSieu Mun Tang status = INTEL_SIP_SMC_STATUS_REJECTED; 87602d3ef33SSieu Mun Tang } 87702d3ef33SSieu Mun Tang 87802d3ef33SSieu Mun Tang SMC_RET3(handle, status, x4, x5); 87902d3ef33SSieu Mun Tang 880537ff052SSieu Mun Tang case INTEL_SIP_SMC_FCS_CRYPTION_EXT: 881537ff052SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 882537ff052SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 883537ff052SSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 884537ff052SSieu Mun Tang 885537ff052SSieu Mun Tang if (x3 == FCS_MODE_DECRYPT) { 886537ff052SSieu Mun Tang status = intel_fcs_decryption_ext(x1, x2, x4, x5, x6, 887537ff052SSieu Mun Tang (uint32_t *) &x7, &mbox_error); 888537ff052SSieu Mun Tang } else if (x3 == FCS_MODE_ENCRYPT) { 889537ff052SSieu Mun Tang status = intel_fcs_encryption_ext(x1, x2, x4, x5, x6, 890537ff052SSieu Mun Tang (uint32_t *) &x7, &mbox_error); 891537ff052SSieu Mun Tang } else { 892537ff052SSieu Mun Tang status = INTEL_SIP_SMC_STATUS_REJECTED; 893537ff052SSieu Mun Tang } 894537ff052SSieu Mun Tang 895537ff052SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x6, x7); 896537ff052SSieu Mun Tang 8974837a640SSieu Mun Tang case INTEL_SIP_SMC_FCS_RANDOM_NUMBER: 8984837a640SSieu Mun Tang status = intel_fcs_random_number_gen(x1, &retval64, 8994837a640SSieu Mun Tang &mbox_error); 9004837a640SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x1, retval64); 9014837a640SSieu Mun Tang 90224f9dc8aSSieu Mun Tang case INTEL_SIP_SMC_FCS_RANDOM_NUMBER_EXT: 90324f9dc8aSSieu Mun Tang status = intel_fcs_random_number_gen_ext(x1, x2, x3, 90424f9dc8aSSieu Mun Tang &send_id); 90524f9dc8aSSieu Mun Tang SMC_RET1(handle, status); 90624f9dc8aSSieu Mun Tang 9074837a640SSieu Mun Tang case INTEL_SIP_SMC_FCS_SEND_CERTIFICATE: 9084837a640SSieu Mun Tang status = intel_fcs_send_cert(x1, x2, &send_id); 9094837a640SSieu Mun Tang SMC_RET1(handle, status); 9104837a640SSieu Mun Tang 9114837a640SSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_PROVISION_DATA: 9124837a640SSieu Mun Tang status = intel_fcs_get_provision_data(&send_id); 9134837a640SSieu Mun Tang SMC_RET1(handle, status); 9144837a640SSieu Mun Tang 9157facacecSSieu Mun Tang case INTEL_SIP_SMC_FCS_CNTR_SET_PREAUTH: 9167facacecSSieu Mun Tang status = intel_fcs_cntr_set_preauth(x1, x2, x3, 9177facacecSSieu Mun Tang &mbox_error); 9187facacecSSieu Mun Tang SMC_RET2(handle, status, mbox_error); 9197facacecSSieu Mun Tang 92011f4f030SSieu Mun Tang case INTEL_SIP_SMC_HPS_SET_BRIDGES: 92111f4f030SSieu Mun Tang status = intel_hps_set_bridges(x1, x2); 92211f4f030SSieu Mun Tang SMC_RET1(handle, status); 92311f4f030SSieu Mun Tang 924ad47f142SSieu Mun Tang case INTEL_SIP_SMC_HWMON_READTEMP: 925ad47f142SSieu Mun Tang status = intel_hwmon_readtemp(x1, &retval); 926ad47f142SSieu Mun Tang SMC_RET2(handle, status, retval); 927ad47f142SSieu Mun Tang 928ad47f142SSieu Mun Tang case INTEL_SIP_SMC_HWMON_READVOLT: 929ad47f142SSieu Mun Tang status = intel_hwmon_readvolt(x1, &retval); 930ad47f142SSieu Mun Tang SMC_RET2(handle, status, retval); 931ad47f142SSieu Mun Tang 932d1740831SSieu Mun Tang case INTEL_SIP_SMC_FCS_PSGSIGMA_TEARDOWN: 933d1740831SSieu Mun Tang status = intel_fcs_sigma_teardown(x1, &mbox_error); 934d1740831SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 935d1740831SSieu Mun Tang 936d1740831SSieu Mun Tang case INTEL_SIP_SMC_FCS_CHIP_ID: 937d1740831SSieu Mun Tang status = intel_fcs_chip_id(&retval, &retval2, &mbox_error); 938d1740831SSieu Mun Tang SMC_RET4(handle, status, mbox_error, retval, retval2); 939d1740831SSieu Mun Tang 940d1740831SSieu Mun Tang case INTEL_SIP_SMC_FCS_ATTESTATION_SUBKEY: 941d1740831SSieu Mun Tang status = intel_fcs_attestation_subkey(x1, x2, x3, 942d1740831SSieu Mun Tang (uint32_t *) &x4, &mbox_error); 943d1740831SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x3, x4); 944d1740831SSieu Mun Tang 945d1740831SSieu Mun Tang case INTEL_SIP_SMC_FCS_ATTESTATION_MEASUREMENTS: 946d1740831SSieu Mun Tang status = intel_fcs_get_measurement(x1, x2, x3, 947d1740831SSieu Mun Tang (uint32_t *) &x4, &mbox_error); 948d1740831SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x3, x4); 949d1740831SSieu Mun Tang 950581182c1SSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_ATTESTATION_CERT: 951581182c1SSieu Mun Tang status = intel_fcs_get_attestation_cert(x1, x2, 952581182c1SSieu Mun Tang (uint32_t *) &x3, &mbox_error); 953581182c1SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x2, x3); 954581182c1SSieu Mun Tang 955581182c1SSieu Mun Tang case INTEL_SIP_SMC_FCS_CREATE_CERT_ON_RELOAD: 956581182c1SSieu Mun Tang status = intel_fcs_create_cert_on_reload(x1, &mbox_error); 957581182c1SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 958581182c1SSieu Mun Tang 9596dc00c24SSieu Mun Tang case INTEL_SIP_SMC_FCS_OPEN_CS_SESSION: 9606dc00c24SSieu Mun Tang status = intel_fcs_open_crypto_service_session(&retval, &mbox_error); 9616dc00c24SSieu Mun Tang SMC_RET3(handle, status, mbox_error, retval); 9626dc00c24SSieu Mun Tang 9636dc00c24SSieu Mun Tang case INTEL_SIP_SMC_FCS_CLOSE_CS_SESSION: 9646dc00c24SSieu Mun Tang status = intel_fcs_close_crypto_service_session(x1, &mbox_error); 9656dc00c24SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 9666dc00c24SSieu Mun Tang 967342a0618SSieu Mun Tang case INTEL_SIP_SMC_FCS_IMPORT_CS_KEY: 968342a0618SSieu Mun Tang status = intel_fcs_import_crypto_service_key(x1, x2, &send_id); 969342a0618SSieu Mun Tang SMC_RET1(handle, status); 970342a0618SSieu Mun Tang 971342a0618SSieu Mun Tang case INTEL_SIP_SMC_FCS_EXPORT_CS_KEY: 972342a0618SSieu Mun Tang status = intel_fcs_export_crypto_service_key(x1, x2, x3, 973342a0618SSieu Mun Tang (uint32_t *) &x4, &mbox_error); 974342a0618SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x3, x4); 975342a0618SSieu Mun Tang 976342a0618SSieu Mun Tang case INTEL_SIP_SMC_FCS_REMOVE_CS_KEY: 977342a0618SSieu Mun Tang status = intel_fcs_remove_crypto_service_key(x1, x2, 978342a0618SSieu Mun Tang &mbox_error); 979342a0618SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 980342a0618SSieu Mun Tang 981342a0618SSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_CS_KEY_INFO: 982342a0618SSieu Mun Tang status = intel_fcs_get_crypto_service_key_info(x1, x2, x3, 983342a0618SSieu Mun Tang (uint32_t *) &x4, &mbox_error); 984342a0618SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x3, x4); 985342a0618SSieu Mun Tang 9867e8249a2SSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_DIGEST_INIT: 9877e8249a2SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 9887e8249a2SSieu Mun Tang status = intel_fcs_get_digest_init(x1, x2, x3, 9897e8249a2SSieu Mun Tang x4, x5, &mbox_error); 9907e8249a2SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 9917e8249a2SSieu Mun Tang 99270a7e6afSSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_DIGEST_UPDATE: 99370a7e6afSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 99470a7e6afSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 99570a7e6afSSieu Mun Tang status = intel_fcs_get_digest_update_finalize(x1, x2, x3, 99670a7e6afSSieu Mun Tang x4, x5, (uint32_t *) &x6, false, 99770a7e6afSSieu Mun Tang &mbox_error); 99870a7e6afSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 99970a7e6afSSieu Mun Tang 10007e8249a2SSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_DIGEST_FINALIZE: 10017e8249a2SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 10027e8249a2SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 100370a7e6afSSieu Mun Tang status = intel_fcs_get_digest_update_finalize(x1, x2, x3, 100470a7e6afSSieu Mun Tang x4, x5, (uint32_t *) &x6, true, 100570a7e6afSSieu Mun Tang &mbox_error); 10067e8249a2SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 10077e8249a2SSieu Mun Tang 10084687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_UPDATE: 10094687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 10104687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 10114687021dSSieu Mun Tang status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3, 10124687021dSSieu Mun Tang x4, x5, (uint32_t *) &x6, false, 10134687021dSSieu Mun Tang &mbox_error, &send_id); 10144687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 10154687021dSSieu Mun Tang 10164687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_FINALIZE: 10174687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 10184687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 10194687021dSSieu Mun Tang status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3, 10204687021dSSieu Mun Tang x4, x5, (uint32_t *) &x6, true, 10214687021dSSieu Mun Tang &mbox_error, &send_id); 10224687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 10234687021dSSieu Mun Tang 1024c05ea296SSieu Mun Tang case INTEL_SIP_SMC_FCS_MAC_VERIFY_INIT: 1025c05ea296SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 1026c05ea296SSieu Mun Tang status = intel_fcs_mac_verify_init(x1, x2, x3, 1027c05ea296SSieu Mun Tang x4, x5, &mbox_error); 1028c05ea296SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 1029c05ea296SSieu Mun Tang 103070a7e6afSSieu Mun Tang case INTEL_SIP_SMC_FCS_MAC_VERIFY_UPDATE: 103170a7e6afSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 103270a7e6afSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 103370a7e6afSSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 103470a7e6afSSieu Mun Tang status = intel_fcs_mac_verify_update_finalize(x1, x2, x3, 103570a7e6afSSieu Mun Tang x4, x5, (uint32_t *) &x6, x7, 103670a7e6afSSieu Mun Tang false, &mbox_error); 103770a7e6afSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 103870a7e6afSSieu Mun Tang 1039c05ea296SSieu Mun Tang case INTEL_SIP_SMC_FCS_MAC_VERIFY_FINALIZE: 1040c05ea296SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 1041c05ea296SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 1042c05ea296SSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 104370a7e6afSSieu Mun Tang status = intel_fcs_mac_verify_update_finalize(x1, x2, x3, 104470a7e6afSSieu Mun Tang x4, x5, (uint32_t *) &x6, x7, 104570a7e6afSSieu Mun Tang true, &mbox_error); 1046c05ea296SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 1047c05ea296SSieu Mun Tang 10484687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_UPDATE: 10494687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 10504687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 10514687021dSSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 10524687021dSSieu Mun Tang status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3, 10534687021dSSieu Mun Tang x4, x5, (uint32_t *) &x6, x7, 10544687021dSSieu Mun Tang false, &mbox_error, &send_id); 10554687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 10564687021dSSieu Mun Tang 10574687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_FINALIZE: 10584687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 10594687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 10604687021dSSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 10614687021dSSieu Mun Tang status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3, 10624687021dSSieu Mun Tang x4, x5, (uint32_t *) &x6, x7, 10634687021dSSieu Mun Tang true, &mbox_error, &send_id); 10644687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 10654687021dSSieu Mun Tang 106607912da1SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_INIT: 106707912da1SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 106807912da1SSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sign_init(x1, x2, x3, 106907912da1SSieu Mun Tang x4, x5, &mbox_error); 107007912da1SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 107107912da1SSieu Mun Tang 10721d97dd74SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_UPDATE: 10731d97dd74SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 10741d97dd74SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 10751d97dd74SSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2, 10761d97dd74SSieu Mun Tang x3, x4, x5, (uint32_t *) &x6, false, 10771d97dd74SSieu Mun Tang &mbox_error); 10781d97dd74SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 10791d97dd74SSieu Mun Tang 108007912da1SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE: 108107912da1SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 108207912da1SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 10831d97dd74SSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2, 10841d97dd74SSieu Mun Tang x3, x4, x5, (uint32_t *) &x6, true, 10851d97dd74SSieu Mun Tang &mbox_error); 108607912da1SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 108707912da1SSieu Mun Tang 10884687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_UPDATE: 10894687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 10904687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 10914687021dSSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1, 10924687021dSSieu Mun Tang x2, x3, x4, x5, (uint32_t *) &x6, false, 10934687021dSSieu Mun Tang &mbox_error, &send_id); 10944687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 10954687021dSSieu Mun Tang 10964687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_FINALIZE: 10974687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 10984687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 10994687021dSSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1, 11004687021dSSieu Mun Tang x2, x3, x4, x5, (uint32_t *) &x6, true, 11014687021dSSieu Mun Tang &mbox_error, &send_id); 11024687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 11034687021dSSieu Mun Tang 110469254105SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_INIT: 110569254105SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 110669254105SSieu Mun Tang status = intel_fcs_ecdsa_hash_sign_init(x1, x2, x3, 110769254105SSieu Mun Tang x4, x5, &mbox_error); 110869254105SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 110969254105SSieu Mun Tang 111069254105SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_FINALIZE: 111169254105SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 111269254105SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 111369254105SSieu Mun Tang status = intel_fcs_ecdsa_hash_sign_finalize(x1, x2, x3, 111469254105SSieu Mun Tang x4, x5, (uint32_t *) &x6, &mbox_error); 111569254105SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 111669254105SSieu Mun Tang 11177e25eb87SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_INIT: 11187e25eb87SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 11197e25eb87SSieu Mun Tang status = intel_fcs_ecdsa_hash_sig_verify_init(x1, x2, x3, 11207e25eb87SSieu Mun Tang x4, x5, &mbox_error); 11217e25eb87SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 11227e25eb87SSieu Mun Tang 11237e25eb87SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_FINALIZE: 11247e25eb87SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 11257e25eb87SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 11267e25eb87SSieu Mun Tang status = intel_fcs_ecdsa_hash_sig_verify_finalize(x1, x2, x3, 11277e25eb87SSieu Mun Tang x4, x5, (uint32_t *) &x6, &mbox_error); 11287e25eb87SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 11297e25eb87SSieu Mun Tang 113058305060SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_INIT: 113158305060SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 113258305060SSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sig_verify_init(x1, x2, x3, 113358305060SSieu Mun Tang x4, x5, &mbox_error); 113458305060SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 113558305060SSieu Mun Tang 11361d97dd74SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_UPDATE: 11371d97dd74SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 11381d97dd74SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 11391d97dd74SSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 11401d97dd74SSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize( 11411d97dd74SSieu Mun Tang x1, x2, x3, x4, x5, (uint32_t *) &x6, 11421d97dd74SSieu Mun Tang x7, false, &mbox_error); 11431d97dd74SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 11441d97dd74SSieu Mun Tang 11454687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_UPDATE: 11464687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 11474687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 11484687021dSSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 11494687021dSSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize( 11504687021dSSieu Mun Tang x1, x2, x3, x4, x5, (uint32_t *) &x6, 11514687021dSSieu Mun Tang x7, false, &mbox_error, &send_id); 11524687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 11534687021dSSieu Mun Tang 11544687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_FINALIZE: 11554687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 11564687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 11574687021dSSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 11584687021dSSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize( 11594687021dSSieu Mun Tang x1, x2, x3, x4, x5, (uint32_t *) &x6, 11604687021dSSieu Mun Tang x7, true, &mbox_error, &send_id); 11614687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 11624687021dSSieu Mun Tang 116358305060SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE: 116458305060SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 116558305060SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 116658305060SSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 11671d97dd74SSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize( 11681d97dd74SSieu Mun Tang x1, x2, x3, x4, x5, (uint32_t *) &x6, 11691d97dd74SSieu Mun Tang x7, true, &mbox_error); 117058305060SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 117107912da1SSieu Mun Tang 1172d2fee94aSSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_INIT: 1173d2fee94aSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 1174d2fee94aSSieu Mun Tang status = intel_fcs_ecdsa_get_pubkey_init(x1, x2, x3, 1175d2fee94aSSieu Mun Tang x4, x5, &mbox_error); 1176d2fee94aSSieu Mun Tang SMC_RET2(handle, status, mbox_error); 1177d2fee94aSSieu Mun Tang 1178d2fee94aSSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_FINALIZE: 1179d2fee94aSSieu Mun Tang status = intel_fcs_ecdsa_get_pubkey_finalize(x1, x2, x3, 1180d2fee94aSSieu Mun Tang (uint32_t *) &x4, &mbox_error); 1181d2fee94aSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x3, x4); 1182d2fee94aSSieu Mun Tang 118349446866SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDH_REQUEST_INIT: 118449446866SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 118549446866SSieu Mun Tang status = intel_fcs_ecdh_request_init(x1, x2, x3, 118649446866SSieu Mun Tang x4, x5, &mbox_error); 118749446866SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 118849446866SSieu Mun Tang 118949446866SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDH_REQUEST_FINALIZE: 119049446866SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 119149446866SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 119249446866SSieu Mun Tang status = intel_fcs_ecdh_request_finalize(x1, x2, x3, 119349446866SSieu Mun Tang x4, x5, (uint32_t *) &x6, &mbox_error); 119449446866SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 119549446866SSieu Mun Tang 11966726390eSSieu Mun Tang case INTEL_SIP_SMC_FCS_AES_CRYPT_INIT: 11976726390eSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 11986726390eSSieu Mun Tang status = intel_fcs_aes_crypt_init(x1, x2, x3, x4, x5, 11996726390eSSieu Mun Tang &mbox_error); 12006726390eSSieu Mun Tang SMC_RET2(handle, status, mbox_error); 12016726390eSSieu Mun Tang 1202dcb144f1SSieu Mun Tang case INTEL_SIP_SMC_FCS_AES_CRYPT_UPDATE: 1203dcb144f1SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 1204dcb144f1SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 1205dcb144f1SSieu Mun Tang status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4, 1206dcb144f1SSieu Mun Tang x5, x6, false, &send_id); 1207dcb144f1SSieu Mun Tang SMC_RET1(handle, status); 1208dcb144f1SSieu Mun Tang 12096726390eSSieu Mun Tang case INTEL_SIP_SMC_FCS_AES_CRYPT_FINALIZE: 12106726390eSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 12116726390eSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 1212dcb144f1SSieu Mun Tang status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4, 1213dcb144f1SSieu Mun Tang x5, x6, true, &send_id); 12146726390eSSieu Mun Tang SMC_RET1(handle, status); 12156726390eSSieu Mun Tang 121677902fcaSSieu Mun Tang case INTEL_SIP_SMC_GET_ROM_PATCH_SHA384: 121777902fcaSSieu Mun Tang status = intel_fcs_get_rom_patch_sha384(x1, &retval64, 121877902fcaSSieu Mun Tang &mbox_error); 121977902fcaSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x1, retval64); 122077902fcaSSieu Mun Tang 1221f0c40b89SSieu Mun Tang case INTEL_SIP_SMC_SVC_VERSION: 1222f0c40b89SSieu Mun Tang SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK, 1223f0c40b89SSieu Mun Tang SIP_SVC_VERSION_MAJOR, 1224f0c40b89SSieu Mun Tang SIP_SVC_VERSION_MINOR); 1225f0c40b89SSieu Mun Tang 122691239f2cSJit Loon Lim case INTEL_SIP_SMC_SEU_ERR_STATUS: 122791239f2cSJit Loon Lim status = intel_sdm_seu_err_read(seu_respbuf, 122891239f2cSJit Loon Lim ARRAY_SIZE(seu_respbuf)); 122991239f2cSJit Loon Lim if (status) { 123091239f2cSJit Loon Lim SMC_RET1(handle, status); 123191239f2cSJit Loon Lim } else { 123291239f2cSJit Loon Lim SMC_RET3(handle, seu_respbuf[0], seu_respbuf[1], seu_respbuf[2]); 123391239f2cSJit Loon Lim } 123491239f2cSJit Loon Lim 1235c76d4239SHadi Asyrafi default: 1236c76d4239SHadi Asyrafi return socfpga_sip_handler(smc_fid, x1, x2, x3, x4, 1237c76d4239SHadi Asyrafi cookie, handle, flags); 1238c76d4239SHadi Asyrafi } 1239c76d4239SHadi Asyrafi } 1240c76d4239SHadi Asyrafi 1241ad47f142SSieu Mun Tang uintptr_t sip_smc_handler(uint32_t smc_fid, 1242ad47f142SSieu Mun Tang u_register_t x1, 1243ad47f142SSieu Mun Tang u_register_t x2, 1244ad47f142SSieu Mun Tang u_register_t x3, 1245ad47f142SSieu Mun Tang u_register_t x4, 1246ad47f142SSieu Mun Tang void *cookie, 1247ad47f142SSieu Mun Tang void *handle, 1248ad47f142SSieu Mun Tang u_register_t flags) 1249ad47f142SSieu Mun Tang { 1250ad47f142SSieu Mun Tang uint32_t cmd = smc_fid & INTEL_SIP_SMC_CMD_MASK; 1251ad47f142SSieu Mun Tang 1252ad47f142SSieu Mun Tang if (cmd >= INTEL_SIP_SMC_CMD_V2_RANGE_BEGIN && 1253ad47f142SSieu Mun Tang cmd <= INTEL_SIP_SMC_CMD_V2_RANGE_END) { 1254ad47f142SSieu Mun Tang return sip_smc_handler_v2(smc_fid, x1, x2, x3, x4, 1255ad47f142SSieu Mun Tang cookie, handle, flags); 1256ad47f142SSieu Mun Tang } else { 1257ad47f142SSieu Mun Tang return sip_smc_handler_v1(smc_fid, x1, x2, x3, x4, 1258ad47f142SSieu Mun Tang cookie, handle, flags); 1259ad47f142SSieu Mun Tang } 1260ad47f142SSieu Mun Tang } 1261ad47f142SSieu Mun Tang 1262c76d4239SHadi Asyrafi DECLARE_RT_SVC( 1263c76d4239SHadi Asyrafi socfpga_sip_svc, 1264c76d4239SHadi Asyrafi OEN_SIP_START, 1265c76d4239SHadi Asyrafi OEN_SIP_END, 1266c76d4239SHadi Asyrafi SMC_TYPE_FAST, 1267c76d4239SHadi Asyrafi NULL, 1268c76d4239SHadi Asyrafi sip_smc_handler 1269c76d4239SHadi Asyrafi ); 1270c76d4239SHadi Asyrafi 1271c76d4239SHadi Asyrafi DECLARE_RT_SVC( 1272c76d4239SHadi Asyrafi socfpga_sip_svc_std, 1273c76d4239SHadi Asyrafi OEN_SIP_START, 1274c76d4239SHadi Asyrafi OEN_SIP_END, 1275c76d4239SHadi Asyrafi SMC_TYPE_YIELD, 1276c76d4239SHadi Asyrafi NULL, 1277c76d4239SHadi Asyrafi sip_smc_handler 1278c76d4239SHadi Asyrafi ); 1279