1c76d4239SHadi Asyrafi /* 212d71ac6SAbdul Halim, Muhammad Hadi Asyrafi * Copyright (c) 2019-2022, ARM Limited and Contributors. All rights reserved. 3c76d4239SHadi Asyrafi * 4c76d4239SHadi Asyrafi * SPDX-License-Identifier: BSD-3-Clause 5c76d4239SHadi Asyrafi */ 6c76d4239SHadi Asyrafi 7c76d4239SHadi Asyrafi #include <assert.h> 8c76d4239SHadi Asyrafi #include <common/debug.h> 9c76d4239SHadi Asyrafi #include <common/runtime_svc.h> 1013d33d52SHadi Asyrafi #include <lib/mmio.h> 11c76d4239SHadi Asyrafi #include <tools_share/uuid.h> 12c76d4239SHadi Asyrafi 13286b96f4SSieu Mun Tang #include "socfpga_fcs.h" 14c76d4239SHadi Asyrafi #include "socfpga_mailbox.h" 159c8f3af5SHadi Asyrafi #include "socfpga_reset_manager.h" 16d25041bfSHadi Asyrafi #include "socfpga_sip_svc.h" 17c76d4239SHadi Asyrafi 18c76d4239SHadi Asyrafi 19c76d4239SHadi Asyrafi /* Total buffer the driver can hold */ 20c76d4239SHadi Asyrafi #define FPGA_CONFIG_BUFFER_SIZE 4 21c76d4239SHadi Asyrafi 22aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static int current_block, current_buffer; 23aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static int read_block, max_blocks, is_partial_reconfig; 24aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t send_id, rcv_id; 25aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t bytes_per_block, blocks_submitted; 26c76d4239SHadi Asyrafi 27c76d4239SHadi Asyrafi 28c76d4239SHadi Asyrafi /* SiP Service UUID */ 29c76d4239SHadi Asyrafi DEFINE_SVC_UUID2(intl_svc_uid, 30c76d4239SHadi Asyrafi 0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a, 31c76d4239SHadi Asyrafi 0xfa, 0x88, 0x88, 0x17, 0x68, 0x81); 32c76d4239SHadi Asyrafi 33e5ebe87bSHadi Asyrafi static uint64_t socfpga_sip_handler(uint32_t smc_fid, 34c76d4239SHadi Asyrafi uint64_t x1, 35c76d4239SHadi Asyrafi uint64_t x2, 36c76d4239SHadi Asyrafi uint64_t x3, 37c76d4239SHadi Asyrafi uint64_t x4, 38c76d4239SHadi Asyrafi void *cookie, 39c76d4239SHadi Asyrafi void *handle, 40c76d4239SHadi Asyrafi uint64_t flags) 41c76d4239SHadi Asyrafi { 42c76d4239SHadi Asyrafi ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid); 43c76d4239SHadi Asyrafi SMC_RET1(handle, SMC_UNK); 44c76d4239SHadi Asyrafi } 45c76d4239SHadi Asyrafi 46c76d4239SHadi Asyrafi struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE]; 47c76d4239SHadi Asyrafi 487c58fd4eSHadi Asyrafi static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer) 49c76d4239SHadi Asyrafi { 50ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi uint32_t args[3]; 51c76d4239SHadi Asyrafi 52c76d4239SHadi Asyrafi while (max_blocks > 0 && buffer->size > buffer->size_written) { 53c76d4239SHadi Asyrafi args[0] = (1<<8); 54c76d4239SHadi Asyrafi args[1] = buffer->addr + buffer->size_written; 557c58fd4eSHadi Asyrafi if (buffer->size - buffer->size_written <= bytes_per_block) { 56c76d4239SHadi Asyrafi args[2] = buffer->size - buffer->size_written; 57c76d4239SHadi Asyrafi current_buffer++; 58c76d4239SHadi Asyrafi current_buffer %= FPGA_CONFIG_BUFFER_SIZE; 597c58fd4eSHadi Asyrafi } else 60c76d4239SHadi Asyrafi args[2] = bytes_per_block; 617c58fd4eSHadi Asyrafi 627c58fd4eSHadi Asyrafi buffer->size_written += args[2]; 63aad868b4SAbdul Halim, Muhammad Hadi Asyrafi mailbox_send_cmd_async(&send_id, MBOX_RECONFIG_DATA, args, 64d57318b7SAbdul Halim, Muhammad Hadi Asyrafi 3U, CMD_INDIRECT); 657c58fd4eSHadi Asyrafi 66c76d4239SHadi Asyrafi buffer->subblocks_sent++; 67c76d4239SHadi Asyrafi max_blocks--; 68c76d4239SHadi Asyrafi } 697c58fd4eSHadi Asyrafi 707c58fd4eSHadi Asyrafi return !max_blocks; 71c76d4239SHadi Asyrafi } 72c76d4239SHadi Asyrafi 73c76d4239SHadi Asyrafi static int intel_fpga_sdm_write_all(void) 74c76d4239SHadi Asyrafi { 757c58fd4eSHadi Asyrafi for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) 767c58fd4eSHadi Asyrafi if (intel_fpga_sdm_write_buffer( 777c58fd4eSHadi Asyrafi &fpga_config_buffers[current_buffer])) 787c58fd4eSHadi Asyrafi break; 79c76d4239SHadi Asyrafi return 0; 80c76d4239SHadi Asyrafi } 81c76d4239SHadi Asyrafi 82dfdd38c2SHadi Asyrafi static uint32_t intel_mailbox_fpga_config_isdone(uint32_t query_type) 83c76d4239SHadi Asyrafi { 84dfdd38c2SHadi Asyrafi uint32_t ret; 85dfdd38c2SHadi Asyrafi 86dfdd38c2SHadi Asyrafi if (query_type == 1) 87a250c04bSSieu Mun Tang ret = intel_mailbox_get_config_status(MBOX_CONFIG_STATUS, false); 88dfdd38c2SHadi Asyrafi else 89a250c04bSSieu Mun Tang ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS, true); 907c58fd4eSHadi Asyrafi 917c58fd4eSHadi Asyrafi if (ret) { 927c58fd4eSHadi Asyrafi if (ret == MBOX_CFGSTAT_STATE_CONFIG) 937c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_BUSY; 947c58fd4eSHadi Asyrafi else 957c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 967c58fd4eSHadi Asyrafi } 977c58fd4eSHadi Asyrafi 989c8f3af5SHadi Asyrafi if (query_type != 1) { 999c8f3af5SHadi Asyrafi /* full reconfiguration */ 1009c8f3af5SHadi Asyrafi if (!is_partial_reconfig) 1019c8f3af5SHadi Asyrafi socfpga_bridges_enable(); /* Enable bridge */ 1029c8f3af5SHadi Asyrafi } 1039c8f3af5SHadi Asyrafi 1047c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 105c76d4239SHadi Asyrafi } 106c76d4239SHadi Asyrafi 107c76d4239SHadi Asyrafi static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed) 108c76d4239SHadi Asyrafi { 109c76d4239SHadi Asyrafi int i; 110c76d4239SHadi Asyrafi 111c76d4239SHadi Asyrafi for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 112c76d4239SHadi Asyrafi if (fpga_config_buffers[i].block_number == current_block) { 113c76d4239SHadi Asyrafi fpga_config_buffers[i].subblocks_sent--; 114c76d4239SHadi Asyrafi if (fpga_config_buffers[i].subblocks_sent == 0 115c76d4239SHadi Asyrafi && fpga_config_buffers[i].size <= 116c76d4239SHadi Asyrafi fpga_config_buffers[i].size_written) { 117c76d4239SHadi Asyrafi fpga_config_buffers[i].write_requested = 0; 118c76d4239SHadi Asyrafi current_block++; 119c76d4239SHadi Asyrafi *buffer_addr_completed = 120c76d4239SHadi Asyrafi fpga_config_buffers[i].addr; 121c76d4239SHadi Asyrafi return 0; 122c76d4239SHadi Asyrafi } 123c76d4239SHadi Asyrafi } 124c76d4239SHadi Asyrafi } 125c76d4239SHadi Asyrafi 126c76d4239SHadi Asyrafi return -1; 127c76d4239SHadi Asyrafi } 128c76d4239SHadi Asyrafi 129e5ebe87bSHadi Asyrafi static int intel_fpga_config_completed_write(uint32_t *completed_addr, 130aad868b4SAbdul Halim, Muhammad Hadi Asyrafi uint32_t *count, uint32_t *job_id) 131c76d4239SHadi Asyrafi { 132c76d4239SHadi Asyrafi uint32_t resp[5]; 133a250c04bSSieu Mun Tang unsigned int resp_len = ARRAY_SIZE(resp); 134a250c04bSSieu Mun Tang int status = INTEL_SIP_SMC_STATUS_OK; 135c76d4239SHadi Asyrafi int all_completed = 1; 136a250c04bSSieu Mun Tang *count = 0; 137c76d4239SHadi Asyrafi 138cefb37ebSTien Hock, Loh while (*count < 3) { 139c76d4239SHadi Asyrafi 140a250c04bSSieu Mun Tang status = mailbox_read_response(job_id, 141a250c04bSSieu Mun Tang resp, &resp_len); 142c76d4239SHadi Asyrafi 143286b96f4SSieu Mun Tang if (status < 0) { 144cefb37ebSTien Hock, Loh break; 145286b96f4SSieu Mun Tang } 146c76d4239SHadi Asyrafi 147c76d4239SHadi Asyrafi max_blocks++; 148cefb37ebSTien Hock, Loh 149c76d4239SHadi Asyrafi if (mark_last_buffer_xfer_completed( 150286b96f4SSieu Mun Tang &completed_addr[*count]) == 0) { 151c76d4239SHadi Asyrafi *count = *count + 1; 152286b96f4SSieu Mun Tang } else { 153c76d4239SHadi Asyrafi break; 154c76d4239SHadi Asyrafi } 155286b96f4SSieu Mun Tang } 156c76d4239SHadi Asyrafi 157c76d4239SHadi Asyrafi if (*count <= 0) { 158286b96f4SSieu Mun Tang if (status != MBOX_NO_RESPONSE && 159286b96f4SSieu Mun Tang status != MBOX_TIMEOUT && resp_len != 0) { 160cefb37ebSTien Hock, Loh mailbox_clear_response(); 161c76d4239SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 162c76d4239SHadi Asyrafi } 163c76d4239SHadi Asyrafi 164c76d4239SHadi Asyrafi *count = 0; 165c76d4239SHadi Asyrafi } 166c76d4239SHadi Asyrafi 167c76d4239SHadi Asyrafi intel_fpga_sdm_write_all(); 168c76d4239SHadi Asyrafi 169c76d4239SHadi Asyrafi if (*count > 0) 170c76d4239SHadi Asyrafi status = INTEL_SIP_SMC_STATUS_OK; 171c76d4239SHadi Asyrafi else if (*count == 0) 172c76d4239SHadi Asyrafi status = INTEL_SIP_SMC_STATUS_BUSY; 173c76d4239SHadi Asyrafi 174c76d4239SHadi Asyrafi for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 175c76d4239SHadi Asyrafi if (fpga_config_buffers[i].write_requested != 0) { 176c76d4239SHadi Asyrafi all_completed = 0; 177c76d4239SHadi Asyrafi break; 178c76d4239SHadi Asyrafi } 179c76d4239SHadi Asyrafi } 180c76d4239SHadi Asyrafi 181c76d4239SHadi Asyrafi if (all_completed == 1) 182c76d4239SHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 183c76d4239SHadi Asyrafi 184c76d4239SHadi Asyrafi return status; 185c76d4239SHadi Asyrafi } 186c76d4239SHadi Asyrafi 187e5ebe87bSHadi Asyrafi static int intel_fpga_config_start(uint32_t config_type) 188c76d4239SHadi Asyrafi { 189a250c04bSSieu Mun Tang uint32_t argument = 0x1; 190c76d4239SHadi Asyrafi uint32_t response[3]; 191c76d4239SHadi Asyrafi int status = 0; 192a250c04bSSieu Mun Tang unsigned int size = 0; 193a250c04bSSieu Mun Tang unsigned int resp_len = ARRAY_SIZE(response); 194c76d4239SHadi Asyrafi 1959c8f3af5SHadi Asyrafi is_partial_reconfig = config_type; 1969c8f3af5SHadi Asyrafi 197cefb37ebSTien Hock, Loh mailbox_clear_response(); 198cefb37ebSTien Hock, Loh 199a250c04bSSieu Mun Tang mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_CANCEL, NULL, 0U, 200a250c04bSSieu Mun Tang CMD_CASUAL, NULL, NULL); 201cefb37ebSTien Hock, Loh 202a250c04bSSieu Mun Tang status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_RECONFIG, &argument, size, 203a250c04bSSieu Mun Tang CMD_CASUAL, response, &resp_len); 204c76d4239SHadi Asyrafi 205c76d4239SHadi Asyrafi if (status < 0) 206c76d4239SHadi Asyrafi return status; 207c76d4239SHadi Asyrafi 208c76d4239SHadi Asyrafi max_blocks = response[0]; 209c76d4239SHadi Asyrafi bytes_per_block = response[1]; 210c76d4239SHadi Asyrafi 211c76d4239SHadi Asyrafi for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 212c76d4239SHadi Asyrafi fpga_config_buffers[i].size = 0; 213c76d4239SHadi Asyrafi fpga_config_buffers[i].size_written = 0; 214c76d4239SHadi Asyrafi fpga_config_buffers[i].addr = 0; 215c76d4239SHadi Asyrafi fpga_config_buffers[i].write_requested = 0; 216c76d4239SHadi Asyrafi fpga_config_buffers[i].block_number = 0; 217c76d4239SHadi Asyrafi fpga_config_buffers[i].subblocks_sent = 0; 218c76d4239SHadi Asyrafi } 219c76d4239SHadi Asyrafi 220c76d4239SHadi Asyrafi blocks_submitted = 0; 221c76d4239SHadi Asyrafi current_block = 0; 222cefb37ebSTien Hock, Loh read_block = 0; 223c76d4239SHadi Asyrafi current_buffer = 0; 224c76d4239SHadi Asyrafi 2259c8f3af5SHadi Asyrafi /* full reconfiguration */ 2269c8f3af5SHadi Asyrafi if (!is_partial_reconfig) { 2279c8f3af5SHadi Asyrafi /* Disable bridge */ 2289c8f3af5SHadi Asyrafi socfpga_bridges_disable(); 2299c8f3af5SHadi Asyrafi } 2309c8f3af5SHadi Asyrafi 231c76d4239SHadi Asyrafi return 0; 232c76d4239SHadi Asyrafi } 233c76d4239SHadi Asyrafi 2347c58fd4eSHadi Asyrafi static bool is_fpga_config_buffer_full(void) 2357c58fd4eSHadi Asyrafi { 2367c58fd4eSHadi Asyrafi for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) 2377c58fd4eSHadi Asyrafi if (!fpga_config_buffers[i].write_requested) 2387c58fd4eSHadi Asyrafi return false; 2397c58fd4eSHadi Asyrafi return true; 2407c58fd4eSHadi Asyrafi } 2417c58fd4eSHadi Asyrafi 242aad868b4SAbdul Halim, Muhammad Hadi Asyrafi bool is_address_in_ddr_range(uint64_t addr, uint64_t size) 2437c58fd4eSHadi Asyrafi { 24412d71ac6SAbdul Halim, Muhammad Hadi Asyrafi if (!addr && !size) { 24512d71ac6SAbdul Halim, Muhammad Hadi Asyrafi return true; 24612d71ac6SAbdul Halim, Muhammad Hadi Asyrafi } 2471a87db5dSAbdul Halim, Muhammad Hadi Asyrafi if (size > (UINT64_MAX - addr)) 2487c58fd4eSHadi Asyrafi return false; 249a62b47b8SAbdul Halim, Muhammad Hadi Asyrafi if (addr < BL31_LIMIT) 2501a87db5dSAbdul Halim, Muhammad Hadi Asyrafi return false; 2511a87db5dSAbdul Halim, Muhammad Hadi Asyrafi if (addr + size > DRAM_BASE + DRAM_SIZE) 2521a87db5dSAbdul Halim, Muhammad Hadi Asyrafi return false; 2531a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 2541a87db5dSAbdul Halim, Muhammad Hadi Asyrafi return true; 2557c58fd4eSHadi Asyrafi } 256c76d4239SHadi Asyrafi 257e5ebe87bSHadi Asyrafi static uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size) 258c76d4239SHadi Asyrafi { 2597c58fd4eSHadi Asyrafi int i; 260c76d4239SHadi Asyrafi 2617c58fd4eSHadi Asyrafi intel_fpga_sdm_write_all(); 262c76d4239SHadi Asyrafi 2631a87db5dSAbdul Halim, Muhammad Hadi Asyrafi if (!is_address_in_ddr_range(mem, size) || 2647c58fd4eSHadi Asyrafi is_fpga_config_buffer_full()) 2657c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_REJECTED; 266c76d4239SHadi Asyrafi 267c76d4239SHadi Asyrafi for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 2687c58fd4eSHadi Asyrafi int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE; 2697c58fd4eSHadi Asyrafi 2707c58fd4eSHadi Asyrafi if (!fpga_config_buffers[j].write_requested) { 2717c58fd4eSHadi Asyrafi fpga_config_buffers[j].addr = mem; 2727c58fd4eSHadi Asyrafi fpga_config_buffers[j].size = size; 2737c58fd4eSHadi Asyrafi fpga_config_buffers[j].size_written = 0; 2747c58fd4eSHadi Asyrafi fpga_config_buffers[j].write_requested = 1; 2757c58fd4eSHadi Asyrafi fpga_config_buffers[j].block_number = 276c76d4239SHadi Asyrafi blocks_submitted++; 2777c58fd4eSHadi Asyrafi fpga_config_buffers[j].subblocks_sent = 0; 278c76d4239SHadi Asyrafi break; 279c76d4239SHadi Asyrafi } 280c76d4239SHadi Asyrafi } 281c76d4239SHadi Asyrafi 2827c58fd4eSHadi Asyrafi if (is_fpga_config_buffer_full()) 2837c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_BUSY; 284c76d4239SHadi Asyrafi 2857c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 286c76d4239SHadi Asyrafi } 287c76d4239SHadi Asyrafi 28813d33d52SHadi Asyrafi static int is_out_of_sec_range(uint64_t reg_addr) 28913d33d52SHadi Asyrafi { 29013d33d52SHadi Asyrafi switch (reg_addr) { 29113d33d52SHadi Asyrafi case(0xF8011100): /* ECCCTRL1 */ 29213d33d52SHadi Asyrafi case(0xF8011104): /* ECCCTRL2 */ 29313d33d52SHadi Asyrafi case(0xF8011110): /* ERRINTEN */ 29413d33d52SHadi Asyrafi case(0xF8011114): /* ERRINTENS */ 29513d33d52SHadi Asyrafi case(0xF8011118): /* ERRINTENR */ 29613d33d52SHadi Asyrafi case(0xF801111C): /* INTMODE */ 29713d33d52SHadi Asyrafi case(0xF8011120): /* INTSTAT */ 29813d33d52SHadi Asyrafi case(0xF8011124): /* DIAGINTTEST */ 29913d33d52SHadi Asyrafi case(0xF801112C): /* DERRADDRA */ 30013d33d52SHadi Asyrafi case(0xFFD12028): /* SDMMCGRP_CTRL */ 30113d33d52SHadi Asyrafi case(0xFFD12044): /* EMAC0 */ 30213d33d52SHadi Asyrafi case(0xFFD12048): /* EMAC1 */ 30313d33d52SHadi Asyrafi case(0xFFD1204C): /* EMAC2 */ 30413d33d52SHadi Asyrafi case(0xFFD12090): /* ECC_INT_MASK_VALUE */ 30513d33d52SHadi Asyrafi case(0xFFD12094): /* ECC_INT_MASK_SET */ 30613d33d52SHadi Asyrafi case(0xFFD12098): /* ECC_INT_MASK_CLEAR */ 30713d33d52SHadi Asyrafi case(0xFFD1209C): /* ECC_INTSTATUS_SERR */ 30813d33d52SHadi Asyrafi case(0xFFD120A0): /* ECC_INTSTATUS_DERR */ 30913d33d52SHadi Asyrafi case(0xFFD120C0): /* NOC_TIMEOUT */ 31013d33d52SHadi Asyrafi case(0xFFD120C4): /* NOC_IDLEREQ_SET */ 31113d33d52SHadi Asyrafi case(0xFFD120C8): /* NOC_IDLEREQ_CLR */ 31213d33d52SHadi Asyrafi case(0xFFD120D0): /* NOC_IDLEACK */ 31313d33d52SHadi Asyrafi case(0xFFD120D4): /* NOC_IDLESTATUS */ 31413d33d52SHadi Asyrafi case(0xFFD12200): /* BOOT_SCRATCH_COLD0 */ 31513d33d52SHadi Asyrafi case(0xFFD12204): /* BOOT_SCRATCH_COLD1 */ 31613d33d52SHadi Asyrafi case(0xFFD12220): /* BOOT_SCRATCH_COLD8 */ 31713d33d52SHadi Asyrafi case(0xFFD12224): /* BOOT_SCRATCH_COLD9 */ 31813d33d52SHadi Asyrafi return 0; 31913d33d52SHadi Asyrafi 32013d33d52SHadi Asyrafi default: 32113d33d52SHadi Asyrafi break; 32213d33d52SHadi Asyrafi } 32313d33d52SHadi Asyrafi 32413d33d52SHadi Asyrafi return -1; 32513d33d52SHadi Asyrafi } 32613d33d52SHadi Asyrafi 32713d33d52SHadi Asyrafi /* Secure register access */ 32813d33d52SHadi Asyrafi uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval) 32913d33d52SHadi Asyrafi { 33013d33d52SHadi Asyrafi if (is_out_of_sec_range(reg_addr)) 33113d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 33213d33d52SHadi Asyrafi 33313d33d52SHadi Asyrafi *retval = mmio_read_32(reg_addr); 33413d33d52SHadi Asyrafi 33513d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 33613d33d52SHadi Asyrafi } 33713d33d52SHadi Asyrafi 33813d33d52SHadi Asyrafi uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val, 33913d33d52SHadi Asyrafi uint32_t *retval) 34013d33d52SHadi Asyrafi { 34113d33d52SHadi Asyrafi if (is_out_of_sec_range(reg_addr)) 34213d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 34313d33d52SHadi Asyrafi 34413d33d52SHadi Asyrafi mmio_write_32(reg_addr, val); 34513d33d52SHadi Asyrafi 34613d33d52SHadi Asyrafi return intel_secure_reg_read(reg_addr, retval); 34713d33d52SHadi Asyrafi } 34813d33d52SHadi Asyrafi 34913d33d52SHadi Asyrafi uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask, 35013d33d52SHadi Asyrafi uint32_t val, uint32_t *retval) 35113d33d52SHadi Asyrafi { 35213d33d52SHadi Asyrafi if (!intel_secure_reg_read(reg_addr, retval)) { 35313d33d52SHadi Asyrafi *retval &= ~mask; 354c9c07099SSiew Chin Lim *retval |= val & mask; 35513d33d52SHadi Asyrafi return intel_secure_reg_write(reg_addr, *retval, retval); 35613d33d52SHadi Asyrafi } 35713d33d52SHadi Asyrafi 35813d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 35913d33d52SHadi Asyrafi } 36013d33d52SHadi Asyrafi 361e1f97d9cSHadi Asyrafi /* Intel Remote System Update (RSU) services */ 362e1f97d9cSHadi Asyrafi uint64_t intel_rsu_update_address; 363e1f97d9cSHadi Asyrafi 364d57318b7SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_status(uint64_t *respbuf, unsigned int respbuf_sz) 365e1f97d9cSHadi Asyrafi { 366e1f97d9cSHadi Asyrafi if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) 367960896ebSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_RSU_ERROR; 368e1f97d9cSHadi Asyrafi 369e1f97d9cSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 370e1f97d9cSHadi Asyrafi } 371e1f97d9cSHadi Asyrafi 372e1f97d9cSHadi Asyrafi static uint32_t intel_rsu_update(uint64_t update_address) 373e1f97d9cSHadi Asyrafi { 374e1f97d9cSHadi Asyrafi intel_rsu_update_address = update_address; 375e1f97d9cSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 376e1f97d9cSHadi Asyrafi } 377e1f97d9cSHadi Asyrafi 378ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_notify(uint32_t execution_stage) 379e1f97d9cSHadi Asyrafi { 380a62b47b8SAbdul Halim, Muhammad Hadi Asyrafi if (mailbox_hps_stage_notify(execution_stage) < 0) 381960896ebSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_RSU_ERROR; 382e1f97d9cSHadi Asyrafi 383e1f97d9cSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 384e1f97d9cSHadi Asyrafi } 385e1f97d9cSHadi Asyrafi 386e1f97d9cSHadi Asyrafi static uint32_t intel_rsu_retry_counter(uint32_t *respbuf, uint32_t respbuf_sz, 387e1f97d9cSHadi Asyrafi uint32_t *ret_stat) 388e1f97d9cSHadi Asyrafi { 389e1f97d9cSHadi Asyrafi if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) 390960896ebSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_RSU_ERROR; 391e1f97d9cSHadi Asyrafi 392e1f97d9cSHadi Asyrafi *ret_stat = respbuf[8]; 393e1f97d9cSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 394e1f97d9cSHadi Asyrafi } 395e1f97d9cSHadi Asyrafi 3960c5d62adSHadi Asyrafi /* Mailbox services */ 397a250c04bSSieu Mun Tang static uint32_t intel_mbox_send_cmd(uint32_t cmd, uint32_t *args, 398a250c04bSSieu Mun Tang unsigned int len, 399d57318b7SAbdul Halim, Muhammad Hadi Asyrafi uint32_t urgent, uint32_t *response, 400a250c04bSSieu Mun Tang unsigned int resp_len, int *mbox_status, 401a250c04bSSieu Mun Tang unsigned int *len_in_resp) 4020c5d62adSHadi Asyrafi { 4031a87db5dSAbdul Halim, Muhammad Hadi Asyrafi *len_in_resp = 0; 4041a87db5dSAbdul Halim, Muhammad Hadi Asyrafi *mbox_status = 0; 4051a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 4061a87db5dSAbdul Halim, Muhammad Hadi Asyrafi if (!is_address_in_ddr_range((uint64_t)args, sizeof(uint32_t) * len)) 4071a87db5dSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_STATUS_REJECTED; 4081a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 4090c5d62adSHadi Asyrafi int status = mailbox_send_cmd(MBOX_JOB_ID, cmd, args, len, urgent, 410a250c04bSSieu Mun Tang response, &resp_len); 4110c5d62adSHadi Asyrafi 4120c5d62adSHadi Asyrafi if (status < 0) { 4130c5d62adSHadi Asyrafi *mbox_status = -status; 4140c5d62adSHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 4150c5d62adSHadi Asyrafi } 4160c5d62adSHadi Asyrafi 4170c5d62adSHadi Asyrafi *mbox_status = 0; 418a250c04bSSieu Mun Tang *len_in_resp = resp_len; 4190c5d62adSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 4200c5d62adSHadi Asyrafi } 4210c5d62adSHadi Asyrafi 422c76d4239SHadi Asyrafi /* 423c76d4239SHadi Asyrafi * This function is responsible for handling all SiP calls from the NS world 424c76d4239SHadi Asyrafi */ 425c76d4239SHadi Asyrafi 426c76d4239SHadi Asyrafi uintptr_t sip_smc_handler(uint32_t smc_fid, 427c76d4239SHadi Asyrafi u_register_t x1, 428c76d4239SHadi Asyrafi u_register_t x2, 429c76d4239SHadi Asyrafi u_register_t x3, 430c76d4239SHadi Asyrafi u_register_t x4, 431c76d4239SHadi Asyrafi void *cookie, 432c76d4239SHadi Asyrafi void *handle, 433c76d4239SHadi Asyrafi u_register_t flags) 434c76d4239SHadi Asyrafi { 435aad868b4SAbdul Halim, Muhammad Hadi Asyrafi uint32_t retval = 0; 43677902fcaSSieu Mun Tang uint32_t mbox_error = 0; 437c76d4239SHadi Asyrafi uint32_t completed_addr[3]; 43877902fcaSSieu Mun Tang uint64_t retval64, rsu_respbuf[9]; 439286b96f4SSieu Mun Tang int status = INTEL_SIP_SMC_STATUS_OK; 440a250c04bSSieu Mun Tang int mbox_status; 441a250c04bSSieu Mun Tang unsigned int len_in_resp; 4420c5d62adSHadi Asyrafi u_register_t x5, x6; 443f8e6a09cSAbdul Halim, Muhammad Hadi Asyrafi 444c76d4239SHadi Asyrafi switch (smc_fid) { 445c76d4239SHadi Asyrafi case SIP_SVC_UID: 446c76d4239SHadi Asyrafi /* Return UID to the caller */ 447c76d4239SHadi Asyrafi SMC_UUID_RET(handle, intl_svc_uid); 44813d33d52SHadi Asyrafi 449c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE: 450dfdd38c2SHadi Asyrafi status = intel_mailbox_fpga_config_isdone(x1); 451c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 45213d33d52SHadi Asyrafi 453c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM: 454c76d4239SHadi Asyrafi SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK, 455c76d4239SHadi Asyrafi INTEL_SIP_SMC_FPGA_CONFIG_ADDR, 456c76d4239SHadi Asyrafi INTEL_SIP_SMC_FPGA_CONFIG_SIZE - 457c76d4239SHadi Asyrafi INTEL_SIP_SMC_FPGA_CONFIG_ADDR); 45813d33d52SHadi Asyrafi 459c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_START: 460c76d4239SHadi Asyrafi status = intel_fpga_config_start(x1); 461c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 46213d33d52SHadi Asyrafi 463c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_WRITE: 464c76d4239SHadi Asyrafi status = intel_fpga_config_write(x1, x2); 465c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 46613d33d52SHadi Asyrafi 467c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE: 468c76d4239SHadi Asyrafi status = intel_fpga_config_completed_write(completed_addr, 469aad868b4SAbdul Halim, Muhammad Hadi Asyrafi &retval, &rcv_id); 470aad868b4SAbdul Halim, Muhammad Hadi Asyrafi switch (retval) { 471c76d4239SHadi Asyrafi case 1: 472c76d4239SHadi Asyrafi SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, 473c76d4239SHadi Asyrafi completed_addr[0], 0, 0); 47413d33d52SHadi Asyrafi 475c76d4239SHadi Asyrafi case 2: 476c76d4239SHadi Asyrafi SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, 477c76d4239SHadi Asyrafi completed_addr[0], 478c76d4239SHadi Asyrafi completed_addr[1], 0); 47913d33d52SHadi Asyrafi 480c76d4239SHadi Asyrafi case 3: 481c76d4239SHadi Asyrafi SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, 482c76d4239SHadi Asyrafi completed_addr[0], 483c76d4239SHadi Asyrafi completed_addr[1], 484c76d4239SHadi Asyrafi completed_addr[2]); 48513d33d52SHadi Asyrafi 486c76d4239SHadi Asyrafi case 0: 487c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 48813d33d52SHadi Asyrafi 489c76d4239SHadi Asyrafi default: 490cefb37ebSTien Hock, Loh mailbox_clear_response(); 491c76d4239SHadi Asyrafi SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR); 492c76d4239SHadi Asyrafi } 49313d33d52SHadi Asyrafi 49413d33d52SHadi Asyrafi case INTEL_SIP_SMC_REG_READ: 495aad868b4SAbdul Halim, Muhammad Hadi Asyrafi status = intel_secure_reg_read(x1, &retval); 496aad868b4SAbdul Halim, Muhammad Hadi Asyrafi SMC_RET3(handle, status, retval, x1); 49713d33d52SHadi Asyrafi 49813d33d52SHadi Asyrafi case INTEL_SIP_SMC_REG_WRITE: 499aad868b4SAbdul Halim, Muhammad Hadi Asyrafi status = intel_secure_reg_write(x1, (uint32_t)x2, &retval); 500aad868b4SAbdul Halim, Muhammad Hadi Asyrafi SMC_RET3(handle, status, retval, x1); 50113d33d52SHadi Asyrafi 50213d33d52SHadi Asyrafi case INTEL_SIP_SMC_REG_UPDATE: 50313d33d52SHadi Asyrafi status = intel_secure_reg_update(x1, (uint32_t)x2, 504aad868b4SAbdul Halim, Muhammad Hadi Asyrafi (uint32_t)x3, &retval); 505aad868b4SAbdul Halim, Muhammad Hadi Asyrafi SMC_RET3(handle, status, retval, x1); 506c76d4239SHadi Asyrafi 507e1f97d9cSHadi Asyrafi case INTEL_SIP_SMC_RSU_STATUS: 508e1f97d9cSHadi Asyrafi status = intel_rsu_status(rsu_respbuf, 509e1f97d9cSHadi Asyrafi ARRAY_SIZE(rsu_respbuf)); 510e1f97d9cSHadi Asyrafi if (status) { 511e1f97d9cSHadi Asyrafi SMC_RET1(handle, status); 512e1f97d9cSHadi Asyrafi } else { 513e1f97d9cSHadi Asyrafi SMC_RET4(handle, rsu_respbuf[0], rsu_respbuf[1], 514e1f97d9cSHadi Asyrafi rsu_respbuf[2], rsu_respbuf[3]); 515e1f97d9cSHadi Asyrafi } 516e1f97d9cSHadi Asyrafi 517e1f97d9cSHadi Asyrafi case INTEL_SIP_SMC_RSU_UPDATE: 518e1f97d9cSHadi Asyrafi status = intel_rsu_update(x1); 519e1f97d9cSHadi Asyrafi SMC_RET1(handle, status); 520e1f97d9cSHadi Asyrafi 521e1f97d9cSHadi Asyrafi case INTEL_SIP_SMC_RSU_NOTIFY: 522e1f97d9cSHadi Asyrafi status = intel_rsu_notify(x1); 523e1f97d9cSHadi Asyrafi SMC_RET1(handle, status); 524e1f97d9cSHadi Asyrafi 525e1f97d9cSHadi Asyrafi case INTEL_SIP_SMC_RSU_RETRY_COUNTER: 526e1f97d9cSHadi Asyrafi status = intel_rsu_retry_counter((uint32_t *)rsu_respbuf, 527aad868b4SAbdul Halim, Muhammad Hadi Asyrafi ARRAY_SIZE(rsu_respbuf), &retval); 528e1f97d9cSHadi Asyrafi if (status) { 529e1f97d9cSHadi Asyrafi SMC_RET1(handle, status); 530e1f97d9cSHadi Asyrafi } else { 531aad868b4SAbdul Halim, Muhammad Hadi Asyrafi SMC_RET2(handle, status, retval); 532e1f97d9cSHadi Asyrafi } 533e1f97d9cSHadi Asyrafi 534c703d752SSieu Mun Tang case INTEL_SIP_SMC_ECC_DBE: 535c703d752SSieu Mun Tang status = intel_ecc_dbe_notification(x1); 536c703d752SSieu Mun Tang SMC_RET1(handle, status); 537c703d752SSieu Mun Tang 5380c5d62adSHadi Asyrafi case INTEL_SIP_SMC_MBOX_SEND_CMD: 5390c5d62adSHadi Asyrafi x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 5400c5d62adSHadi Asyrafi x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 541ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi status = intel_mbox_send_cmd(x1, (uint32_t *)x2, x3, x4, 5420c5d62adSHadi Asyrafi (uint32_t *)x5, x6, &mbox_status, 5430c5d62adSHadi Asyrafi &len_in_resp); 544108514ffSSieu Mun Tang SMC_RET3(handle, status, mbox_status, len_in_resp); 5450c5d62adSHadi Asyrafi 54677902fcaSSieu Mun Tang case INTEL_SIP_SMC_GET_ROM_PATCH_SHA384: 54777902fcaSSieu Mun Tang status = intel_fcs_get_rom_patch_sha384(x1, &retval64, 54877902fcaSSieu Mun Tang &mbox_error); 54977902fcaSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x1, retval64); 55077902fcaSSieu Mun Tang 551*f0c40b89SSieu Mun Tang case INTEL_SIP_SMC_SVC_VERSION: 552*f0c40b89SSieu Mun Tang SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK, 553*f0c40b89SSieu Mun Tang SIP_SVC_VERSION_MAJOR, 554*f0c40b89SSieu Mun Tang SIP_SVC_VERSION_MINOR); 555*f0c40b89SSieu Mun Tang 556c76d4239SHadi Asyrafi default: 557c76d4239SHadi Asyrafi return socfpga_sip_handler(smc_fid, x1, x2, x3, x4, 558c76d4239SHadi Asyrafi cookie, handle, flags); 559c76d4239SHadi Asyrafi } 560c76d4239SHadi Asyrafi } 561c76d4239SHadi Asyrafi 562c76d4239SHadi Asyrafi DECLARE_RT_SVC( 563c76d4239SHadi Asyrafi socfpga_sip_svc, 564c76d4239SHadi Asyrafi OEN_SIP_START, 565c76d4239SHadi Asyrafi OEN_SIP_END, 566c76d4239SHadi Asyrafi SMC_TYPE_FAST, 567c76d4239SHadi Asyrafi NULL, 568c76d4239SHadi Asyrafi sip_smc_handler 569c76d4239SHadi Asyrafi ); 570c76d4239SHadi Asyrafi 571c76d4239SHadi Asyrafi DECLARE_RT_SVC( 572c76d4239SHadi Asyrafi socfpga_sip_svc_std, 573c76d4239SHadi Asyrafi OEN_SIP_START, 574c76d4239SHadi Asyrafi OEN_SIP_END, 575c76d4239SHadi Asyrafi SMC_TYPE_YIELD, 576c76d4239SHadi Asyrafi NULL, 577c76d4239SHadi Asyrafi sip_smc_handler 578c76d4239SHadi Asyrafi ); 579