xref: /rk3399_ARM-atf/plat/intel/soc/common/socfpga_sip_svc.c (revision ec7d0055c955f60189d6a2063bdffa132b7ad0c0)
1c76d4239SHadi Asyrafi /*
2c76d4239SHadi Asyrafi  * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved.
3c76d4239SHadi Asyrafi  *
4c76d4239SHadi Asyrafi  * SPDX-License-Identifier: BSD-3-Clause
5c76d4239SHadi Asyrafi  */
6c76d4239SHadi Asyrafi 
7c76d4239SHadi Asyrafi #include <assert.h>
8c76d4239SHadi Asyrafi #include <common/debug.h>
9c76d4239SHadi Asyrafi #include <common/runtime_svc.h>
10c76d4239SHadi Asyrafi #include <tools_share/uuid.h>
11c76d4239SHadi Asyrafi 
12c76d4239SHadi Asyrafi #include "socfpga_mailbox.h"
13d25041bfSHadi Asyrafi #include "socfpga_sip_svc.h"
14c76d4239SHadi Asyrafi 
15c76d4239SHadi Asyrafi /* Number of SiP Calls implemented */
16c76d4239SHadi Asyrafi #define SIP_NUM_CALLS		0x3
17c76d4239SHadi Asyrafi 
18c76d4239SHadi Asyrafi /* Total buffer the driver can hold */
19c76d4239SHadi Asyrafi #define FPGA_CONFIG_BUFFER_SIZE 4
20c76d4239SHadi Asyrafi 
21c76d4239SHadi Asyrafi int current_block;
22c76d4239SHadi Asyrafi int current_buffer;
23c76d4239SHadi Asyrafi int current_id = 1;
24c76d4239SHadi Asyrafi int max_blocks;
25c76d4239SHadi Asyrafi uint32_t bytes_per_block;
26c76d4239SHadi Asyrafi uint32_t blocks_submitted;
27c76d4239SHadi Asyrafi uint32_t blocks_completed;
28c76d4239SHadi Asyrafi 
29c76d4239SHadi Asyrafi struct fpga_config_info {
30c76d4239SHadi Asyrafi 	uint32_t addr;
31c76d4239SHadi Asyrafi 	int size;
32c76d4239SHadi Asyrafi 	int size_written;
33c76d4239SHadi Asyrafi 	uint32_t write_requested;
34c76d4239SHadi Asyrafi 	int subblocks_sent;
35c76d4239SHadi Asyrafi 	int block_number;
36c76d4239SHadi Asyrafi };
37c76d4239SHadi Asyrafi 
38c76d4239SHadi Asyrafi /*  SiP Service UUID */
39c76d4239SHadi Asyrafi DEFINE_SVC_UUID2(intl_svc_uid,
40c76d4239SHadi Asyrafi 		0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a,
41c76d4239SHadi Asyrafi 		0xfa, 0x88, 0x88, 0x17, 0x68, 0x81);
42c76d4239SHadi Asyrafi 
43c76d4239SHadi Asyrafi uint64_t socfpga_sip_handler(uint32_t smc_fid,
44c76d4239SHadi Asyrafi 				   uint64_t x1,
45c76d4239SHadi Asyrafi 				   uint64_t x2,
46c76d4239SHadi Asyrafi 				   uint64_t x3,
47c76d4239SHadi Asyrafi 				   uint64_t x4,
48c76d4239SHadi Asyrafi 				   void *cookie,
49c76d4239SHadi Asyrafi 				   void *handle,
50c76d4239SHadi Asyrafi 				   uint64_t flags)
51c76d4239SHadi Asyrafi {
52c76d4239SHadi Asyrafi 	ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid);
53c76d4239SHadi Asyrafi 	SMC_RET1(handle, SMC_UNK);
54c76d4239SHadi Asyrafi }
55c76d4239SHadi Asyrafi 
56c76d4239SHadi Asyrafi struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE];
57c76d4239SHadi Asyrafi 
58c76d4239SHadi Asyrafi static void intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer)
59c76d4239SHadi Asyrafi {
60c76d4239SHadi Asyrafi 	uint32_t args[3];
61c76d4239SHadi Asyrafi 
62c76d4239SHadi Asyrafi 	while (max_blocks > 0 && buffer->size > buffer->size_written) {
63c76d4239SHadi Asyrafi 		if (buffer->size - buffer->size_written <=
64c76d4239SHadi Asyrafi 			bytes_per_block) {
65c76d4239SHadi Asyrafi 			args[0] = (1<<8);
66c76d4239SHadi Asyrafi 			args[1] = buffer->addr + buffer->size_written;
67c76d4239SHadi Asyrafi 			args[2] = buffer->size - buffer->size_written;
68c76d4239SHadi Asyrafi 			buffer->size_written +=
69c76d4239SHadi Asyrafi 				buffer->size - buffer->size_written;
70c76d4239SHadi Asyrafi 			buffer->subblocks_sent++;
71c76d4239SHadi Asyrafi 			mailbox_send_cmd_async(0x4,
72c76d4239SHadi Asyrafi 				MBOX_RECONFIG_DATA,
73c76d4239SHadi Asyrafi 				args, 3, 0);
74c76d4239SHadi Asyrafi 			current_buffer++;
75c76d4239SHadi Asyrafi 			current_buffer %= FPGA_CONFIG_BUFFER_SIZE;
76c76d4239SHadi Asyrafi 		} else {
77c76d4239SHadi Asyrafi 			args[0] = (1<<8);
78c76d4239SHadi Asyrafi 			args[1] = buffer->addr + buffer->size_written;
79c76d4239SHadi Asyrafi 			args[2] = bytes_per_block;
80c76d4239SHadi Asyrafi 			buffer->size_written += bytes_per_block;
81c76d4239SHadi Asyrafi 			mailbox_send_cmd_async(0x4,
82c76d4239SHadi Asyrafi 				MBOX_RECONFIG_DATA,
83c76d4239SHadi Asyrafi 				args, 3, 0);
84c76d4239SHadi Asyrafi 			buffer->subblocks_sent++;
85c76d4239SHadi Asyrafi 		}
86c76d4239SHadi Asyrafi 		max_blocks--;
87c76d4239SHadi Asyrafi 	}
88c76d4239SHadi Asyrafi }
89c76d4239SHadi Asyrafi 
90c76d4239SHadi Asyrafi static int intel_fpga_sdm_write_all(void)
91c76d4239SHadi Asyrafi {
92c76d4239SHadi Asyrafi 	int i;
93c76d4239SHadi Asyrafi 
94c76d4239SHadi Asyrafi 	for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++)
95c76d4239SHadi Asyrafi 		intel_fpga_sdm_write_buffer(
96c76d4239SHadi Asyrafi 			&fpga_config_buffers[current_buffer]);
97c76d4239SHadi Asyrafi 
98c76d4239SHadi Asyrafi 	return 0;
99c76d4239SHadi Asyrafi }
100c76d4239SHadi Asyrafi 
101c76d4239SHadi Asyrafi uint32_t intel_mailbox_fpga_config_isdone(void)
102c76d4239SHadi Asyrafi {
103*ec7d0055SHadi Asyrafi 	return intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS);
104c76d4239SHadi Asyrafi }
105c76d4239SHadi Asyrafi 
106c76d4239SHadi Asyrafi static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed)
107c76d4239SHadi Asyrafi {
108c76d4239SHadi Asyrafi 	int i;
109c76d4239SHadi Asyrafi 
110c76d4239SHadi Asyrafi 	for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
111c76d4239SHadi Asyrafi 		if (fpga_config_buffers[i].block_number == current_block) {
112c76d4239SHadi Asyrafi 			fpga_config_buffers[i].subblocks_sent--;
113c76d4239SHadi Asyrafi 			if (fpga_config_buffers[i].subblocks_sent == 0
114c76d4239SHadi Asyrafi 			&& fpga_config_buffers[i].size <=
115c76d4239SHadi Asyrafi 			fpga_config_buffers[i].size_written) {
116c76d4239SHadi Asyrafi 				fpga_config_buffers[i].write_requested = 0;
117c76d4239SHadi Asyrafi 				current_block++;
118c76d4239SHadi Asyrafi 				*buffer_addr_completed =
119c76d4239SHadi Asyrafi 					fpga_config_buffers[i].addr;
120c76d4239SHadi Asyrafi 				return 0;
121c76d4239SHadi Asyrafi 			}
122c76d4239SHadi Asyrafi 		}
123c76d4239SHadi Asyrafi 	}
124c76d4239SHadi Asyrafi 
125c76d4239SHadi Asyrafi 	return -1;
126c76d4239SHadi Asyrafi }
127c76d4239SHadi Asyrafi 
128c76d4239SHadi Asyrafi unsigned int address_in_ddr(uint32_t *addr)
129c76d4239SHadi Asyrafi {
130c76d4239SHadi Asyrafi 	if (((unsigned long long)addr > DRAM_BASE) &&
131c76d4239SHadi Asyrafi 		((unsigned long long)addr < DRAM_BASE + DRAM_SIZE))
132c76d4239SHadi Asyrafi 		return 0;
133c76d4239SHadi Asyrafi 
134c76d4239SHadi Asyrafi 	return -1;
135c76d4239SHadi Asyrafi }
136c76d4239SHadi Asyrafi 
137c76d4239SHadi Asyrafi int intel_fpga_config_completed_write(uint32_t *completed_addr,
138c76d4239SHadi Asyrafi 					uint32_t *count)
139c76d4239SHadi Asyrafi {
140c76d4239SHadi Asyrafi 	uint32_t status = INTEL_SIP_SMC_STATUS_OK;
141c76d4239SHadi Asyrafi 	*count = 0;
142c76d4239SHadi Asyrafi 	int resp_len = 0;
143c76d4239SHadi Asyrafi 	uint32_t resp[5];
144c76d4239SHadi Asyrafi 	int all_completed = 1;
145c76d4239SHadi Asyrafi 	int count_check = 0;
146c76d4239SHadi Asyrafi 
147c76d4239SHadi Asyrafi 	if (address_in_ddr(completed_addr) != 0 || address_in_ddr(count) != 0)
148c76d4239SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
149c76d4239SHadi Asyrafi 
150c76d4239SHadi Asyrafi 	for (count_check = 0; count_check < 3; count_check++)
151c76d4239SHadi Asyrafi 		if (address_in_ddr(&completed_addr[*count + count_check]) != 0)
152c76d4239SHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_ERROR;
153c76d4239SHadi Asyrafi 
154c76d4239SHadi Asyrafi 	resp_len = mailbox_read_response(0x4, resp);
155c76d4239SHadi Asyrafi 
156c76d4239SHadi Asyrafi 	while (resp_len >= 0 && *count < 3) {
157c76d4239SHadi Asyrafi 		max_blocks++;
158c76d4239SHadi Asyrafi 		if (mark_last_buffer_xfer_completed(
159c76d4239SHadi Asyrafi 			&completed_addr[*count]) == 0)
160c76d4239SHadi Asyrafi 			*count = *count + 1;
161c76d4239SHadi Asyrafi 		else
162c76d4239SHadi Asyrafi 			break;
163c76d4239SHadi Asyrafi 		resp_len = mailbox_read_response(0x4, resp);
164c76d4239SHadi Asyrafi 	}
165c76d4239SHadi Asyrafi 
166c76d4239SHadi Asyrafi 	if (*count <= 0) {
167c76d4239SHadi Asyrafi 		if (resp_len != MBOX_NO_RESPONSE &&
168c76d4239SHadi Asyrafi 			resp_len != MBOX_TIMEOUT && resp_len != 0) {
169c76d4239SHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_ERROR;
170c76d4239SHadi Asyrafi 		}
171c76d4239SHadi Asyrafi 
172c76d4239SHadi Asyrafi 		*count = 0;
173c76d4239SHadi Asyrafi 	}
174c76d4239SHadi Asyrafi 
175c76d4239SHadi Asyrafi 	intel_fpga_sdm_write_all();
176c76d4239SHadi Asyrafi 
177c76d4239SHadi Asyrafi 	if (*count > 0)
178c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_OK;
179c76d4239SHadi Asyrafi 	else if (*count == 0)
180c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_BUSY;
181c76d4239SHadi Asyrafi 
182c76d4239SHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
183c76d4239SHadi Asyrafi 		if (fpga_config_buffers[i].write_requested != 0) {
184c76d4239SHadi Asyrafi 			all_completed = 0;
185c76d4239SHadi Asyrafi 			break;
186c76d4239SHadi Asyrafi 		}
187c76d4239SHadi Asyrafi 	}
188c76d4239SHadi Asyrafi 
189c76d4239SHadi Asyrafi 	if (all_completed == 1)
190c76d4239SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_OK;
191c76d4239SHadi Asyrafi 
192c76d4239SHadi Asyrafi 	return status;
193c76d4239SHadi Asyrafi }
194c76d4239SHadi Asyrafi 
195c76d4239SHadi Asyrafi int intel_fpga_config_start(uint32_t config_type)
196c76d4239SHadi Asyrafi {
197c76d4239SHadi Asyrafi 	uint32_t response[3];
198c76d4239SHadi Asyrafi 	int status = 0;
199c76d4239SHadi Asyrafi 
200c76d4239SHadi Asyrafi 	status = mailbox_send_cmd(2, MBOX_RECONFIG, 0, 0, 0,
201c76d4239SHadi Asyrafi 			response);
202c76d4239SHadi Asyrafi 
203c76d4239SHadi Asyrafi 	if (status < 0)
204c76d4239SHadi Asyrafi 		return status;
205c76d4239SHadi Asyrafi 
206c76d4239SHadi Asyrafi 	max_blocks = response[0];
207c76d4239SHadi Asyrafi 	bytes_per_block = response[1];
208c76d4239SHadi Asyrafi 
209c76d4239SHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
210c76d4239SHadi Asyrafi 		fpga_config_buffers[i].size = 0;
211c76d4239SHadi Asyrafi 		fpga_config_buffers[i].size_written = 0;
212c76d4239SHadi Asyrafi 		fpga_config_buffers[i].addr = 0;
213c76d4239SHadi Asyrafi 		fpga_config_buffers[i].write_requested = 0;
214c76d4239SHadi Asyrafi 		fpga_config_buffers[i].block_number = 0;
215c76d4239SHadi Asyrafi 		fpga_config_buffers[i].subblocks_sent = 0;
216c76d4239SHadi Asyrafi 	}
217c76d4239SHadi Asyrafi 
218c76d4239SHadi Asyrafi 	blocks_submitted = 0;
219c76d4239SHadi Asyrafi 	current_block = 0;
220c76d4239SHadi Asyrafi 	current_buffer = 0;
221c76d4239SHadi Asyrafi 
222c76d4239SHadi Asyrafi 	return 0;
223c76d4239SHadi Asyrafi }
224c76d4239SHadi Asyrafi 
225c76d4239SHadi Asyrafi 
226c76d4239SHadi Asyrafi uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size)
227c76d4239SHadi Asyrafi {
228c76d4239SHadi Asyrafi 	int i = 0;
229c76d4239SHadi Asyrafi 	uint32_t status = INTEL_SIP_SMC_STATUS_OK;
230c76d4239SHadi Asyrafi 
231c76d4239SHadi Asyrafi 	if (mem < DRAM_BASE || mem > DRAM_BASE + DRAM_SIZE)
232c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_REJECTED;
233c76d4239SHadi Asyrafi 
234c76d4239SHadi Asyrafi 	if (mem + size > DRAM_BASE + DRAM_SIZE)
235c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_REJECTED;
236c76d4239SHadi Asyrafi 
237c76d4239SHadi Asyrafi 	for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
238c76d4239SHadi Asyrafi 		if (!fpga_config_buffers[i].write_requested) {
239c76d4239SHadi Asyrafi 			fpga_config_buffers[i].addr = mem;
240c76d4239SHadi Asyrafi 			fpga_config_buffers[i].size = size;
241c76d4239SHadi Asyrafi 			fpga_config_buffers[i].size_written = 0;
242c76d4239SHadi Asyrafi 			fpga_config_buffers[i].write_requested = 1;
243c76d4239SHadi Asyrafi 			fpga_config_buffers[i].block_number =
244c76d4239SHadi Asyrafi 				blocks_submitted++;
245c76d4239SHadi Asyrafi 			fpga_config_buffers[i].subblocks_sent = 0;
246c76d4239SHadi Asyrafi 			break;
247c76d4239SHadi Asyrafi 		}
248c76d4239SHadi Asyrafi 	}
249c76d4239SHadi Asyrafi 
250c76d4239SHadi Asyrafi 
251c76d4239SHadi Asyrafi 	if (i == FPGA_CONFIG_BUFFER_SIZE) {
252c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_REJECTED;
253c76d4239SHadi Asyrafi 		return status;
254c76d4239SHadi Asyrafi 	} else if (i == FPGA_CONFIG_BUFFER_SIZE - 1) {
255c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_BUSY;
256c76d4239SHadi Asyrafi 	}
257c76d4239SHadi Asyrafi 
258c76d4239SHadi Asyrafi 	intel_fpga_sdm_write_all();
259c76d4239SHadi Asyrafi 
260c76d4239SHadi Asyrafi 	return status;
261c76d4239SHadi Asyrafi }
262c76d4239SHadi Asyrafi 
263c76d4239SHadi Asyrafi /*
264c76d4239SHadi Asyrafi  * This function is responsible for handling all SiP calls from the NS world
265c76d4239SHadi Asyrafi  */
266c76d4239SHadi Asyrafi 
267c76d4239SHadi Asyrafi uintptr_t sip_smc_handler(uint32_t smc_fid,
268c76d4239SHadi Asyrafi 			 u_register_t x1,
269c76d4239SHadi Asyrafi 			 u_register_t x2,
270c76d4239SHadi Asyrafi 			 u_register_t x3,
271c76d4239SHadi Asyrafi 			 u_register_t x4,
272c76d4239SHadi Asyrafi 			 void *cookie,
273c76d4239SHadi Asyrafi 			 void *handle,
274c76d4239SHadi Asyrafi 			 u_register_t flags)
275c76d4239SHadi Asyrafi {
276c76d4239SHadi Asyrafi 	uint32_t status = INTEL_SIP_SMC_STATUS_OK;
277c76d4239SHadi Asyrafi 	uint32_t completed_addr[3];
278c76d4239SHadi Asyrafi 	uint32_t count = 0;
279c76d4239SHadi Asyrafi 
280c76d4239SHadi Asyrafi 	switch (smc_fid) {
281c76d4239SHadi Asyrafi 	case SIP_SVC_UID:
282c76d4239SHadi Asyrafi 		/* Return UID to the caller */
283c76d4239SHadi Asyrafi 		SMC_UUID_RET(handle, intl_svc_uid);
284c76d4239SHadi Asyrafi 		break;
285c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE:
286c76d4239SHadi Asyrafi 		status = intel_mailbox_fpga_config_isdone();
287c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
288c76d4239SHadi Asyrafi 		break;
289c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM:
290c76d4239SHadi Asyrafi 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
291c76d4239SHadi Asyrafi 			INTEL_SIP_SMC_FPGA_CONFIG_ADDR,
292c76d4239SHadi Asyrafi 			INTEL_SIP_SMC_FPGA_CONFIG_SIZE -
293c76d4239SHadi Asyrafi 				INTEL_SIP_SMC_FPGA_CONFIG_ADDR);
294c76d4239SHadi Asyrafi 		break;
295c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_START:
296c76d4239SHadi Asyrafi 		status = intel_fpga_config_start(x1);
297c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
298c76d4239SHadi Asyrafi 		break;
299c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_WRITE:
300c76d4239SHadi Asyrafi 		status = intel_fpga_config_write(x1, x2);
301c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
302c76d4239SHadi Asyrafi 		break;
303c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE:
304c76d4239SHadi Asyrafi 		status = intel_fpga_config_completed_write(completed_addr,
305c76d4239SHadi Asyrafi 								&count);
306c76d4239SHadi Asyrafi 		switch (count) {
307c76d4239SHadi Asyrafi 		case 1:
308c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
309c76d4239SHadi Asyrafi 				completed_addr[0], 0, 0);
310c76d4239SHadi Asyrafi 			break;
311c76d4239SHadi Asyrafi 		case 2:
312c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
313c76d4239SHadi Asyrafi 				completed_addr[0],
314c76d4239SHadi Asyrafi 				completed_addr[1], 0);
315c76d4239SHadi Asyrafi 			break;
316c76d4239SHadi Asyrafi 		case 3:
317c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
318c76d4239SHadi Asyrafi 				completed_addr[0],
319c76d4239SHadi Asyrafi 				completed_addr[1],
320c76d4239SHadi Asyrafi 				completed_addr[2]);
321c76d4239SHadi Asyrafi 			break;
322c76d4239SHadi Asyrafi 		case 0:
323c76d4239SHadi Asyrafi 			SMC_RET4(handle, status, 0, 0, 0);
324c76d4239SHadi Asyrafi 			break;
325c76d4239SHadi Asyrafi 		default:
326c76d4239SHadi Asyrafi 			SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR);
327c76d4239SHadi Asyrafi 		}
328c76d4239SHadi Asyrafi 		break;
329c76d4239SHadi Asyrafi 
330c76d4239SHadi Asyrafi 	default:
331c76d4239SHadi Asyrafi 		return socfpga_sip_handler(smc_fid, x1, x2, x3, x4,
332c76d4239SHadi Asyrafi 			cookie, handle, flags);
333c76d4239SHadi Asyrafi 	}
334c76d4239SHadi Asyrafi }
335c76d4239SHadi Asyrafi 
336c76d4239SHadi Asyrafi DECLARE_RT_SVC(
337c76d4239SHadi Asyrafi 	socfpga_sip_svc,
338c76d4239SHadi Asyrafi 	OEN_SIP_START,
339c76d4239SHadi Asyrafi 	OEN_SIP_END,
340c76d4239SHadi Asyrafi 	SMC_TYPE_FAST,
341c76d4239SHadi Asyrafi 	NULL,
342c76d4239SHadi Asyrafi 	sip_smc_handler
343c76d4239SHadi Asyrafi );
344c76d4239SHadi Asyrafi 
345c76d4239SHadi Asyrafi DECLARE_RT_SVC(
346c76d4239SHadi Asyrafi 	socfpga_sip_svc_std,
347c76d4239SHadi Asyrafi 	OEN_SIP_START,
348c76d4239SHadi Asyrafi 	OEN_SIP_END,
349c76d4239SHadi Asyrafi 	SMC_TYPE_YIELD,
350c76d4239SHadi Asyrafi 	NULL,
351c76d4239SHadi Asyrafi 	sip_smc_handler
352c76d4239SHadi Asyrafi );
353