1c76d4239SHadi Asyrafi /* 26197dc98SJit Loon Lim * Copyright (c) 2019-2023, ARM Limited and Contributors. All rights reserved. 3c76d4239SHadi Asyrafi * 4c76d4239SHadi Asyrafi * SPDX-License-Identifier: BSD-3-Clause 5c76d4239SHadi Asyrafi */ 6c76d4239SHadi Asyrafi 7c76d4239SHadi Asyrafi #include <assert.h> 8c76d4239SHadi Asyrafi #include <common/debug.h> 9c76d4239SHadi Asyrafi #include <common/runtime_svc.h> 1013d33d52SHadi Asyrafi #include <lib/mmio.h> 11c76d4239SHadi Asyrafi #include <tools_share/uuid.h> 12c76d4239SHadi Asyrafi 13286b96f4SSieu Mun Tang #include "socfpga_fcs.h" 14c76d4239SHadi Asyrafi #include "socfpga_mailbox.h" 156197dc98SJit Loon Lim #include "socfpga_plat_def.h" 169c8f3af5SHadi Asyrafi #include "socfpga_reset_manager.h" 17d25041bfSHadi Asyrafi #include "socfpga_sip_svc.h" 186197dc98SJit Loon Lim #include "socfpga_system_manager.h" 19c76d4239SHadi Asyrafi 20c76d4239SHadi Asyrafi /* Total buffer the driver can hold */ 21c76d4239SHadi Asyrafi #define FPGA_CONFIG_BUFFER_SIZE 4 22c76d4239SHadi Asyrafi 23673afd6fSSieu Mun Tang static config_type request_type = NO_REQUEST; 24aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static int current_block, current_buffer; 25ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi static int read_block, max_blocks; 26aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t send_id, rcv_id; 27aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t bytes_per_block, blocks_submitted; 28276a4366SSieu Mun Tang static bool bridge_disable; 29c76d4239SHadi Asyrafi 30984e236eSSieu Mun Tang /* RSU static variables */ 3144eb782eSChee Hong Ang static uint32_t rsu_dcmf_ver[4] = {0}; 32984e236eSSieu Mun Tang static uint16_t rsu_dcmf_stat[4] = {0}; 33673afd6fSSieu Mun Tang static uint32_t rsu_max_retry; 34c76d4239SHadi Asyrafi 35c76d4239SHadi Asyrafi /* SiP Service UUID */ 36c76d4239SHadi Asyrafi DEFINE_SVC_UUID2(intl_svc_uid, 37c76d4239SHadi Asyrafi 0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a, 38c76d4239SHadi Asyrafi 0xfa, 0x88, 0x88, 0x17, 0x68, 0x81); 39c76d4239SHadi Asyrafi 40e5ebe87bSHadi Asyrafi static uint64_t socfpga_sip_handler(uint32_t smc_fid, 41c76d4239SHadi Asyrafi uint64_t x1, 42c76d4239SHadi Asyrafi uint64_t x2, 43c76d4239SHadi Asyrafi uint64_t x3, 44c76d4239SHadi Asyrafi uint64_t x4, 45c76d4239SHadi Asyrafi void *cookie, 46c76d4239SHadi Asyrafi void *handle, 47c76d4239SHadi Asyrafi uint64_t flags) 48c76d4239SHadi Asyrafi { 49c76d4239SHadi Asyrafi ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid); 50c76d4239SHadi Asyrafi SMC_RET1(handle, SMC_UNK); 51c76d4239SHadi Asyrafi } 52c76d4239SHadi Asyrafi 53c76d4239SHadi Asyrafi struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE]; 54c76d4239SHadi Asyrafi 557c58fd4eSHadi Asyrafi static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer) 56c76d4239SHadi Asyrafi { 57ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi uint32_t args[3]; 58c76d4239SHadi Asyrafi 59c76d4239SHadi Asyrafi while (max_blocks > 0 && buffer->size > buffer->size_written) { 60c76d4239SHadi Asyrafi args[0] = (1<<8); 61c76d4239SHadi Asyrafi args[1] = buffer->addr + buffer->size_written; 627c58fd4eSHadi Asyrafi if (buffer->size - buffer->size_written <= bytes_per_block) { 63c76d4239SHadi Asyrafi args[2] = buffer->size - buffer->size_written; 64c76d4239SHadi Asyrafi current_buffer++; 65c76d4239SHadi Asyrafi current_buffer %= FPGA_CONFIG_BUFFER_SIZE; 66581182c1SSieu Mun Tang } else { 67c76d4239SHadi Asyrafi args[2] = bytes_per_block; 68581182c1SSieu Mun Tang } 697c58fd4eSHadi Asyrafi 707c58fd4eSHadi Asyrafi buffer->size_written += args[2]; 71aad868b4SAbdul Halim, Muhammad Hadi Asyrafi mailbox_send_cmd_async(&send_id, MBOX_RECONFIG_DATA, args, 72d57318b7SAbdul Halim, Muhammad Hadi Asyrafi 3U, CMD_INDIRECT); 737c58fd4eSHadi Asyrafi 74c76d4239SHadi Asyrafi buffer->subblocks_sent++; 75c76d4239SHadi Asyrafi max_blocks--; 76c76d4239SHadi Asyrafi } 777c58fd4eSHadi Asyrafi 787c58fd4eSHadi Asyrafi return !max_blocks; 79c76d4239SHadi Asyrafi } 80c76d4239SHadi Asyrafi 81c76d4239SHadi Asyrafi static int intel_fpga_sdm_write_all(void) 82c76d4239SHadi Asyrafi { 83581182c1SSieu Mun Tang for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 847c58fd4eSHadi Asyrafi if (intel_fpga_sdm_write_buffer( 85581182c1SSieu Mun Tang &fpga_config_buffers[current_buffer])) { 867c58fd4eSHadi Asyrafi break; 87581182c1SSieu Mun Tang } 88581182c1SSieu Mun Tang } 89c76d4239SHadi Asyrafi return 0; 90c76d4239SHadi Asyrafi } 91c76d4239SHadi Asyrafi 92673afd6fSSieu Mun Tang static uint32_t intel_mailbox_fpga_config_isdone(void) 93c76d4239SHadi Asyrafi { 94dfdd38c2SHadi Asyrafi uint32_t ret; 95dfdd38c2SHadi Asyrafi 96673afd6fSSieu Mun Tang switch (request_type) { 97673afd6fSSieu Mun Tang case RECONFIGURATION: 98673afd6fSSieu Mun Tang ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS, 99673afd6fSSieu Mun Tang true); 100673afd6fSSieu Mun Tang break; 101673afd6fSSieu Mun Tang case BITSTREAM_AUTH: 102673afd6fSSieu Mun Tang ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS, 103673afd6fSSieu Mun Tang false); 104673afd6fSSieu Mun Tang break; 105673afd6fSSieu Mun Tang default: 106673afd6fSSieu Mun Tang ret = intel_mailbox_get_config_status(MBOX_CONFIG_STATUS, 107673afd6fSSieu Mun Tang false); 108673afd6fSSieu Mun Tang break; 10952cf9c2cSKris Chaplin } 1107c58fd4eSHadi Asyrafi 111e40910e2SAbdul Halim, Muhammad Hadi Asyrafi if (ret != 0U) { 11252cf9c2cSKris Chaplin if (ret == MBOX_CFGSTAT_STATE_CONFIG) { 1137c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_BUSY; 11452cf9c2cSKris Chaplin } else { 115673afd6fSSieu Mun Tang request_type = NO_REQUEST; 1167c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 1177c58fd4eSHadi Asyrafi } 11852cf9c2cSKris Chaplin } 1197c58fd4eSHadi Asyrafi 120673afd6fSSieu Mun Tang if (bridge_disable != 0U) { 12111f4f030SSieu Mun Tang socfpga_bridges_enable(~0); /* Enable bridge */ 122276a4366SSieu Mun Tang bridge_disable = false; 1239c8f3af5SHadi Asyrafi } 124673afd6fSSieu Mun Tang request_type = NO_REQUEST; 1259c8f3af5SHadi Asyrafi 1267c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 127c76d4239SHadi Asyrafi } 128c76d4239SHadi Asyrafi 129c76d4239SHadi Asyrafi static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed) 130c76d4239SHadi Asyrafi { 131c76d4239SHadi Asyrafi int i; 132c76d4239SHadi Asyrafi 133c76d4239SHadi Asyrafi for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 134c76d4239SHadi Asyrafi if (fpga_config_buffers[i].block_number == current_block) { 135c76d4239SHadi Asyrafi fpga_config_buffers[i].subblocks_sent--; 136c76d4239SHadi Asyrafi if (fpga_config_buffers[i].subblocks_sent == 0 137c76d4239SHadi Asyrafi && fpga_config_buffers[i].size <= 138c76d4239SHadi Asyrafi fpga_config_buffers[i].size_written) { 139c76d4239SHadi Asyrafi fpga_config_buffers[i].write_requested = 0; 140c76d4239SHadi Asyrafi current_block++; 141c76d4239SHadi Asyrafi *buffer_addr_completed = 142c76d4239SHadi Asyrafi fpga_config_buffers[i].addr; 143c76d4239SHadi Asyrafi return 0; 144c76d4239SHadi Asyrafi } 145c76d4239SHadi Asyrafi } 146c76d4239SHadi Asyrafi } 147c76d4239SHadi Asyrafi 148c76d4239SHadi Asyrafi return -1; 149c76d4239SHadi Asyrafi } 150c76d4239SHadi Asyrafi 151e5ebe87bSHadi Asyrafi static int intel_fpga_config_completed_write(uint32_t *completed_addr, 152aad868b4SAbdul Halim, Muhammad Hadi Asyrafi uint32_t *count, uint32_t *job_id) 153c76d4239SHadi Asyrafi { 154c76d4239SHadi Asyrafi uint32_t resp[5]; 155a250c04bSSieu Mun Tang unsigned int resp_len = ARRAY_SIZE(resp); 156a250c04bSSieu Mun Tang int status = INTEL_SIP_SMC_STATUS_OK; 157c76d4239SHadi Asyrafi int all_completed = 1; 158a250c04bSSieu Mun Tang *count = 0; 159c76d4239SHadi Asyrafi 160cefb37ebSTien Hock, Loh while (*count < 3) { 161c76d4239SHadi Asyrafi 162a250c04bSSieu Mun Tang status = mailbox_read_response(job_id, 163a250c04bSSieu Mun Tang resp, &resp_len); 164c76d4239SHadi Asyrafi 165286b96f4SSieu Mun Tang if (status < 0) { 166cefb37ebSTien Hock, Loh break; 167286b96f4SSieu Mun Tang } 168c76d4239SHadi Asyrafi 169c76d4239SHadi Asyrafi max_blocks++; 170cefb37ebSTien Hock, Loh 171c76d4239SHadi Asyrafi if (mark_last_buffer_xfer_completed( 172286b96f4SSieu Mun Tang &completed_addr[*count]) == 0) { 173c76d4239SHadi Asyrafi *count = *count + 1; 174286b96f4SSieu Mun Tang } else { 175c76d4239SHadi Asyrafi break; 176c76d4239SHadi Asyrafi } 177286b96f4SSieu Mun Tang } 178c76d4239SHadi Asyrafi 179c76d4239SHadi Asyrafi if (*count <= 0) { 180286b96f4SSieu Mun Tang if (status != MBOX_NO_RESPONSE && 181286b96f4SSieu Mun Tang status != MBOX_TIMEOUT && resp_len != 0) { 182cefb37ebSTien Hock, Loh mailbox_clear_response(); 183673afd6fSSieu Mun Tang request_type = NO_REQUEST; 184c76d4239SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 185c76d4239SHadi Asyrafi } 186c76d4239SHadi Asyrafi 187c76d4239SHadi Asyrafi *count = 0; 188c76d4239SHadi Asyrafi } 189c76d4239SHadi Asyrafi 190c76d4239SHadi Asyrafi intel_fpga_sdm_write_all(); 191c76d4239SHadi Asyrafi 192581182c1SSieu Mun Tang if (*count > 0) { 193c76d4239SHadi Asyrafi status = INTEL_SIP_SMC_STATUS_OK; 194581182c1SSieu Mun Tang } else if (*count == 0) { 195c76d4239SHadi Asyrafi status = INTEL_SIP_SMC_STATUS_BUSY; 196581182c1SSieu Mun Tang } 197c76d4239SHadi Asyrafi 198c76d4239SHadi Asyrafi for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 199c76d4239SHadi Asyrafi if (fpga_config_buffers[i].write_requested != 0) { 200c76d4239SHadi Asyrafi all_completed = 0; 201c76d4239SHadi Asyrafi break; 202c76d4239SHadi Asyrafi } 203c76d4239SHadi Asyrafi } 204c76d4239SHadi Asyrafi 205581182c1SSieu Mun Tang if (all_completed == 1) { 206c76d4239SHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 207581182c1SSieu Mun Tang } 208c76d4239SHadi Asyrafi 209c76d4239SHadi Asyrafi return status; 210c76d4239SHadi Asyrafi } 211c76d4239SHadi Asyrafi 212276a4366SSieu Mun Tang static int intel_fpga_config_start(uint32_t flag) 213c76d4239SHadi Asyrafi { 214a250c04bSSieu Mun Tang uint32_t argument = 0x1; 215c76d4239SHadi Asyrafi uint32_t response[3]; 216c76d4239SHadi Asyrafi int status = 0; 217a250c04bSSieu Mun Tang unsigned int size = 0; 218a250c04bSSieu Mun Tang unsigned int resp_len = ARRAY_SIZE(response); 219c76d4239SHadi Asyrafi 220673afd6fSSieu Mun Tang request_type = RECONFIGURATION; 221673afd6fSSieu Mun Tang 222276a4366SSieu Mun Tang if (!CONFIG_TEST_FLAG(flag, PARTIAL_CONFIG)) { 223276a4366SSieu Mun Tang bridge_disable = true; 224276a4366SSieu Mun Tang } 225276a4366SSieu Mun Tang 226276a4366SSieu Mun Tang if (CONFIG_TEST_FLAG(flag, AUTHENTICATION)) { 227276a4366SSieu Mun Tang size = 1; 228276a4366SSieu Mun Tang bridge_disable = false; 229673afd6fSSieu Mun Tang request_type = BITSTREAM_AUTH; 230ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi } 2319c8f3af5SHadi Asyrafi 232cefb37ebSTien Hock, Loh mailbox_clear_response(); 233cefb37ebSTien Hock, Loh 234a250c04bSSieu Mun Tang mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_CANCEL, NULL, 0U, 235a250c04bSSieu Mun Tang CMD_CASUAL, NULL, NULL); 236cefb37ebSTien Hock, Loh 237a250c04bSSieu Mun Tang status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_RECONFIG, &argument, size, 238a250c04bSSieu Mun Tang CMD_CASUAL, response, &resp_len); 239c76d4239SHadi Asyrafi 240e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi if (status < 0) { 241276a4366SSieu Mun Tang bridge_disable = false; 242673afd6fSSieu Mun Tang request_type = NO_REQUEST; 243e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 244e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi } 245c76d4239SHadi Asyrafi 246c76d4239SHadi Asyrafi max_blocks = response[0]; 247c76d4239SHadi Asyrafi bytes_per_block = response[1]; 248c76d4239SHadi Asyrafi 249c76d4239SHadi Asyrafi for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 250c76d4239SHadi Asyrafi fpga_config_buffers[i].size = 0; 251c76d4239SHadi Asyrafi fpga_config_buffers[i].size_written = 0; 252c76d4239SHadi Asyrafi fpga_config_buffers[i].addr = 0; 253c76d4239SHadi Asyrafi fpga_config_buffers[i].write_requested = 0; 254c76d4239SHadi Asyrafi fpga_config_buffers[i].block_number = 0; 255c76d4239SHadi Asyrafi fpga_config_buffers[i].subblocks_sent = 0; 256c76d4239SHadi Asyrafi } 257c76d4239SHadi Asyrafi 258c76d4239SHadi Asyrafi blocks_submitted = 0; 259c76d4239SHadi Asyrafi current_block = 0; 260cefb37ebSTien Hock, Loh read_block = 0; 261c76d4239SHadi Asyrafi current_buffer = 0; 262c76d4239SHadi Asyrafi 263276a4366SSieu Mun Tang /* Disable bridge on full reconfiguration */ 264276a4366SSieu Mun Tang if (bridge_disable) { 26511f4f030SSieu Mun Tang socfpga_bridges_disable(~0); 2669c8f3af5SHadi Asyrafi } 2679c8f3af5SHadi Asyrafi 268e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 269c76d4239SHadi Asyrafi } 270c76d4239SHadi Asyrafi 2717c58fd4eSHadi Asyrafi static bool is_fpga_config_buffer_full(void) 2727c58fd4eSHadi Asyrafi { 273581182c1SSieu Mun Tang for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 274581182c1SSieu Mun Tang if (!fpga_config_buffers[i].write_requested) { 2757c58fd4eSHadi Asyrafi return false; 276581182c1SSieu Mun Tang } 277581182c1SSieu Mun Tang } 2787c58fd4eSHadi Asyrafi return true; 2797c58fd4eSHadi Asyrafi } 2807c58fd4eSHadi Asyrafi 281aad868b4SAbdul Halim, Muhammad Hadi Asyrafi bool is_address_in_ddr_range(uint64_t addr, uint64_t size) 2827c58fd4eSHadi Asyrafi { 28312d71ac6SAbdul Halim, Muhammad Hadi Asyrafi if (!addr && !size) { 28412d71ac6SAbdul Halim, Muhammad Hadi Asyrafi return true; 28512d71ac6SAbdul Halim, Muhammad Hadi Asyrafi } 286581182c1SSieu Mun Tang if (size > (UINT64_MAX - addr)) { 2877c58fd4eSHadi Asyrafi return false; 288581182c1SSieu Mun Tang } 289581182c1SSieu Mun Tang if (addr < BL31_LIMIT) { 2901a87db5dSAbdul Halim, Muhammad Hadi Asyrafi return false; 291581182c1SSieu Mun Tang } 292581182c1SSieu Mun Tang if (addr + size > DRAM_BASE + DRAM_SIZE) { 2931a87db5dSAbdul Halim, Muhammad Hadi Asyrafi return false; 294581182c1SSieu Mun Tang } 2951a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 2961a87db5dSAbdul Halim, Muhammad Hadi Asyrafi return true; 2977c58fd4eSHadi Asyrafi } 298c76d4239SHadi Asyrafi 299e5ebe87bSHadi Asyrafi static uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size) 300c76d4239SHadi Asyrafi { 3017c58fd4eSHadi Asyrafi int i; 302c76d4239SHadi Asyrafi 3037c58fd4eSHadi Asyrafi intel_fpga_sdm_write_all(); 304c76d4239SHadi Asyrafi 3051a87db5dSAbdul Halim, Muhammad Hadi Asyrafi if (!is_address_in_ddr_range(mem, size) || 306ef51b097SAbdul Halim, Muhammad Hadi Asyrafi is_fpga_config_buffer_full()) { 3077c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_REJECTED; 308ef51b097SAbdul Halim, Muhammad Hadi Asyrafi } 309c76d4239SHadi Asyrafi 310c76d4239SHadi Asyrafi for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 3117c58fd4eSHadi Asyrafi int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE; 3127c58fd4eSHadi Asyrafi 3137c58fd4eSHadi Asyrafi if (!fpga_config_buffers[j].write_requested) { 3147c58fd4eSHadi Asyrafi fpga_config_buffers[j].addr = mem; 3157c58fd4eSHadi Asyrafi fpga_config_buffers[j].size = size; 3167c58fd4eSHadi Asyrafi fpga_config_buffers[j].size_written = 0; 3177c58fd4eSHadi Asyrafi fpga_config_buffers[j].write_requested = 1; 3187c58fd4eSHadi Asyrafi fpga_config_buffers[j].block_number = 319c76d4239SHadi Asyrafi blocks_submitted++; 3207c58fd4eSHadi Asyrafi fpga_config_buffers[j].subblocks_sent = 0; 321c76d4239SHadi Asyrafi break; 322c76d4239SHadi Asyrafi } 323c76d4239SHadi Asyrafi } 324c76d4239SHadi Asyrafi 325ef51b097SAbdul Halim, Muhammad Hadi Asyrafi if (is_fpga_config_buffer_full()) { 3267c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_BUSY; 327ef51b097SAbdul Halim, Muhammad Hadi Asyrafi } 328c76d4239SHadi Asyrafi 3297c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 330c76d4239SHadi Asyrafi } 331c76d4239SHadi Asyrafi 33213d33d52SHadi Asyrafi static int is_out_of_sec_range(uint64_t reg_addr) 33313d33d52SHadi Asyrafi { 3347e954dfcSSiew Chin Lim #if DEBUG 3357e954dfcSSiew Chin Lim return 0; 3367e954dfcSSiew Chin Lim #endif 3377e954dfcSSiew Chin Lim 33813d33d52SHadi Asyrafi switch (reg_addr) { 33913d33d52SHadi Asyrafi case(0xF8011100): /* ECCCTRL1 */ 34013d33d52SHadi Asyrafi case(0xF8011104): /* ECCCTRL2 */ 34113d33d52SHadi Asyrafi case(0xF8011110): /* ERRINTEN */ 34213d33d52SHadi Asyrafi case(0xF8011114): /* ERRINTENS */ 34313d33d52SHadi Asyrafi case(0xF8011118): /* ERRINTENR */ 34413d33d52SHadi Asyrafi case(0xF801111C): /* INTMODE */ 34513d33d52SHadi Asyrafi case(0xF8011120): /* INTSTAT */ 34613d33d52SHadi Asyrafi case(0xF8011124): /* DIAGINTTEST */ 34713d33d52SHadi Asyrafi case(0xF801112C): /* DERRADDRA */ 3484687021dSSieu Mun Tang case(0xFA000000): /* SMMU SCR0 */ 3494687021dSSieu Mun Tang case(0xFA000004): /* SMMU SCR1 */ 3504687021dSSieu Mun Tang case(0xFA000400): /* SMMU NSCR0 */ 3514687021dSSieu Mun Tang case(0xFA004000): /* SMMU SSD0_REG */ 3524687021dSSieu Mun Tang case(0xFA000820): /* SMMU SMR8 */ 3534687021dSSieu Mun Tang case(0xFA000c20): /* SMMU SCR8 */ 3544687021dSSieu Mun Tang case(0xFA028000): /* SMMU CB8_SCTRL */ 3554687021dSSieu Mun Tang case(0xFA001020): /* SMMU CBAR8 */ 3564687021dSSieu Mun Tang case(0xFA028030): /* SMMU TCR_LPAE */ 3574687021dSSieu Mun Tang case(0xFA028020): /* SMMU CB8_TTBR0_LOW */ 3584687021dSSieu Mun Tang case(0xFA028024): /* SMMU CB8_PRRR_HIGH */ 3594687021dSSieu Mun Tang case(0xFA028038): /* SMMU CB8_PRRR_MIR0 */ 3604687021dSSieu Mun Tang case(0xFA02803C): /* SMMU CB8_PRRR_MIR1 */ 3614687021dSSieu Mun Tang case(0xFA028010): /* SMMU_CB8)TCR2 */ 3624687021dSSieu Mun Tang case(0xFFD080A4): /* SDM SMMU STREAM ID REG */ 3634687021dSSieu Mun Tang case(0xFA001820): /* SMMU_CBA2R8 */ 3644687021dSSieu Mun Tang case(0xFA000074): /* SMMU_STLBGSTATUS */ 3654687021dSSieu Mun Tang case(0xFA0287F4): /* SMMU_CB8_TLBSTATUS */ 3664687021dSSieu Mun Tang case(0xFA000060): /* SMMU_STLBIALL */ 3674687021dSSieu Mun Tang case(0xFA000070): /* SMMU_STLBGSYNC */ 3684687021dSSieu Mun Tang case(0xFA028618): /* CB8_TLBALL */ 3694687021dSSieu Mun Tang case(0xFA0287F0): /* CB8_TLBSYNC */ 37013d33d52SHadi Asyrafi case(0xFFD12028): /* SDMMCGRP_CTRL */ 37113d33d52SHadi Asyrafi case(0xFFD12044): /* EMAC0 */ 37213d33d52SHadi Asyrafi case(0xFFD12048): /* EMAC1 */ 37313d33d52SHadi Asyrafi case(0xFFD1204C): /* EMAC2 */ 37413d33d52SHadi Asyrafi case(0xFFD12090): /* ECC_INT_MASK_VALUE */ 37513d33d52SHadi Asyrafi case(0xFFD12094): /* ECC_INT_MASK_SET */ 37613d33d52SHadi Asyrafi case(0xFFD12098): /* ECC_INT_MASK_CLEAR */ 37713d33d52SHadi Asyrafi case(0xFFD1209C): /* ECC_INTSTATUS_SERR */ 37813d33d52SHadi Asyrafi case(0xFFD120A0): /* ECC_INTSTATUS_DERR */ 37913d33d52SHadi Asyrafi case(0xFFD120C0): /* NOC_TIMEOUT */ 38013d33d52SHadi Asyrafi case(0xFFD120C4): /* NOC_IDLEREQ_SET */ 38113d33d52SHadi Asyrafi case(0xFFD120C8): /* NOC_IDLEREQ_CLR */ 38213d33d52SHadi Asyrafi case(0xFFD120D0): /* NOC_IDLEACK */ 38313d33d52SHadi Asyrafi case(0xFFD120D4): /* NOC_IDLESTATUS */ 38413d33d52SHadi Asyrafi case(0xFFD12200): /* BOOT_SCRATCH_COLD0 */ 38513d33d52SHadi Asyrafi case(0xFFD12204): /* BOOT_SCRATCH_COLD1 */ 38613d33d52SHadi Asyrafi case(0xFFD12220): /* BOOT_SCRATCH_COLD8 */ 38713d33d52SHadi Asyrafi case(0xFFD12224): /* BOOT_SCRATCH_COLD9 */ 38813d33d52SHadi Asyrafi return 0; 38913d33d52SHadi Asyrafi 39013d33d52SHadi Asyrafi default: 39113d33d52SHadi Asyrafi break; 39213d33d52SHadi Asyrafi } 39313d33d52SHadi Asyrafi 39413d33d52SHadi Asyrafi return -1; 39513d33d52SHadi Asyrafi } 39613d33d52SHadi Asyrafi 39713d33d52SHadi Asyrafi /* Secure register access */ 39813d33d52SHadi Asyrafi uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval) 39913d33d52SHadi Asyrafi { 400581182c1SSieu Mun Tang if (is_out_of_sec_range(reg_addr)) { 40113d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 402581182c1SSieu Mun Tang } 40313d33d52SHadi Asyrafi 40413d33d52SHadi Asyrafi *retval = mmio_read_32(reg_addr); 40513d33d52SHadi Asyrafi 40613d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 40713d33d52SHadi Asyrafi } 40813d33d52SHadi Asyrafi 40913d33d52SHadi Asyrafi uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val, 41013d33d52SHadi Asyrafi uint32_t *retval) 41113d33d52SHadi Asyrafi { 412581182c1SSieu Mun Tang if (is_out_of_sec_range(reg_addr)) { 41313d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 414581182c1SSieu Mun Tang } 41513d33d52SHadi Asyrafi 41613d33d52SHadi Asyrafi mmio_write_32(reg_addr, val); 41713d33d52SHadi Asyrafi 41813d33d52SHadi Asyrafi return intel_secure_reg_read(reg_addr, retval); 41913d33d52SHadi Asyrafi } 42013d33d52SHadi Asyrafi 42113d33d52SHadi Asyrafi uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask, 42213d33d52SHadi Asyrafi uint32_t val, uint32_t *retval) 42313d33d52SHadi Asyrafi { 42413d33d52SHadi Asyrafi if (!intel_secure_reg_read(reg_addr, retval)) { 42513d33d52SHadi Asyrafi *retval &= ~mask; 426c9c07099SSiew Chin Lim *retval |= val & mask; 42713d33d52SHadi Asyrafi return intel_secure_reg_write(reg_addr, *retval, retval); 42813d33d52SHadi Asyrafi } 42913d33d52SHadi Asyrafi 43013d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 43113d33d52SHadi Asyrafi } 43213d33d52SHadi Asyrafi 433e1f97d9cSHadi Asyrafi /* Intel Remote System Update (RSU) services */ 434e1f97d9cSHadi Asyrafi uint64_t intel_rsu_update_address; 435e1f97d9cSHadi Asyrafi 436d57318b7SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_status(uint64_t *respbuf, unsigned int respbuf_sz) 437e1f97d9cSHadi Asyrafi { 438581182c1SSieu Mun Tang if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) { 439960896ebSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_RSU_ERROR; 440581182c1SSieu Mun Tang } 441e1f97d9cSHadi Asyrafi 442e1f97d9cSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 443e1f97d9cSHadi Asyrafi } 444e1f97d9cSHadi Asyrafi 445*e3c3a48cSMahesh Rao uint32_t intel_rsu_update(uint64_t update_address) 446e1f97d9cSHadi Asyrafi { 447c418064eSJit Loon Lim if (update_address > SIZE_MAX) { 448c418064eSJit Loon Lim return INTEL_SIP_SMC_STATUS_REJECTED; 449c418064eSJit Loon Lim } 450c418064eSJit Loon Lim 451e1f97d9cSHadi Asyrafi intel_rsu_update_address = update_address; 452e1f97d9cSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 453e1f97d9cSHadi Asyrafi } 454e1f97d9cSHadi Asyrafi 455ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_notify(uint32_t execution_stage) 456e1f97d9cSHadi Asyrafi { 457581182c1SSieu Mun Tang if (mailbox_hps_stage_notify(execution_stage) < 0) { 458960896ebSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_RSU_ERROR; 459581182c1SSieu Mun Tang } 460e1f97d9cSHadi Asyrafi 461e1f97d9cSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 462e1f97d9cSHadi Asyrafi } 463e1f97d9cSHadi Asyrafi 464e1f97d9cSHadi Asyrafi static uint32_t intel_rsu_retry_counter(uint32_t *respbuf, uint32_t respbuf_sz, 465e1f97d9cSHadi Asyrafi uint32_t *ret_stat) 466e1f97d9cSHadi Asyrafi { 467581182c1SSieu Mun Tang if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) { 468960896ebSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_RSU_ERROR; 469581182c1SSieu Mun Tang } 470e1f97d9cSHadi Asyrafi 471e1f97d9cSHadi Asyrafi *ret_stat = respbuf[8]; 472e1f97d9cSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 473e1f97d9cSHadi Asyrafi } 474e1f97d9cSHadi Asyrafi 47544eb782eSChee Hong Ang static uint32_t intel_rsu_copy_dcmf_version(uint64_t dcmf_ver_1_0, 47644eb782eSChee Hong Ang uint64_t dcmf_ver_3_2) 47744eb782eSChee Hong Ang { 47844eb782eSChee Hong Ang rsu_dcmf_ver[0] = dcmf_ver_1_0; 47944eb782eSChee Hong Ang rsu_dcmf_ver[1] = dcmf_ver_1_0 >> 32; 48044eb782eSChee Hong Ang rsu_dcmf_ver[2] = dcmf_ver_3_2; 48144eb782eSChee Hong Ang rsu_dcmf_ver[3] = dcmf_ver_3_2 >> 32; 48244eb782eSChee Hong Ang 48344eb782eSChee Hong Ang return INTEL_SIP_SMC_STATUS_OK; 48444eb782eSChee Hong Ang } 48544eb782eSChee Hong Ang 486984e236eSSieu Mun Tang static uint32_t intel_rsu_copy_dcmf_status(uint64_t dcmf_stat) 487984e236eSSieu Mun Tang { 488984e236eSSieu Mun Tang rsu_dcmf_stat[0] = 0xFFFF & (dcmf_stat >> (0 * 16)); 489984e236eSSieu Mun Tang rsu_dcmf_stat[1] = 0xFFFF & (dcmf_stat >> (1 * 16)); 490984e236eSSieu Mun Tang rsu_dcmf_stat[2] = 0xFFFF & (dcmf_stat >> (2 * 16)); 491984e236eSSieu Mun Tang rsu_dcmf_stat[3] = 0xFFFF & (dcmf_stat >> (3 * 16)); 492984e236eSSieu Mun Tang 493984e236eSSieu Mun Tang return INTEL_SIP_SMC_STATUS_OK; 494984e236eSSieu Mun Tang } 495984e236eSSieu Mun Tang 49652cf9c2cSKris Chaplin /* Intel HWMON services */ 49752cf9c2cSKris Chaplin static uint32_t intel_hwmon_readtemp(uint32_t chan, uint32_t *retval) 49852cf9c2cSKris Chaplin { 49952cf9c2cSKris Chaplin if (mailbox_hwmon_readtemp(chan, retval) < 0) { 50052cf9c2cSKris Chaplin return INTEL_SIP_SMC_STATUS_ERROR; 50152cf9c2cSKris Chaplin } 50252cf9c2cSKris Chaplin 50352cf9c2cSKris Chaplin return INTEL_SIP_SMC_STATUS_OK; 50452cf9c2cSKris Chaplin } 50552cf9c2cSKris Chaplin 50652cf9c2cSKris Chaplin static uint32_t intel_hwmon_readvolt(uint32_t chan, uint32_t *retval) 50752cf9c2cSKris Chaplin { 50852cf9c2cSKris Chaplin if (mailbox_hwmon_readvolt(chan, retval) < 0) { 50952cf9c2cSKris Chaplin return INTEL_SIP_SMC_STATUS_ERROR; 51052cf9c2cSKris Chaplin } 51152cf9c2cSKris Chaplin 51252cf9c2cSKris Chaplin return INTEL_SIP_SMC_STATUS_OK; 51352cf9c2cSKris Chaplin } 51452cf9c2cSKris Chaplin 5150c5d62adSHadi Asyrafi /* Mailbox services */ 516c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_smc_fw_version(uint32_t *fw_version) 517c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi { 518c026dfe3SSieu Mun Tang int status; 519c026dfe3SSieu Mun Tang unsigned int resp_len = CONFIG_STATUS_WORD_SIZE; 520c026dfe3SSieu Mun Tang uint32_t resp_data[CONFIG_STATUS_WORD_SIZE] = {0U}; 521c026dfe3SSieu Mun Tang 522c026dfe3SSieu Mun Tang status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CONFIG_STATUS, NULL, 0U, 523c026dfe3SSieu Mun Tang CMD_CASUAL, resp_data, &resp_len); 524c026dfe3SSieu Mun Tang 525c026dfe3SSieu Mun Tang if (status < 0) { 526c026dfe3SSieu Mun Tang return INTEL_SIP_SMC_STATUS_ERROR; 527c026dfe3SSieu Mun Tang } 528c026dfe3SSieu Mun Tang 529c026dfe3SSieu Mun Tang if (resp_len <= CONFIG_STATUS_FW_VER_OFFSET) { 530c026dfe3SSieu Mun Tang return INTEL_SIP_SMC_STATUS_ERROR; 531c026dfe3SSieu Mun Tang } 532c026dfe3SSieu Mun Tang 533c026dfe3SSieu Mun Tang *fw_version = resp_data[CONFIG_STATUS_FW_VER_OFFSET] & CONFIG_STATUS_FW_VER_MASK; 534c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 535c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 536c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi } 537c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 538a250c04bSSieu Mun Tang static uint32_t intel_mbox_send_cmd(uint32_t cmd, uint32_t *args, 539ac097fdfSSieu Mun Tang unsigned int len, uint32_t urgent, uint64_t response, 540a250c04bSSieu Mun Tang unsigned int resp_len, int *mbox_status, 541a250c04bSSieu Mun Tang unsigned int *len_in_resp) 5420c5d62adSHadi Asyrafi { 5431a87db5dSAbdul Halim, Muhammad Hadi Asyrafi *len_in_resp = 0; 544651841f2SSieu Mun Tang *mbox_status = GENERIC_RESPONSE_ERROR; 5451a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 546581182c1SSieu Mun Tang if (!is_address_in_ddr_range((uint64_t)args, sizeof(uint32_t) * len)) { 5471a87db5dSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_STATUS_REJECTED; 548581182c1SSieu Mun Tang } 5491a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 5500c5d62adSHadi Asyrafi int status = mailbox_send_cmd(MBOX_JOB_ID, cmd, args, len, urgent, 551ac097fdfSSieu Mun Tang (uint32_t *) response, &resp_len); 5520c5d62adSHadi Asyrafi 5530c5d62adSHadi Asyrafi if (status < 0) { 5540c5d62adSHadi Asyrafi *mbox_status = -status; 5550c5d62adSHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 5560c5d62adSHadi Asyrafi } 5570c5d62adSHadi Asyrafi 5580c5d62adSHadi Asyrafi *mbox_status = 0; 559a250c04bSSieu Mun Tang *len_in_resp = resp_len; 560ac097fdfSSieu Mun Tang 561ac097fdfSSieu Mun Tang flush_dcache_range(response, resp_len * MBOX_WORD_BYTE); 562ac097fdfSSieu Mun Tang 5630c5d62adSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 5640c5d62adSHadi Asyrafi } 5650c5d62adSHadi Asyrafi 56693a5b97eSSieu Mun Tang static int intel_smc_get_usercode(uint32_t *user_code) 56793a5b97eSSieu Mun Tang { 56893a5b97eSSieu Mun Tang int status; 56993a5b97eSSieu Mun Tang unsigned int resp_len = sizeof(user_code) / MBOX_WORD_BYTE; 57093a5b97eSSieu Mun Tang 57193a5b97eSSieu Mun Tang status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_GET_USERCODE, NULL, 57293a5b97eSSieu Mun Tang 0U, CMD_CASUAL, user_code, &resp_len); 57393a5b97eSSieu Mun Tang 57493a5b97eSSieu Mun Tang if (status < 0) { 57593a5b97eSSieu Mun Tang return INTEL_SIP_SMC_STATUS_ERROR; 57693a5b97eSSieu Mun Tang } 57793a5b97eSSieu Mun Tang 57893a5b97eSSieu Mun Tang return INTEL_SIP_SMC_STATUS_OK; 57993a5b97eSSieu Mun Tang } 58093a5b97eSSieu Mun Tang 5814837a640SSieu Mun Tang uint32_t intel_smc_service_completed(uint64_t addr, uint32_t size, 5824837a640SSieu Mun Tang uint32_t mode, uint32_t *job_id, 5834837a640SSieu Mun Tang uint32_t *ret_size, uint32_t *mbox_error) 5844837a640SSieu Mun Tang { 5854837a640SSieu Mun Tang int status = 0; 5864837a640SSieu Mun Tang uint32_t resp_len = size / MBOX_WORD_BYTE; 5874837a640SSieu Mun Tang 5884837a640SSieu Mun Tang if (resp_len > MBOX_DATA_MAX_LEN) { 5894837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_REJECTED; 5904837a640SSieu Mun Tang } 5914837a640SSieu Mun Tang 5924837a640SSieu Mun Tang if (!is_address_in_ddr_range(addr, size)) { 5934837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_REJECTED; 5944837a640SSieu Mun Tang } 5954837a640SSieu Mun Tang 5964837a640SSieu Mun Tang if (mode == SERVICE_COMPLETED_MODE_ASYNC) { 5974837a640SSieu Mun Tang status = mailbox_read_response_async(job_id, 5984837a640SSieu Mun Tang NULL, (uint32_t *) addr, &resp_len, 0); 5994837a640SSieu Mun Tang } else { 6004837a640SSieu Mun Tang status = mailbox_read_response(job_id, 6014837a640SSieu Mun Tang (uint32_t *) addr, &resp_len); 6024837a640SSieu Mun Tang 6034837a640SSieu Mun Tang if (status == MBOX_NO_RESPONSE) { 6044837a640SSieu Mun Tang status = MBOX_BUSY; 6054837a640SSieu Mun Tang } 6064837a640SSieu Mun Tang } 6074837a640SSieu Mun Tang 6084837a640SSieu Mun Tang if (status == MBOX_NO_RESPONSE) { 6094837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_NO_RESPONSE; 6104837a640SSieu Mun Tang } 6114837a640SSieu Mun Tang 6124837a640SSieu Mun Tang if (status == MBOX_BUSY) { 6134837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_BUSY; 6144837a640SSieu Mun Tang } 6154837a640SSieu Mun Tang 6164837a640SSieu Mun Tang *ret_size = resp_len * MBOX_WORD_BYTE; 6174837a640SSieu Mun Tang flush_dcache_range(addr, *ret_size); 6184837a640SSieu Mun Tang 61976ed3223SSieu Mun Tang if (status == MBOX_RET_SDOS_DECRYPTION_ERROR_102 || 62076ed3223SSieu Mun Tang status == MBOX_RET_SDOS_DECRYPTION_ERROR_103) { 62176ed3223SSieu Mun Tang *mbox_error = -status; 62276ed3223SSieu Mun Tang } else if (status != MBOX_RET_OK) { 6234837a640SSieu Mun Tang *mbox_error = -status; 6244837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_ERROR; 6254837a640SSieu Mun Tang } 6264837a640SSieu Mun Tang 6274837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_OK; 6284837a640SSieu Mun Tang } 6294837a640SSieu Mun Tang 630b703facaSSieu Mun Tang /* Miscellaneous HPS services */ 631b703facaSSieu Mun Tang uint32_t intel_hps_set_bridges(uint64_t enable, uint64_t mask) 632b703facaSSieu Mun Tang { 633b703facaSSieu Mun Tang int status = 0; 634b703facaSSieu Mun Tang 635ad47f142SSieu Mun Tang if ((enable & SOCFPGA_BRIDGE_ENABLE) != 0U) { 636ad47f142SSieu Mun Tang if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) { 637b703facaSSieu Mun Tang status = socfpga_bridges_enable((uint32_t)mask); 638b703facaSSieu Mun Tang } else { 639b703facaSSieu Mun Tang status = socfpga_bridges_enable(~0); 640b703facaSSieu Mun Tang } 641b703facaSSieu Mun Tang } else { 642ad47f142SSieu Mun Tang if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) { 643b703facaSSieu Mun Tang status = socfpga_bridges_disable((uint32_t)mask); 644b703facaSSieu Mun Tang } else { 645b703facaSSieu Mun Tang status = socfpga_bridges_disable(~0); 646b703facaSSieu Mun Tang } 647b703facaSSieu Mun Tang } 648b703facaSSieu Mun Tang 649b703facaSSieu Mun Tang if (status < 0) { 650b703facaSSieu Mun Tang return INTEL_SIP_SMC_STATUS_ERROR; 651b703facaSSieu Mun Tang } 652b703facaSSieu Mun Tang 653b703facaSSieu Mun Tang return INTEL_SIP_SMC_STATUS_OK; 654b703facaSSieu Mun Tang } 655b703facaSSieu Mun Tang 65691239f2cSJit Loon Lim /* SDM SEU Error services */ 65791239f2cSJit Loon Lim static uint32_t intel_sdm_seu_err_read(uint64_t *respbuf, unsigned int respbuf_sz) 65891239f2cSJit Loon Lim { 65991239f2cSJit Loon Lim if (mailbox_seu_err_status((uint32_t *)respbuf, respbuf_sz) < 0) { 66091239f2cSJit Loon Lim return INTEL_SIP_SMC_SEU_ERR_READ_ERROR; 66191239f2cSJit Loon Lim } 66291239f2cSJit Loon Lim 66391239f2cSJit Loon Lim return INTEL_SIP_SMC_STATUS_OK; 66491239f2cSJit Loon Lim } 66591239f2cSJit Loon Lim 666c76d4239SHadi Asyrafi /* 667c76d4239SHadi Asyrafi * This function is responsible for handling all SiP calls from the NS world 668c76d4239SHadi Asyrafi */ 669c76d4239SHadi Asyrafi 670ad47f142SSieu Mun Tang uintptr_t sip_smc_handler_v1(uint32_t smc_fid, 671c76d4239SHadi Asyrafi u_register_t x1, 672c76d4239SHadi Asyrafi u_register_t x2, 673c76d4239SHadi Asyrafi u_register_t x3, 674c76d4239SHadi Asyrafi u_register_t x4, 675c76d4239SHadi Asyrafi void *cookie, 676c76d4239SHadi Asyrafi void *handle, 677c76d4239SHadi Asyrafi u_register_t flags) 678c76d4239SHadi Asyrafi { 679d1740831SSieu Mun Tang uint32_t retval = 0, completed_addr[3]; 680d1740831SSieu Mun Tang uint32_t retval2 = 0; 68177902fcaSSieu Mun Tang uint32_t mbox_error = 0; 68291239f2cSJit Loon Lim uint64_t retval64, rsu_respbuf[9], seu_respbuf[3]; 683286b96f4SSieu Mun Tang int status = INTEL_SIP_SMC_STATUS_OK; 684a250c04bSSieu Mun Tang int mbox_status; 685a250c04bSSieu Mun Tang unsigned int len_in_resp; 686c05ea296SSieu Mun Tang u_register_t x5, x6, x7; 687f8e6a09cSAbdul Halim, Muhammad Hadi Asyrafi 688c76d4239SHadi Asyrafi switch (smc_fid) { 689c76d4239SHadi Asyrafi case SIP_SVC_UID: 690c76d4239SHadi Asyrafi /* Return UID to the caller */ 691c76d4239SHadi Asyrafi SMC_UUID_RET(handle, intl_svc_uid); 69213d33d52SHadi Asyrafi 693c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE: 694673afd6fSSieu Mun Tang status = intel_mailbox_fpga_config_isdone(); 695c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 69613d33d52SHadi Asyrafi 697c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM: 698c76d4239SHadi Asyrafi SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK, 699c76d4239SHadi Asyrafi INTEL_SIP_SMC_FPGA_CONFIG_ADDR, 700c76d4239SHadi Asyrafi INTEL_SIP_SMC_FPGA_CONFIG_SIZE - 701c76d4239SHadi Asyrafi INTEL_SIP_SMC_FPGA_CONFIG_ADDR); 70213d33d52SHadi Asyrafi 703c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_START: 704c76d4239SHadi Asyrafi status = intel_fpga_config_start(x1); 705c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 70613d33d52SHadi Asyrafi 707c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_WRITE: 708c76d4239SHadi Asyrafi status = intel_fpga_config_write(x1, x2); 709c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 71013d33d52SHadi Asyrafi 711c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE: 712c76d4239SHadi Asyrafi status = intel_fpga_config_completed_write(completed_addr, 713aad868b4SAbdul Halim, Muhammad Hadi Asyrafi &retval, &rcv_id); 714aad868b4SAbdul Halim, Muhammad Hadi Asyrafi switch (retval) { 715c76d4239SHadi Asyrafi case 1: 716c76d4239SHadi Asyrafi SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, 717c76d4239SHadi Asyrafi completed_addr[0], 0, 0); 71813d33d52SHadi Asyrafi 719c76d4239SHadi Asyrafi case 2: 720c76d4239SHadi Asyrafi SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, 721c76d4239SHadi Asyrafi completed_addr[0], 722c76d4239SHadi Asyrafi completed_addr[1], 0); 72313d33d52SHadi Asyrafi 724c76d4239SHadi Asyrafi case 3: 725c76d4239SHadi Asyrafi SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, 726c76d4239SHadi Asyrafi completed_addr[0], 727c76d4239SHadi Asyrafi completed_addr[1], 728c76d4239SHadi Asyrafi completed_addr[2]); 72913d33d52SHadi Asyrafi 730c76d4239SHadi Asyrafi case 0: 731c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 73213d33d52SHadi Asyrafi 733c76d4239SHadi Asyrafi default: 734cefb37ebSTien Hock, Loh mailbox_clear_response(); 735c76d4239SHadi Asyrafi SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR); 736c76d4239SHadi Asyrafi } 73713d33d52SHadi Asyrafi 73813d33d52SHadi Asyrafi case INTEL_SIP_SMC_REG_READ: 739aad868b4SAbdul Halim, Muhammad Hadi Asyrafi status = intel_secure_reg_read(x1, &retval); 740aad868b4SAbdul Halim, Muhammad Hadi Asyrafi SMC_RET3(handle, status, retval, x1); 74113d33d52SHadi Asyrafi 74213d33d52SHadi Asyrafi case INTEL_SIP_SMC_REG_WRITE: 743aad868b4SAbdul Halim, Muhammad Hadi Asyrafi status = intel_secure_reg_write(x1, (uint32_t)x2, &retval); 744aad868b4SAbdul Halim, Muhammad Hadi Asyrafi SMC_RET3(handle, status, retval, x1); 74513d33d52SHadi Asyrafi 74613d33d52SHadi Asyrafi case INTEL_SIP_SMC_REG_UPDATE: 74713d33d52SHadi Asyrafi status = intel_secure_reg_update(x1, (uint32_t)x2, 748aad868b4SAbdul Halim, Muhammad Hadi Asyrafi (uint32_t)x3, &retval); 749aad868b4SAbdul Halim, Muhammad Hadi Asyrafi SMC_RET3(handle, status, retval, x1); 750c76d4239SHadi Asyrafi 751e1f97d9cSHadi Asyrafi case INTEL_SIP_SMC_RSU_STATUS: 752e1f97d9cSHadi Asyrafi status = intel_rsu_status(rsu_respbuf, 753e1f97d9cSHadi Asyrafi ARRAY_SIZE(rsu_respbuf)); 754e1f97d9cSHadi Asyrafi if (status) { 755e1f97d9cSHadi Asyrafi SMC_RET1(handle, status); 756e1f97d9cSHadi Asyrafi } else { 757e1f97d9cSHadi Asyrafi SMC_RET4(handle, rsu_respbuf[0], rsu_respbuf[1], 758e1f97d9cSHadi Asyrafi rsu_respbuf[2], rsu_respbuf[3]); 759e1f97d9cSHadi Asyrafi } 760e1f97d9cSHadi Asyrafi 761e1f97d9cSHadi Asyrafi case INTEL_SIP_SMC_RSU_UPDATE: 762e1f97d9cSHadi Asyrafi status = intel_rsu_update(x1); 763e1f97d9cSHadi Asyrafi SMC_RET1(handle, status); 764e1f97d9cSHadi Asyrafi 765e1f97d9cSHadi Asyrafi case INTEL_SIP_SMC_RSU_NOTIFY: 766e1f97d9cSHadi Asyrafi status = intel_rsu_notify(x1); 767e1f97d9cSHadi Asyrafi SMC_RET1(handle, status); 768e1f97d9cSHadi Asyrafi 769e1f97d9cSHadi Asyrafi case INTEL_SIP_SMC_RSU_RETRY_COUNTER: 770e1f97d9cSHadi Asyrafi status = intel_rsu_retry_counter((uint32_t *)rsu_respbuf, 771aad868b4SAbdul Halim, Muhammad Hadi Asyrafi ARRAY_SIZE(rsu_respbuf), &retval); 772e1f97d9cSHadi Asyrafi if (status) { 773e1f97d9cSHadi Asyrafi SMC_RET1(handle, status); 774e1f97d9cSHadi Asyrafi } else { 775aad868b4SAbdul Halim, Muhammad Hadi Asyrafi SMC_RET2(handle, status, retval); 776e1f97d9cSHadi Asyrafi } 777e1f97d9cSHadi Asyrafi 77844eb782eSChee Hong Ang case INTEL_SIP_SMC_RSU_DCMF_VERSION: 77944eb782eSChee Hong Ang SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK, 78044eb782eSChee Hong Ang ((uint64_t)rsu_dcmf_ver[1] << 32) | rsu_dcmf_ver[0], 78144eb782eSChee Hong Ang ((uint64_t)rsu_dcmf_ver[3] << 32) | rsu_dcmf_ver[2]); 78244eb782eSChee Hong Ang 78344eb782eSChee Hong Ang case INTEL_SIP_SMC_RSU_COPY_DCMF_VERSION: 78444eb782eSChee Hong Ang status = intel_rsu_copy_dcmf_version(x1, x2); 78544eb782eSChee Hong Ang SMC_RET1(handle, status); 78644eb782eSChee Hong Ang 787984e236eSSieu Mun Tang case INTEL_SIP_SMC_RSU_DCMF_STATUS: 788984e236eSSieu Mun Tang SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK, 789984e236eSSieu Mun Tang ((uint64_t)rsu_dcmf_stat[3] << 48) | 790984e236eSSieu Mun Tang ((uint64_t)rsu_dcmf_stat[2] << 32) | 791984e236eSSieu Mun Tang ((uint64_t)rsu_dcmf_stat[1] << 16) | 792984e236eSSieu Mun Tang rsu_dcmf_stat[0]); 793984e236eSSieu Mun Tang 794984e236eSSieu Mun Tang case INTEL_SIP_SMC_RSU_COPY_DCMF_STATUS: 795984e236eSSieu Mun Tang status = intel_rsu_copy_dcmf_status(x1); 796984e236eSSieu Mun Tang SMC_RET1(handle, status); 797984e236eSSieu Mun Tang 7984c26957bSChee Hong Ang case INTEL_SIP_SMC_RSU_MAX_RETRY: 7994c26957bSChee Hong Ang SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK, rsu_max_retry); 8004c26957bSChee Hong Ang 8014c26957bSChee Hong Ang case INTEL_SIP_SMC_RSU_COPY_MAX_RETRY: 8024c26957bSChee Hong Ang rsu_max_retry = x1; 8034c26957bSChee Hong Ang SMC_RET1(handle, INTEL_SIP_SMC_STATUS_OK); 8044c26957bSChee Hong Ang 805c703d752SSieu Mun Tang case INTEL_SIP_SMC_ECC_DBE: 806c703d752SSieu Mun Tang status = intel_ecc_dbe_notification(x1); 807c703d752SSieu Mun Tang SMC_RET1(handle, status); 808c703d752SSieu Mun Tang 809b703facaSSieu Mun Tang case INTEL_SIP_SMC_SERVICE_COMPLETED: 810b703facaSSieu Mun Tang status = intel_smc_service_completed(x1, x2, x3, &rcv_id, 811b703facaSSieu Mun Tang &len_in_resp, &mbox_error); 812b703facaSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x1, len_in_resp); 813b703facaSSieu Mun Tang 814c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi case INTEL_SIP_SMC_FIRMWARE_VERSION: 815c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi status = intel_smc_fw_version(&retval); 816c026dfe3SSieu Mun Tang SMC_RET2(handle, status, retval); 817c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 8180c5d62adSHadi Asyrafi case INTEL_SIP_SMC_MBOX_SEND_CMD: 8190c5d62adSHadi Asyrafi x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 8200c5d62adSHadi Asyrafi x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 821ac097fdfSSieu Mun Tang status = intel_mbox_send_cmd(x1, (uint32_t *)x2, x3, x4, x5, x6, 822ac097fdfSSieu Mun Tang &mbox_status, &len_in_resp); 823108514ffSSieu Mun Tang SMC_RET3(handle, status, mbox_status, len_in_resp); 8240c5d62adSHadi Asyrafi 82593a5b97eSSieu Mun Tang case INTEL_SIP_SMC_GET_USERCODE: 82693a5b97eSSieu Mun Tang status = intel_smc_get_usercode(&retval); 82793a5b97eSSieu Mun Tang SMC_RET2(handle, status, retval); 82893a5b97eSSieu Mun Tang 82902d3ef33SSieu Mun Tang case INTEL_SIP_SMC_FCS_CRYPTION: 83002d3ef33SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 83102d3ef33SSieu Mun Tang 83202d3ef33SSieu Mun Tang if (x1 == FCS_MODE_DECRYPT) { 83302d3ef33SSieu Mun Tang status = intel_fcs_decryption(x2, x3, x4, x5, &send_id); 83402d3ef33SSieu Mun Tang } else if (x1 == FCS_MODE_ENCRYPT) { 83502d3ef33SSieu Mun Tang status = intel_fcs_encryption(x2, x3, x4, x5, &send_id); 83602d3ef33SSieu Mun Tang } else { 83702d3ef33SSieu Mun Tang status = INTEL_SIP_SMC_STATUS_REJECTED; 83802d3ef33SSieu Mun Tang } 83902d3ef33SSieu Mun Tang 84002d3ef33SSieu Mun Tang SMC_RET3(handle, status, x4, x5); 84102d3ef33SSieu Mun Tang 842537ff052SSieu Mun Tang case INTEL_SIP_SMC_FCS_CRYPTION_EXT: 843537ff052SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 844537ff052SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 845537ff052SSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 846537ff052SSieu Mun Tang 847537ff052SSieu Mun Tang if (x3 == FCS_MODE_DECRYPT) { 848537ff052SSieu Mun Tang status = intel_fcs_decryption_ext(x1, x2, x4, x5, x6, 849537ff052SSieu Mun Tang (uint32_t *) &x7, &mbox_error); 850537ff052SSieu Mun Tang } else if (x3 == FCS_MODE_ENCRYPT) { 851537ff052SSieu Mun Tang status = intel_fcs_encryption_ext(x1, x2, x4, x5, x6, 852537ff052SSieu Mun Tang (uint32_t *) &x7, &mbox_error); 853537ff052SSieu Mun Tang } else { 854537ff052SSieu Mun Tang status = INTEL_SIP_SMC_STATUS_REJECTED; 855537ff052SSieu Mun Tang } 856537ff052SSieu Mun Tang 857537ff052SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x6, x7); 858537ff052SSieu Mun Tang 8594837a640SSieu Mun Tang case INTEL_SIP_SMC_FCS_RANDOM_NUMBER: 8604837a640SSieu Mun Tang status = intel_fcs_random_number_gen(x1, &retval64, 8614837a640SSieu Mun Tang &mbox_error); 8624837a640SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x1, retval64); 8634837a640SSieu Mun Tang 86424f9dc8aSSieu Mun Tang case INTEL_SIP_SMC_FCS_RANDOM_NUMBER_EXT: 86524f9dc8aSSieu Mun Tang status = intel_fcs_random_number_gen_ext(x1, x2, x3, 86624f9dc8aSSieu Mun Tang &send_id); 86724f9dc8aSSieu Mun Tang SMC_RET1(handle, status); 86824f9dc8aSSieu Mun Tang 8694837a640SSieu Mun Tang case INTEL_SIP_SMC_FCS_SEND_CERTIFICATE: 8704837a640SSieu Mun Tang status = intel_fcs_send_cert(x1, x2, &send_id); 8714837a640SSieu Mun Tang SMC_RET1(handle, status); 8724837a640SSieu Mun Tang 8734837a640SSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_PROVISION_DATA: 8744837a640SSieu Mun Tang status = intel_fcs_get_provision_data(&send_id); 8754837a640SSieu Mun Tang SMC_RET1(handle, status); 8764837a640SSieu Mun Tang 8777facacecSSieu Mun Tang case INTEL_SIP_SMC_FCS_CNTR_SET_PREAUTH: 8787facacecSSieu Mun Tang status = intel_fcs_cntr_set_preauth(x1, x2, x3, 8797facacecSSieu Mun Tang &mbox_error); 8807facacecSSieu Mun Tang SMC_RET2(handle, status, mbox_error); 8817facacecSSieu Mun Tang 88211f4f030SSieu Mun Tang case INTEL_SIP_SMC_HPS_SET_BRIDGES: 88311f4f030SSieu Mun Tang status = intel_hps_set_bridges(x1, x2); 88411f4f030SSieu Mun Tang SMC_RET1(handle, status); 88511f4f030SSieu Mun Tang 886ad47f142SSieu Mun Tang case INTEL_SIP_SMC_HWMON_READTEMP: 887ad47f142SSieu Mun Tang status = intel_hwmon_readtemp(x1, &retval); 888ad47f142SSieu Mun Tang SMC_RET2(handle, status, retval); 889ad47f142SSieu Mun Tang 890ad47f142SSieu Mun Tang case INTEL_SIP_SMC_HWMON_READVOLT: 891ad47f142SSieu Mun Tang status = intel_hwmon_readvolt(x1, &retval); 892ad47f142SSieu Mun Tang SMC_RET2(handle, status, retval); 893ad47f142SSieu Mun Tang 894d1740831SSieu Mun Tang case INTEL_SIP_SMC_FCS_PSGSIGMA_TEARDOWN: 895d1740831SSieu Mun Tang status = intel_fcs_sigma_teardown(x1, &mbox_error); 896d1740831SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 897d1740831SSieu Mun Tang 898d1740831SSieu Mun Tang case INTEL_SIP_SMC_FCS_CHIP_ID: 899d1740831SSieu Mun Tang status = intel_fcs_chip_id(&retval, &retval2, &mbox_error); 900d1740831SSieu Mun Tang SMC_RET4(handle, status, mbox_error, retval, retval2); 901d1740831SSieu Mun Tang 902d1740831SSieu Mun Tang case INTEL_SIP_SMC_FCS_ATTESTATION_SUBKEY: 903d1740831SSieu Mun Tang status = intel_fcs_attestation_subkey(x1, x2, x3, 904d1740831SSieu Mun Tang (uint32_t *) &x4, &mbox_error); 905d1740831SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x3, x4); 906d1740831SSieu Mun Tang 907d1740831SSieu Mun Tang case INTEL_SIP_SMC_FCS_ATTESTATION_MEASUREMENTS: 908d1740831SSieu Mun Tang status = intel_fcs_get_measurement(x1, x2, x3, 909d1740831SSieu Mun Tang (uint32_t *) &x4, &mbox_error); 910d1740831SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x3, x4); 911d1740831SSieu Mun Tang 912581182c1SSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_ATTESTATION_CERT: 913581182c1SSieu Mun Tang status = intel_fcs_get_attestation_cert(x1, x2, 914581182c1SSieu Mun Tang (uint32_t *) &x3, &mbox_error); 915581182c1SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x2, x3); 916581182c1SSieu Mun Tang 917581182c1SSieu Mun Tang case INTEL_SIP_SMC_FCS_CREATE_CERT_ON_RELOAD: 918581182c1SSieu Mun Tang status = intel_fcs_create_cert_on_reload(x1, &mbox_error); 919581182c1SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 920581182c1SSieu Mun Tang 9216dc00c24SSieu Mun Tang case INTEL_SIP_SMC_FCS_OPEN_CS_SESSION: 9226dc00c24SSieu Mun Tang status = intel_fcs_open_crypto_service_session(&retval, &mbox_error); 9236dc00c24SSieu Mun Tang SMC_RET3(handle, status, mbox_error, retval); 9246dc00c24SSieu Mun Tang 9256dc00c24SSieu Mun Tang case INTEL_SIP_SMC_FCS_CLOSE_CS_SESSION: 9266dc00c24SSieu Mun Tang status = intel_fcs_close_crypto_service_session(x1, &mbox_error); 9276dc00c24SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 9286dc00c24SSieu Mun Tang 929342a0618SSieu Mun Tang case INTEL_SIP_SMC_FCS_IMPORT_CS_KEY: 930342a0618SSieu Mun Tang status = intel_fcs_import_crypto_service_key(x1, x2, &send_id); 931342a0618SSieu Mun Tang SMC_RET1(handle, status); 932342a0618SSieu Mun Tang 933342a0618SSieu Mun Tang case INTEL_SIP_SMC_FCS_EXPORT_CS_KEY: 934342a0618SSieu Mun Tang status = intel_fcs_export_crypto_service_key(x1, x2, x3, 935342a0618SSieu Mun Tang (uint32_t *) &x4, &mbox_error); 936342a0618SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x3, x4); 937342a0618SSieu Mun Tang 938342a0618SSieu Mun Tang case INTEL_SIP_SMC_FCS_REMOVE_CS_KEY: 939342a0618SSieu Mun Tang status = intel_fcs_remove_crypto_service_key(x1, x2, 940342a0618SSieu Mun Tang &mbox_error); 941342a0618SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 942342a0618SSieu Mun Tang 943342a0618SSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_CS_KEY_INFO: 944342a0618SSieu Mun Tang status = intel_fcs_get_crypto_service_key_info(x1, x2, x3, 945342a0618SSieu Mun Tang (uint32_t *) &x4, &mbox_error); 946342a0618SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x3, x4); 947342a0618SSieu Mun Tang 9487e8249a2SSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_DIGEST_INIT: 9497e8249a2SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 9507e8249a2SSieu Mun Tang status = intel_fcs_get_digest_init(x1, x2, x3, 9517e8249a2SSieu Mun Tang x4, x5, &mbox_error); 9527e8249a2SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 9537e8249a2SSieu Mun Tang 95470a7e6afSSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_DIGEST_UPDATE: 95570a7e6afSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 95670a7e6afSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 95770a7e6afSSieu Mun Tang status = intel_fcs_get_digest_update_finalize(x1, x2, x3, 95870a7e6afSSieu Mun Tang x4, x5, (uint32_t *) &x6, false, 95970a7e6afSSieu Mun Tang &mbox_error); 96070a7e6afSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 96170a7e6afSSieu Mun Tang 9627e8249a2SSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_DIGEST_FINALIZE: 9637e8249a2SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 9647e8249a2SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 96570a7e6afSSieu Mun Tang status = intel_fcs_get_digest_update_finalize(x1, x2, x3, 96670a7e6afSSieu Mun Tang x4, x5, (uint32_t *) &x6, true, 96770a7e6afSSieu Mun Tang &mbox_error); 9687e8249a2SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 9697e8249a2SSieu Mun Tang 9704687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_UPDATE: 9714687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 9724687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 9734687021dSSieu Mun Tang status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3, 9744687021dSSieu Mun Tang x4, x5, (uint32_t *) &x6, false, 9754687021dSSieu Mun Tang &mbox_error, &send_id); 9764687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 9774687021dSSieu Mun Tang 9784687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_FINALIZE: 9794687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 9804687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 9814687021dSSieu Mun Tang status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3, 9824687021dSSieu Mun Tang x4, x5, (uint32_t *) &x6, true, 9834687021dSSieu Mun Tang &mbox_error, &send_id); 9844687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 9854687021dSSieu Mun Tang 986c05ea296SSieu Mun Tang case INTEL_SIP_SMC_FCS_MAC_VERIFY_INIT: 987c05ea296SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 988c05ea296SSieu Mun Tang status = intel_fcs_mac_verify_init(x1, x2, x3, 989c05ea296SSieu Mun Tang x4, x5, &mbox_error); 990c05ea296SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 991c05ea296SSieu Mun Tang 99270a7e6afSSieu Mun Tang case INTEL_SIP_SMC_FCS_MAC_VERIFY_UPDATE: 99370a7e6afSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 99470a7e6afSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 99570a7e6afSSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 99670a7e6afSSieu Mun Tang status = intel_fcs_mac_verify_update_finalize(x1, x2, x3, 99770a7e6afSSieu Mun Tang x4, x5, (uint32_t *) &x6, x7, 99870a7e6afSSieu Mun Tang false, &mbox_error); 99970a7e6afSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 100070a7e6afSSieu Mun Tang 1001c05ea296SSieu Mun Tang case INTEL_SIP_SMC_FCS_MAC_VERIFY_FINALIZE: 1002c05ea296SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 1003c05ea296SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 1004c05ea296SSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 100570a7e6afSSieu Mun Tang status = intel_fcs_mac_verify_update_finalize(x1, x2, x3, 100670a7e6afSSieu Mun Tang x4, x5, (uint32_t *) &x6, x7, 100770a7e6afSSieu Mun Tang true, &mbox_error); 1008c05ea296SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 1009c05ea296SSieu Mun Tang 10104687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_UPDATE: 10114687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 10124687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 10134687021dSSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 10144687021dSSieu Mun Tang status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3, 10154687021dSSieu Mun Tang x4, x5, (uint32_t *) &x6, x7, 10164687021dSSieu Mun Tang false, &mbox_error, &send_id); 10174687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 10184687021dSSieu Mun Tang 10194687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_FINALIZE: 10204687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 10214687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 10224687021dSSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 10234687021dSSieu Mun Tang status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3, 10244687021dSSieu Mun Tang x4, x5, (uint32_t *) &x6, x7, 10254687021dSSieu Mun Tang true, &mbox_error, &send_id); 10264687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 10274687021dSSieu Mun Tang 102807912da1SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_INIT: 102907912da1SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 103007912da1SSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sign_init(x1, x2, x3, 103107912da1SSieu Mun Tang x4, x5, &mbox_error); 103207912da1SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 103307912da1SSieu Mun Tang 10341d97dd74SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_UPDATE: 10351d97dd74SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 10361d97dd74SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 10371d97dd74SSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2, 10381d97dd74SSieu Mun Tang x3, x4, x5, (uint32_t *) &x6, false, 10391d97dd74SSieu Mun Tang &mbox_error); 10401d97dd74SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 10411d97dd74SSieu Mun Tang 104207912da1SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE: 104307912da1SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 104407912da1SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 10451d97dd74SSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2, 10461d97dd74SSieu Mun Tang x3, x4, x5, (uint32_t *) &x6, true, 10471d97dd74SSieu Mun Tang &mbox_error); 104807912da1SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 104907912da1SSieu Mun Tang 10504687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_UPDATE: 10514687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 10524687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 10534687021dSSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1, 10544687021dSSieu Mun Tang x2, x3, x4, x5, (uint32_t *) &x6, false, 10554687021dSSieu Mun Tang &mbox_error, &send_id); 10564687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 10574687021dSSieu Mun Tang 10584687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_FINALIZE: 10594687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 10604687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 10614687021dSSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1, 10624687021dSSieu Mun Tang x2, x3, x4, x5, (uint32_t *) &x6, true, 10634687021dSSieu Mun Tang &mbox_error, &send_id); 10644687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 10654687021dSSieu Mun Tang 106669254105SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_INIT: 106769254105SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 106869254105SSieu Mun Tang status = intel_fcs_ecdsa_hash_sign_init(x1, x2, x3, 106969254105SSieu Mun Tang x4, x5, &mbox_error); 107069254105SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 107169254105SSieu Mun Tang 107269254105SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_FINALIZE: 107369254105SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 107469254105SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 107569254105SSieu Mun Tang status = intel_fcs_ecdsa_hash_sign_finalize(x1, x2, x3, 107669254105SSieu Mun Tang x4, x5, (uint32_t *) &x6, &mbox_error); 107769254105SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 107869254105SSieu Mun Tang 10797e25eb87SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_INIT: 10807e25eb87SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 10817e25eb87SSieu Mun Tang status = intel_fcs_ecdsa_hash_sig_verify_init(x1, x2, x3, 10827e25eb87SSieu Mun Tang x4, x5, &mbox_error); 10837e25eb87SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 10847e25eb87SSieu Mun Tang 10857e25eb87SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_FINALIZE: 10867e25eb87SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 10877e25eb87SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 10887e25eb87SSieu Mun Tang status = intel_fcs_ecdsa_hash_sig_verify_finalize(x1, x2, x3, 10897e25eb87SSieu Mun Tang x4, x5, (uint32_t *) &x6, &mbox_error); 10907e25eb87SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 10917e25eb87SSieu Mun Tang 109258305060SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_INIT: 109358305060SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 109458305060SSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sig_verify_init(x1, x2, x3, 109558305060SSieu Mun Tang x4, x5, &mbox_error); 109658305060SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 109758305060SSieu Mun Tang 10981d97dd74SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_UPDATE: 10991d97dd74SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 11001d97dd74SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 11011d97dd74SSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 11021d97dd74SSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize( 11031d97dd74SSieu Mun Tang x1, x2, x3, x4, x5, (uint32_t *) &x6, 11041d97dd74SSieu Mun Tang x7, false, &mbox_error); 11051d97dd74SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 11061d97dd74SSieu Mun Tang 11074687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_UPDATE: 11084687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 11094687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 11104687021dSSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 11114687021dSSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize( 11124687021dSSieu Mun Tang x1, x2, x3, x4, x5, (uint32_t *) &x6, 11134687021dSSieu Mun Tang x7, false, &mbox_error, &send_id); 11144687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 11154687021dSSieu Mun Tang 11164687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_FINALIZE: 11174687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 11184687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 11194687021dSSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 11204687021dSSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize( 11214687021dSSieu Mun Tang x1, x2, x3, x4, x5, (uint32_t *) &x6, 11224687021dSSieu Mun Tang x7, true, &mbox_error, &send_id); 11234687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 11244687021dSSieu Mun Tang 112558305060SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE: 112658305060SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 112758305060SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 112858305060SSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 11291d97dd74SSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize( 11301d97dd74SSieu Mun Tang x1, x2, x3, x4, x5, (uint32_t *) &x6, 11311d97dd74SSieu Mun Tang x7, true, &mbox_error); 113258305060SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 113307912da1SSieu Mun Tang 1134d2fee94aSSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_INIT: 1135d2fee94aSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 1136d2fee94aSSieu Mun Tang status = intel_fcs_ecdsa_get_pubkey_init(x1, x2, x3, 1137d2fee94aSSieu Mun Tang x4, x5, &mbox_error); 1138d2fee94aSSieu Mun Tang SMC_RET2(handle, status, mbox_error); 1139d2fee94aSSieu Mun Tang 1140d2fee94aSSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_FINALIZE: 1141d2fee94aSSieu Mun Tang status = intel_fcs_ecdsa_get_pubkey_finalize(x1, x2, x3, 1142d2fee94aSSieu Mun Tang (uint32_t *) &x4, &mbox_error); 1143d2fee94aSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x3, x4); 1144d2fee94aSSieu Mun Tang 114549446866SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDH_REQUEST_INIT: 114649446866SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 114749446866SSieu Mun Tang status = intel_fcs_ecdh_request_init(x1, x2, x3, 114849446866SSieu Mun Tang x4, x5, &mbox_error); 114949446866SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 115049446866SSieu Mun Tang 115149446866SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDH_REQUEST_FINALIZE: 115249446866SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 115349446866SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 115449446866SSieu Mun Tang status = intel_fcs_ecdh_request_finalize(x1, x2, x3, 115549446866SSieu Mun Tang x4, x5, (uint32_t *) &x6, &mbox_error); 115649446866SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 115749446866SSieu Mun Tang 11586726390eSSieu Mun Tang case INTEL_SIP_SMC_FCS_AES_CRYPT_INIT: 11596726390eSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 11606726390eSSieu Mun Tang status = intel_fcs_aes_crypt_init(x1, x2, x3, x4, x5, 11616726390eSSieu Mun Tang &mbox_error); 11626726390eSSieu Mun Tang SMC_RET2(handle, status, mbox_error); 11636726390eSSieu Mun Tang 1164dcb144f1SSieu Mun Tang case INTEL_SIP_SMC_FCS_AES_CRYPT_UPDATE: 1165dcb144f1SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 1166dcb144f1SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 1167dcb144f1SSieu Mun Tang status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4, 1168dcb144f1SSieu Mun Tang x5, x6, false, &send_id); 1169dcb144f1SSieu Mun Tang SMC_RET1(handle, status); 1170dcb144f1SSieu Mun Tang 11716726390eSSieu Mun Tang case INTEL_SIP_SMC_FCS_AES_CRYPT_FINALIZE: 11726726390eSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 11736726390eSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 1174dcb144f1SSieu Mun Tang status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4, 1175dcb144f1SSieu Mun Tang x5, x6, true, &send_id); 11766726390eSSieu Mun Tang SMC_RET1(handle, status); 11776726390eSSieu Mun Tang 117877902fcaSSieu Mun Tang case INTEL_SIP_SMC_GET_ROM_PATCH_SHA384: 117977902fcaSSieu Mun Tang status = intel_fcs_get_rom_patch_sha384(x1, &retval64, 118077902fcaSSieu Mun Tang &mbox_error); 118177902fcaSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x1, retval64); 118277902fcaSSieu Mun Tang 1183f0c40b89SSieu Mun Tang case INTEL_SIP_SMC_SVC_VERSION: 1184f0c40b89SSieu Mun Tang SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK, 1185f0c40b89SSieu Mun Tang SIP_SVC_VERSION_MAJOR, 1186f0c40b89SSieu Mun Tang SIP_SVC_VERSION_MINOR); 1187f0c40b89SSieu Mun Tang 118891239f2cSJit Loon Lim case INTEL_SIP_SMC_SEU_ERR_STATUS: 118991239f2cSJit Loon Lim status = intel_sdm_seu_err_read(seu_respbuf, 119091239f2cSJit Loon Lim ARRAY_SIZE(seu_respbuf)); 119191239f2cSJit Loon Lim if (status) { 119291239f2cSJit Loon Lim SMC_RET1(handle, status); 119391239f2cSJit Loon Lim } else { 119491239f2cSJit Loon Lim SMC_RET3(handle, seu_respbuf[0], seu_respbuf[1], seu_respbuf[2]); 119591239f2cSJit Loon Lim } 119691239f2cSJit Loon Lim 1197c76d4239SHadi Asyrafi default: 1198c76d4239SHadi Asyrafi return socfpga_sip_handler(smc_fid, x1, x2, x3, x4, 1199c76d4239SHadi Asyrafi cookie, handle, flags); 1200c76d4239SHadi Asyrafi } 1201c76d4239SHadi Asyrafi } 1202c76d4239SHadi Asyrafi 1203ad47f142SSieu Mun Tang uintptr_t sip_smc_handler(uint32_t smc_fid, 1204ad47f142SSieu Mun Tang u_register_t x1, 1205ad47f142SSieu Mun Tang u_register_t x2, 1206ad47f142SSieu Mun Tang u_register_t x3, 1207ad47f142SSieu Mun Tang u_register_t x4, 1208ad47f142SSieu Mun Tang void *cookie, 1209ad47f142SSieu Mun Tang void *handle, 1210ad47f142SSieu Mun Tang u_register_t flags) 1211ad47f142SSieu Mun Tang { 1212ad47f142SSieu Mun Tang uint32_t cmd = smc_fid & INTEL_SIP_SMC_CMD_MASK; 1213ad47f142SSieu Mun Tang 1214ad47f142SSieu Mun Tang if (cmd >= INTEL_SIP_SMC_CMD_V2_RANGE_BEGIN && 1215ad47f142SSieu Mun Tang cmd <= INTEL_SIP_SMC_CMD_V2_RANGE_END) { 1216ad47f142SSieu Mun Tang return sip_smc_handler_v2(smc_fid, x1, x2, x3, x4, 1217ad47f142SSieu Mun Tang cookie, handle, flags); 1218ad47f142SSieu Mun Tang } else { 1219ad47f142SSieu Mun Tang return sip_smc_handler_v1(smc_fid, x1, x2, x3, x4, 1220ad47f142SSieu Mun Tang cookie, handle, flags); 1221ad47f142SSieu Mun Tang } 1222ad47f142SSieu Mun Tang } 1223ad47f142SSieu Mun Tang 1224c76d4239SHadi Asyrafi DECLARE_RT_SVC( 1225c76d4239SHadi Asyrafi socfpga_sip_svc, 1226c76d4239SHadi Asyrafi OEN_SIP_START, 1227c76d4239SHadi Asyrafi OEN_SIP_END, 1228c76d4239SHadi Asyrafi SMC_TYPE_FAST, 1229c76d4239SHadi Asyrafi NULL, 1230c76d4239SHadi Asyrafi sip_smc_handler 1231c76d4239SHadi Asyrafi ); 1232c76d4239SHadi Asyrafi 1233c76d4239SHadi Asyrafi DECLARE_RT_SVC( 1234c76d4239SHadi Asyrafi socfpga_sip_svc_std, 1235c76d4239SHadi Asyrafi OEN_SIP_START, 1236c76d4239SHadi Asyrafi OEN_SIP_END, 1237c76d4239SHadi Asyrafi SMC_TYPE_YIELD, 1238c76d4239SHadi Asyrafi NULL, 1239c76d4239SHadi Asyrafi sip_smc_handler 1240c76d4239SHadi Asyrafi ); 1241