xref: /rk3399_ARM-atf/plat/intel/soc/common/socfpga_sip_svc.c (revision dfdd38c2e14f4a41721f83483e82ee28b6f57c6f)
1c76d4239SHadi Asyrafi /*
2c76d4239SHadi Asyrafi  * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved.
3c76d4239SHadi Asyrafi  *
4c76d4239SHadi Asyrafi  * SPDX-License-Identifier: BSD-3-Clause
5c76d4239SHadi Asyrafi  */
6c76d4239SHadi Asyrafi 
7c76d4239SHadi Asyrafi #include <assert.h>
8c76d4239SHadi Asyrafi #include <common/debug.h>
9c76d4239SHadi Asyrafi #include <common/runtime_svc.h>
1013d33d52SHadi Asyrafi #include <lib/mmio.h>
11c76d4239SHadi Asyrafi #include <tools_share/uuid.h>
12c76d4239SHadi Asyrafi 
13c76d4239SHadi Asyrafi #include "socfpga_mailbox.h"
14d25041bfSHadi Asyrafi #include "socfpga_sip_svc.h"
15c76d4239SHadi Asyrafi 
16c76d4239SHadi Asyrafi /* Number of SiP Calls implemented */
17c76d4239SHadi Asyrafi #define SIP_NUM_CALLS		0x3
18c76d4239SHadi Asyrafi 
19c76d4239SHadi Asyrafi /* Total buffer the driver can hold */
20c76d4239SHadi Asyrafi #define FPGA_CONFIG_BUFFER_SIZE 4
21c76d4239SHadi Asyrafi 
22cefb37ebSTien Hock, Loh static int current_block;
23cefb37ebSTien Hock, Loh static int read_block;
24cefb37ebSTien Hock, Loh static int current_buffer;
25cefb37ebSTien Hock, Loh static int send_id;
26cefb37ebSTien Hock, Loh static int rcv_id;
27cefb37ebSTien Hock, Loh static int max_blocks;
28cefb37ebSTien Hock, Loh static uint32_t bytes_per_block;
29cefb37ebSTien Hock, Loh static uint32_t blocks_submitted;
30c76d4239SHadi Asyrafi 
31c76d4239SHadi Asyrafi struct fpga_config_info {
32c76d4239SHadi Asyrafi 	uint32_t addr;
33c76d4239SHadi Asyrafi 	int size;
34c76d4239SHadi Asyrafi 	int size_written;
35c76d4239SHadi Asyrafi 	uint32_t write_requested;
36c76d4239SHadi Asyrafi 	int subblocks_sent;
37c76d4239SHadi Asyrafi 	int block_number;
38c76d4239SHadi Asyrafi };
39c76d4239SHadi Asyrafi 
40c76d4239SHadi Asyrafi /*  SiP Service UUID */
41c76d4239SHadi Asyrafi DEFINE_SVC_UUID2(intl_svc_uid,
42c76d4239SHadi Asyrafi 		0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a,
43c76d4239SHadi Asyrafi 		0xfa, 0x88, 0x88, 0x17, 0x68, 0x81);
44c76d4239SHadi Asyrafi 
45e5ebe87bSHadi Asyrafi static uint64_t socfpga_sip_handler(uint32_t smc_fid,
46c76d4239SHadi Asyrafi 				   uint64_t x1,
47c76d4239SHadi Asyrafi 				   uint64_t x2,
48c76d4239SHadi Asyrafi 				   uint64_t x3,
49c76d4239SHadi Asyrafi 				   uint64_t x4,
50c76d4239SHadi Asyrafi 				   void *cookie,
51c76d4239SHadi Asyrafi 				   void *handle,
52c76d4239SHadi Asyrafi 				   uint64_t flags)
53c76d4239SHadi Asyrafi {
54c76d4239SHadi Asyrafi 	ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid);
55c76d4239SHadi Asyrafi 	SMC_RET1(handle, SMC_UNK);
56c76d4239SHadi Asyrafi }
57c76d4239SHadi Asyrafi 
58c76d4239SHadi Asyrafi struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE];
59c76d4239SHadi Asyrafi 
607c58fd4eSHadi Asyrafi static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer)
61c76d4239SHadi Asyrafi {
62c76d4239SHadi Asyrafi 	uint32_t args[3];
63c76d4239SHadi Asyrafi 
64c76d4239SHadi Asyrafi 	while (max_blocks > 0 && buffer->size > buffer->size_written) {
65c76d4239SHadi Asyrafi 		args[0] = (1<<8);
66c76d4239SHadi Asyrafi 		args[1] = buffer->addr + buffer->size_written;
677c58fd4eSHadi Asyrafi 		if (buffer->size - buffer->size_written <= bytes_per_block) {
68c76d4239SHadi Asyrafi 			args[2] = buffer->size - buffer->size_written;
69c76d4239SHadi Asyrafi 			current_buffer++;
70c76d4239SHadi Asyrafi 			current_buffer %= FPGA_CONFIG_BUFFER_SIZE;
717c58fd4eSHadi Asyrafi 		} else
72c76d4239SHadi Asyrafi 			args[2] = bytes_per_block;
737c58fd4eSHadi Asyrafi 
747c58fd4eSHadi Asyrafi 		buffer->size_written += args[2];
75cefb37ebSTien Hock, Loh 		mailbox_send_cmd_async(
76cefb37ebSTien Hock, Loh 			send_id++ % MBOX_MAX_JOB_ID,
77c76d4239SHadi Asyrafi 			MBOX_RECONFIG_DATA,
78c76d4239SHadi Asyrafi 			args, 3, 0);
797c58fd4eSHadi Asyrafi 
80c76d4239SHadi Asyrafi 		buffer->subblocks_sent++;
81c76d4239SHadi Asyrafi 		max_blocks--;
82c76d4239SHadi Asyrafi 	}
837c58fd4eSHadi Asyrafi 
847c58fd4eSHadi Asyrafi 	return !max_blocks;
85c76d4239SHadi Asyrafi }
86c76d4239SHadi Asyrafi 
87c76d4239SHadi Asyrafi static int intel_fpga_sdm_write_all(void)
88c76d4239SHadi Asyrafi {
897c58fd4eSHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++)
907c58fd4eSHadi Asyrafi 		if (intel_fpga_sdm_write_buffer(
917c58fd4eSHadi Asyrafi 			&fpga_config_buffers[current_buffer]))
927c58fd4eSHadi Asyrafi 			break;
93c76d4239SHadi Asyrafi 	return 0;
94c76d4239SHadi Asyrafi }
95c76d4239SHadi Asyrafi 
96*dfdd38c2SHadi Asyrafi static uint32_t intel_mailbox_fpga_config_isdone(uint32_t query_type)
97c76d4239SHadi Asyrafi {
98*dfdd38c2SHadi Asyrafi 	uint32_t ret;
99*dfdd38c2SHadi Asyrafi 
100*dfdd38c2SHadi Asyrafi 	if (query_type == 1)
101*dfdd38c2SHadi Asyrafi 		ret = intel_mailbox_get_config_status(MBOX_CONFIG_STATUS);
102*dfdd38c2SHadi Asyrafi 	else
103*dfdd38c2SHadi Asyrafi 		ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS);
1047c58fd4eSHadi Asyrafi 
1057c58fd4eSHadi Asyrafi 	if (ret) {
1067c58fd4eSHadi Asyrafi 		if (ret == MBOX_CFGSTAT_STATE_CONFIG)
1077c58fd4eSHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_BUSY;
1087c58fd4eSHadi Asyrafi 		else
1097c58fd4eSHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_ERROR;
1107c58fd4eSHadi Asyrafi 	}
1117c58fd4eSHadi Asyrafi 
1127c58fd4eSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
113c76d4239SHadi Asyrafi }
114c76d4239SHadi Asyrafi 
115c76d4239SHadi Asyrafi static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed)
116c76d4239SHadi Asyrafi {
117c76d4239SHadi Asyrafi 	int i;
118c76d4239SHadi Asyrafi 
119c76d4239SHadi Asyrafi 	for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
120c76d4239SHadi Asyrafi 		if (fpga_config_buffers[i].block_number == current_block) {
121c76d4239SHadi Asyrafi 			fpga_config_buffers[i].subblocks_sent--;
122c76d4239SHadi Asyrafi 			if (fpga_config_buffers[i].subblocks_sent == 0
123c76d4239SHadi Asyrafi 			&& fpga_config_buffers[i].size <=
124c76d4239SHadi Asyrafi 			fpga_config_buffers[i].size_written) {
125c76d4239SHadi Asyrafi 				fpga_config_buffers[i].write_requested = 0;
126c76d4239SHadi Asyrafi 				current_block++;
127c76d4239SHadi Asyrafi 				*buffer_addr_completed =
128c76d4239SHadi Asyrafi 					fpga_config_buffers[i].addr;
129c76d4239SHadi Asyrafi 				return 0;
130c76d4239SHadi Asyrafi 			}
131c76d4239SHadi Asyrafi 		}
132c76d4239SHadi Asyrafi 	}
133c76d4239SHadi Asyrafi 
134c76d4239SHadi Asyrafi 	return -1;
135c76d4239SHadi Asyrafi }
136c76d4239SHadi Asyrafi 
137e5ebe87bSHadi Asyrafi static int intel_fpga_config_completed_write(uint32_t *completed_addr,
138c76d4239SHadi Asyrafi 					uint32_t *count)
139c76d4239SHadi Asyrafi {
140c76d4239SHadi Asyrafi 	uint32_t status = INTEL_SIP_SMC_STATUS_OK;
141c76d4239SHadi Asyrafi 	*count = 0;
142c76d4239SHadi Asyrafi 	int resp_len = 0;
143c76d4239SHadi Asyrafi 	uint32_t resp[5];
144c76d4239SHadi Asyrafi 	int all_completed = 1;
145c76d4239SHadi Asyrafi 
146cefb37ebSTien Hock, Loh 	while (*count < 3) {
147c76d4239SHadi Asyrafi 
14896612fcaSHadi Asyrafi 		resp_len = mailbox_read_response(rcv_id % MBOX_MAX_JOB_ID,
14996612fcaSHadi Asyrafi 				resp, sizeof(resp) / sizeof(resp[0]));
150c76d4239SHadi Asyrafi 
151cefb37ebSTien Hock, Loh 		if (resp_len < 0)
152cefb37ebSTien Hock, Loh 			break;
153c76d4239SHadi Asyrafi 
154c76d4239SHadi Asyrafi 		max_blocks++;
155cefb37ebSTien Hock, Loh 		rcv_id++;
156cefb37ebSTien Hock, Loh 
157c76d4239SHadi Asyrafi 		if (mark_last_buffer_xfer_completed(
158c76d4239SHadi Asyrafi 			&completed_addr[*count]) == 0)
159c76d4239SHadi Asyrafi 			*count = *count + 1;
160c76d4239SHadi Asyrafi 		else
161c76d4239SHadi Asyrafi 			break;
162c76d4239SHadi Asyrafi 	}
163c76d4239SHadi Asyrafi 
164c76d4239SHadi Asyrafi 	if (*count <= 0) {
165c76d4239SHadi Asyrafi 		if (resp_len != MBOX_NO_RESPONSE &&
166c76d4239SHadi Asyrafi 			resp_len != MBOX_TIMEOUT && resp_len != 0) {
167cefb37ebSTien Hock, Loh 			mailbox_clear_response();
168c76d4239SHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_ERROR;
169c76d4239SHadi Asyrafi 		}
170c76d4239SHadi Asyrafi 
171c76d4239SHadi Asyrafi 		*count = 0;
172c76d4239SHadi Asyrafi 	}
173c76d4239SHadi Asyrafi 
174c76d4239SHadi Asyrafi 	intel_fpga_sdm_write_all();
175c76d4239SHadi Asyrafi 
176c76d4239SHadi Asyrafi 	if (*count > 0)
177c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_OK;
178c76d4239SHadi Asyrafi 	else if (*count == 0)
179c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_BUSY;
180c76d4239SHadi Asyrafi 
181c76d4239SHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
182c76d4239SHadi Asyrafi 		if (fpga_config_buffers[i].write_requested != 0) {
183c76d4239SHadi Asyrafi 			all_completed = 0;
184c76d4239SHadi Asyrafi 			break;
185c76d4239SHadi Asyrafi 		}
186c76d4239SHadi Asyrafi 	}
187c76d4239SHadi Asyrafi 
188c76d4239SHadi Asyrafi 	if (all_completed == 1)
189c76d4239SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_OK;
190c76d4239SHadi Asyrafi 
191c76d4239SHadi Asyrafi 	return status;
192c76d4239SHadi Asyrafi }
193c76d4239SHadi Asyrafi 
194e5ebe87bSHadi Asyrafi static int intel_fpga_config_start(uint32_t config_type)
195c76d4239SHadi Asyrafi {
196c76d4239SHadi Asyrafi 	uint32_t response[3];
197c76d4239SHadi Asyrafi 	int status = 0;
198c76d4239SHadi Asyrafi 
199cefb37ebSTien Hock, Loh 	mailbox_clear_response();
200cefb37ebSTien Hock, Loh 
20196612fcaSHadi Asyrafi 	mailbox_send_cmd(1, MBOX_CMD_CANCEL, 0, 0, 0, NULL, 0);
202cefb37ebSTien Hock, Loh 
203cefb37ebSTien Hock, Loh 	status = mailbox_send_cmd(1, MBOX_RECONFIG, 0, 0, 0,
20496612fcaSHadi Asyrafi 			response, sizeof(response) / sizeof(response[0]));
205c76d4239SHadi Asyrafi 
206c76d4239SHadi Asyrafi 	if (status < 0)
207c76d4239SHadi Asyrafi 		return status;
208c76d4239SHadi Asyrafi 
209c76d4239SHadi Asyrafi 	max_blocks = response[0];
210c76d4239SHadi Asyrafi 	bytes_per_block = response[1];
211c76d4239SHadi Asyrafi 
212c76d4239SHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
213c76d4239SHadi Asyrafi 		fpga_config_buffers[i].size = 0;
214c76d4239SHadi Asyrafi 		fpga_config_buffers[i].size_written = 0;
215c76d4239SHadi Asyrafi 		fpga_config_buffers[i].addr = 0;
216c76d4239SHadi Asyrafi 		fpga_config_buffers[i].write_requested = 0;
217c76d4239SHadi Asyrafi 		fpga_config_buffers[i].block_number = 0;
218c76d4239SHadi Asyrafi 		fpga_config_buffers[i].subblocks_sent = 0;
219c76d4239SHadi Asyrafi 	}
220c76d4239SHadi Asyrafi 
221c76d4239SHadi Asyrafi 	blocks_submitted = 0;
222c76d4239SHadi Asyrafi 	current_block = 0;
223cefb37ebSTien Hock, Loh 	read_block = 0;
224c76d4239SHadi Asyrafi 	current_buffer = 0;
225cefb37ebSTien Hock, Loh 	send_id = 0;
226cefb37ebSTien Hock, Loh 	rcv_id = 0;
227c76d4239SHadi Asyrafi 
228c76d4239SHadi Asyrafi 	return 0;
229c76d4239SHadi Asyrafi }
230c76d4239SHadi Asyrafi 
2317c58fd4eSHadi Asyrafi static bool is_fpga_config_buffer_full(void)
2327c58fd4eSHadi Asyrafi {
2337c58fd4eSHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++)
2347c58fd4eSHadi Asyrafi 		if (!fpga_config_buffers[i].write_requested)
2357c58fd4eSHadi Asyrafi 			return false;
2367c58fd4eSHadi Asyrafi 	return true;
2377c58fd4eSHadi Asyrafi }
2387c58fd4eSHadi Asyrafi 
2397c58fd4eSHadi Asyrafi static bool is_address_in_ddr_range(uint64_t addr)
2407c58fd4eSHadi Asyrafi {
2417c58fd4eSHadi Asyrafi 	if (addr >= DRAM_BASE && addr <= DRAM_BASE + DRAM_SIZE)
2427c58fd4eSHadi Asyrafi 		return true;
2437c58fd4eSHadi Asyrafi 
2447c58fd4eSHadi Asyrafi 	return false;
2457c58fd4eSHadi Asyrafi }
246c76d4239SHadi Asyrafi 
247e5ebe87bSHadi Asyrafi static uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size)
248c76d4239SHadi Asyrafi {
2497c58fd4eSHadi Asyrafi 	int i;
250c76d4239SHadi Asyrafi 
2517c58fd4eSHadi Asyrafi 	intel_fpga_sdm_write_all();
252c76d4239SHadi Asyrafi 
2537c58fd4eSHadi Asyrafi 	if (!is_address_in_ddr_range(mem) ||
2547c58fd4eSHadi Asyrafi 		!is_address_in_ddr_range(mem + size) ||
2557c58fd4eSHadi Asyrafi 		is_fpga_config_buffer_full())
2567c58fd4eSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_REJECTED;
257c76d4239SHadi Asyrafi 
258c76d4239SHadi Asyrafi 	for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
2597c58fd4eSHadi Asyrafi 		int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE;
2607c58fd4eSHadi Asyrafi 
2617c58fd4eSHadi Asyrafi 		if (!fpga_config_buffers[j].write_requested) {
2627c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].addr = mem;
2637c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].size = size;
2647c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].size_written = 0;
2657c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].write_requested = 1;
2667c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].block_number =
267c76d4239SHadi Asyrafi 				blocks_submitted++;
2687c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].subblocks_sent = 0;
269c76d4239SHadi Asyrafi 			break;
270c76d4239SHadi Asyrafi 		}
271c76d4239SHadi Asyrafi 	}
272c76d4239SHadi Asyrafi 
2737c58fd4eSHadi Asyrafi 	if (is_fpga_config_buffer_full())
2747c58fd4eSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_BUSY;
275c76d4239SHadi Asyrafi 
2767c58fd4eSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
277c76d4239SHadi Asyrafi }
278c76d4239SHadi Asyrafi 
27913d33d52SHadi Asyrafi static int is_out_of_sec_range(uint64_t reg_addr)
28013d33d52SHadi Asyrafi {
28113d33d52SHadi Asyrafi 	switch (reg_addr) {
28213d33d52SHadi Asyrafi 	case(0xF8011100):	/* ECCCTRL1 */
28313d33d52SHadi Asyrafi 	case(0xF8011104):	/* ECCCTRL2 */
28413d33d52SHadi Asyrafi 	case(0xF8011110):	/* ERRINTEN */
28513d33d52SHadi Asyrafi 	case(0xF8011114):	/* ERRINTENS */
28613d33d52SHadi Asyrafi 	case(0xF8011118):	/* ERRINTENR */
28713d33d52SHadi Asyrafi 	case(0xF801111C):	/* INTMODE */
28813d33d52SHadi Asyrafi 	case(0xF8011120):	/* INTSTAT */
28913d33d52SHadi Asyrafi 	case(0xF8011124):	/* DIAGINTTEST */
29013d33d52SHadi Asyrafi 	case(0xF801112C):	/* DERRADDRA */
29113d33d52SHadi Asyrafi 	case(0xFFD12028):	/* SDMMCGRP_CTRL */
29213d33d52SHadi Asyrafi 	case(0xFFD12044):	/* EMAC0 */
29313d33d52SHadi Asyrafi 	case(0xFFD12048):	/* EMAC1 */
29413d33d52SHadi Asyrafi 	case(0xFFD1204C):	/* EMAC2 */
29513d33d52SHadi Asyrafi 	case(0xFFD12090):	/* ECC_INT_MASK_VALUE */
29613d33d52SHadi Asyrafi 	case(0xFFD12094):	/* ECC_INT_MASK_SET */
29713d33d52SHadi Asyrafi 	case(0xFFD12098):	/* ECC_INT_MASK_CLEAR */
29813d33d52SHadi Asyrafi 	case(0xFFD1209C):	/* ECC_INTSTATUS_SERR */
29913d33d52SHadi Asyrafi 	case(0xFFD120A0):	/* ECC_INTSTATUS_DERR */
30013d33d52SHadi Asyrafi 	case(0xFFD120C0):	/* NOC_TIMEOUT */
30113d33d52SHadi Asyrafi 	case(0xFFD120C4):	/* NOC_IDLEREQ_SET */
30213d33d52SHadi Asyrafi 	case(0xFFD120C8):	/* NOC_IDLEREQ_CLR */
30313d33d52SHadi Asyrafi 	case(0xFFD120D0):	/* NOC_IDLEACK */
30413d33d52SHadi Asyrafi 	case(0xFFD120D4):	/* NOC_IDLESTATUS */
30513d33d52SHadi Asyrafi 	case(0xFFD12200):	/* BOOT_SCRATCH_COLD0 */
30613d33d52SHadi Asyrafi 	case(0xFFD12204):	/* BOOT_SCRATCH_COLD1 */
30713d33d52SHadi Asyrafi 	case(0xFFD12220):	/* BOOT_SCRATCH_COLD8 */
30813d33d52SHadi Asyrafi 	case(0xFFD12224):	/* BOOT_SCRATCH_COLD9 */
30913d33d52SHadi Asyrafi 		return 0;
31013d33d52SHadi Asyrafi 
31113d33d52SHadi Asyrafi 	default:
31213d33d52SHadi Asyrafi 		break;
31313d33d52SHadi Asyrafi 	}
31413d33d52SHadi Asyrafi 
31513d33d52SHadi Asyrafi 	return -1;
31613d33d52SHadi Asyrafi }
31713d33d52SHadi Asyrafi 
31813d33d52SHadi Asyrafi /* Secure register access */
31913d33d52SHadi Asyrafi uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval)
32013d33d52SHadi Asyrafi {
32113d33d52SHadi Asyrafi 	if (is_out_of_sec_range(reg_addr))
32213d33d52SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
32313d33d52SHadi Asyrafi 
32413d33d52SHadi Asyrafi 	*retval = mmio_read_32(reg_addr);
32513d33d52SHadi Asyrafi 
32613d33d52SHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
32713d33d52SHadi Asyrafi }
32813d33d52SHadi Asyrafi 
32913d33d52SHadi Asyrafi uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val,
33013d33d52SHadi Asyrafi 				uint32_t *retval)
33113d33d52SHadi Asyrafi {
33213d33d52SHadi Asyrafi 	if (is_out_of_sec_range(reg_addr))
33313d33d52SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
33413d33d52SHadi Asyrafi 
33513d33d52SHadi Asyrafi 	mmio_write_32(reg_addr, val);
33613d33d52SHadi Asyrafi 
33713d33d52SHadi Asyrafi 	return intel_secure_reg_read(reg_addr, retval);
33813d33d52SHadi Asyrafi }
33913d33d52SHadi Asyrafi 
34013d33d52SHadi Asyrafi uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask,
34113d33d52SHadi Asyrafi 				 uint32_t val, uint32_t *retval)
34213d33d52SHadi Asyrafi {
34313d33d52SHadi Asyrafi 	if (!intel_secure_reg_read(reg_addr, retval)) {
34413d33d52SHadi Asyrafi 		*retval &= ~mask;
34513d33d52SHadi Asyrafi 		*retval |= val;
34613d33d52SHadi Asyrafi 		return intel_secure_reg_write(reg_addr, *retval, retval);
34713d33d52SHadi Asyrafi 	}
34813d33d52SHadi Asyrafi 
34913d33d52SHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_ERROR;
35013d33d52SHadi Asyrafi }
35113d33d52SHadi Asyrafi 
352c76d4239SHadi Asyrafi /*
353c76d4239SHadi Asyrafi  * This function is responsible for handling all SiP calls from the NS world
354c76d4239SHadi Asyrafi  */
355c76d4239SHadi Asyrafi 
356c76d4239SHadi Asyrafi uintptr_t sip_smc_handler(uint32_t smc_fid,
357c76d4239SHadi Asyrafi 			 u_register_t x1,
358c76d4239SHadi Asyrafi 			 u_register_t x2,
359c76d4239SHadi Asyrafi 			 u_register_t x3,
360c76d4239SHadi Asyrafi 			 u_register_t x4,
361c76d4239SHadi Asyrafi 			 void *cookie,
362c76d4239SHadi Asyrafi 			 void *handle,
363c76d4239SHadi Asyrafi 			 u_register_t flags)
364c76d4239SHadi Asyrafi {
36513d33d52SHadi Asyrafi 	uint32_t val = 0;
366c76d4239SHadi Asyrafi 	uint32_t status = INTEL_SIP_SMC_STATUS_OK;
367c76d4239SHadi Asyrafi 	uint32_t completed_addr[3];
368c76d4239SHadi Asyrafi 	uint32_t count = 0;
369c76d4239SHadi Asyrafi 
370c76d4239SHadi Asyrafi 	switch (smc_fid) {
371c76d4239SHadi Asyrafi 	case SIP_SVC_UID:
372c76d4239SHadi Asyrafi 		/* Return UID to the caller */
373c76d4239SHadi Asyrafi 		SMC_UUID_RET(handle, intl_svc_uid);
37413d33d52SHadi Asyrafi 
375c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE:
376*dfdd38c2SHadi Asyrafi 		status = intel_mailbox_fpga_config_isdone(x1);
377c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
37813d33d52SHadi Asyrafi 
379c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM:
380c76d4239SHadi Asyrafi 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
381c76d4239SHadi Asyrafi 			INTEL_SIP_SMC_FPGA_CONFIG_ADDR,
382c76d4239SHadi Asyrafi 			INTEL_SIP_SMC_FPGA_CONFIG_SIZE -
383c76d4239SHadi Asyrafi 				INTEL_SIP_SMC_FPGA_CONFIG_ADDR);
38413d33d52SHadi Asyrafi 
385c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_START:
386c76d4239SHadi Asyrafi 		status = intel_fpga_config_start(x1);
387c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
38813d33d52SHadi Asyrafi 
389c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_WRITE:
390c76d4239SHadi Asyrafi 		status = intel_fpga_config_write(x1, x2);
391c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
39213d33d52SHadi Asyrafi 
393c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE:
394c76d4239SHadi Asyrafi 		status = intel_fpga_config_completed_write(completed_addr,
395c76d4239SHadi Asyrafi 								&count);
396c76d4239SHadi Asyrafi 		switch (count) {
397c76d4239SHadi Asyrafi 		case 1:
398c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
399c76d4239SHadi Asyrafi 				completed_addr[0], 0, 0);
40013d33d52SHadi Asyrafi 
401c76d4239SHadi Asyrafi 		case 2:
402c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
403c76d4239SHadi Asyrafi 				completed_addr[0],
404c76d4239SHadi Asyrafi 				completed_addr[1], 0);
40513d33d52SHadi Asyrafi 
406c76d4239SHadi Asyrafi 		case 3:
407c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
408c76d4239SHadi Asyrafi 				completed_addr[0],
409c76d4239SHadi Asyrafi 				completed_addr[1],
410c76d4239SHadi Asyrafi 				completed_addr[2]);
41113d33d52SHadi Asyrafi 
412c76d4239SHadi Asyrafi 		case 0:
413c76d4239SHadi Asyrafi 			SMC_RET4(handle, status, 0, 0, 0);
41413d33d52SHadi Asyrafi 
415c76d4239SHadi Asyrafi 		default:
416cefb37ebSTien Hock, Loh 			mailbox_clear_response();
417c76d4239SHadi Asyrafi 			SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR);
418c76d4239SHadi Asyrafi 		}
41913d33d52SHadi Asyrafi 
42013d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_READ:
42113d33d52SHadi Asyrafi 		status = intel_secure_reg_read(x1, &val);
42213d33d52SHadi Asyrafi 		SMC_RET3(handle, status, val, x1);
42313d33d52SHadi Asyrafi 
42413d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_WRITE:
42513d33d52SHadi Asyrafi 		status = intel_secure_reg_write(x1, (uint32_t)x2, &val);
42613d33d52SHadi Asyrafi 		SMC_RET3(handle, status, val, x1);
42713d33d52SHadi Asyrafi 
42813d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_UPDATE:
42913d33d52SHadi Asyrafi 		status = intel_secure_reg_update(x1, (uint32_t)x2,
43013d33d52SHadi Asyrafi 						 (uint32_t)x3, &val);
43113d33d52SHadi Asyrafi 		SMC_RET3(handle, status, val, x1);
432c76d4239SHadi Asyrafi 
433c76d4239SHadi Asyrafi 	default:
434c76d4239SHadi Asyrafi 		return socfpga_sip_handler(smc_fid, x1, x2, x3, x4,
435c76d4239SHadi Asyrafi 			cookie, handle, flags);
436c76d4239SHadi Asyrafi 	}
437c76d4239SHadi Asyrafi }
438c76d4239SHadi Asyrafi 
439c76d4239SHadi Asyrafi DECLARE_RT_SVC(
440c76d4239SHadi Asyrafi 	socfpga_sip_svc,
441c76d4239SHadi Asyrafi 	OEN_SIP_START,
442c76d4239SHadi Asyrafi 	OEN_SIP_END,
443c76d4239SHadi Asyrafi 	SMC_TYPE_FAST,
444c76d4239SHadi Asyrafi 	NULL,
445c76d4239SHadi Asyrafi 	sip_smc_handler
446c76d4239SHadi Asyrafi );
447c76d4239SHadi Asyrafi 
448c76d4239SHadi Asyrafi DECLARE_RT_SVC(
449c76d4239SHadi Asyrafi 	socfpga_sip_svc_std,
450c76d4239SHadi Asyrafi 	OEN_SIP_START,
451c76d4239SHadi Asyrafi 	OEN_SIP_END,
452c76d4239SHadi Asyrafi 	SMC_TYPE_YIELD,
453c76d4239SHadi Asyrafi 	NULL,
454c76d4239SHadi Asyrafi 	sip_smc_handler
455c76d4239SHadi Asyrafi );
456