xref: /rk3399_ARM-atf/plat/intel/soc/common/socfpga_sip_svc.c (revision d6ae69c8c69016d05d64752538aad53f319b88a2)
1c76d4239SHadi Asyrafi /*
26197dc98SJit Loon Lim  * Copyright (c) 2019-2023, ARM Limited and Contributors. All rights reserved.
3c76d4239SHadi Asyrafi  *
4c76d4239SHadi Asyrafi  * SPDX-License-Identifier: BSD-3-Clause
5c76d4239SHadi Asyrafi  */
6c76d4239SHadi Asyrafi 
7c76d4239SHadi Asyrafi #include <assert.h>
8c76d4239SHadi Asyrafi #include <common/debug.h>
9c76d4239SHadi Asyrafi #include <common/runtime_svc.h>
1013d33d52SHadi Asyrafi #include <lib/mmio.h>
11c76d4239SHadi Asyrafi #include <tools_share/uuid.h>
12c76d4239SHadi Asyrafi 
13286b96f4SSieu Mun Tang #include "socfpga_fcs.h"
14c76d4239SHadi Asyrafi #include "socfpga_mailbox.h"
156197dc98SJit Loon Lim #include "socfpga_plat_def.h"
169c8f3af5SHadi Asyrafi #include "socfpga_reset_manager.h"
17d25041bfSHadi Asyrafi #include "socfpga_sip_svc.h"
186197dc98SJit Loon Lim #include "socfpga_system_manager.h"
19c76d4239SHadi Asyrafi 
20c76d4239SHadi Asyrafi /* Total buffer the driver can hold */
21c76d4239SHadi Asyrafi #define FPGA_CONFIG_BUFFER_SIZE 4
22c76d4239SHadi Asyrafi 
23673afd6fSSieu Mun Tang static config_type request_type = NO_REQUEST;
24aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static int current_block, current_buffer;
25ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi static int read_block, max_blocks;
26aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t send_id, rcv_id;
27aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t bytes_per_block, blocks_submitted;
28276a4366SSieu Mun Tang static bool bridge_disable;
29c76d4239SHadi Asyrafi 
30984e236eSSieu Mun Tang /* RSU static variables */
3144eb782eSChee Hong Ang static uint32_t rsu_dcmf_ver[4] = {0};
32984e236eSSieu Mun Tang static uint16_t rsu_dcmf_stat[4] = {0};
33673afd6fSSieu Mun Tang static uint32_t rsu_max_retry;
34c76d4239SHadi Asyrafi 
35c76d4239SHadi Asyrafi /*  SiP Service UUID */
36c76d4239SHadi Asyrafi DEFINE_SVC_UUID2(intl_svc_uid,
37c76d4239SHadi Asyrafi 		0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a,
38c76d4239SHadi Asyrafi 		0xfa, 0x88, 0x88, 0x17, 0x68, 0x81);
39c76d4239SHadi Asyrafi 
40e5ebe87bSHadi Asyrafi static uint64_t socfpga_sip_handler(uint32_t smc_fid,
41c76d4239SHadi Asyrafi 				   uint64_t x1,
42c76d4239SHadi Asyrafi 				   uint64_t x2,
43c76d4239SHadi Asyrafi 				   uint64_t x3,
44c76d4239SHadi Asyrafi 				   uint64_t x4,
45c76d4239SHadi Asyrafi 				   void *cookie,
46c76d4239SHadi Asyrafi 				   void *handle,
47c76d4239SHadi Asyrafi 				   uint64_t flags)
48c76d4239SHadi Asyrafi {
49c76d4239SHadi Asyrafi 	ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid);
50c76d4239SHadi Asyrafi 	SMC_RET1(handle, SMC_UNK);
51c76d4239SHadi Asyrafi }
52c76d4239SHadi Asyrafi 
53c76d4239SHadi Asyrafi struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE];
54c76d4239SHadi Asyrafi 
557c58fd4eSHadi Asyrafi static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer)
56c76d4239SHadi Asyrafi {
57ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi 	uint32_t args[3];
58c76d4239SHadi Asyrafi 
59c76d4239SHadi Asyrafi 	while (max_blocks > 0 && buffer->size > buffer->size_written) {
60c76d4239SHadi Asyrafi 		args[0] = (1<<8);
61c76d4239SHadi Asyrafi 		args[1] = buffer->addr + buffer->size_written;
627c58fd4eSHadi Asyrafi 		if (buffer->size - buffer->size_written <= bytes_per_block) {
63c76d4239SHadi Asyrafi 			args[2] = buffer->size - buffer->size_written;
64c76d4239SHadi Asyrafi 			current_buffer++;
65c76d4239SHadi Asyrafi 			current_buffer %= FPGA_CONFIG_BUFFER_SIZE;
66581182c1SSieu Mun Tang 		} else {
67c76d4239SHadi Asyrafi 			args[2] = bytes_per_block;
68581182c1SSieu Mun Tang 		}
697c58fd4eSHadi Asyrafi 
707c58fd4eSHadi Asyrafi 		buffer->size_written += args[2];
71aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		mailbox_send_cmd_async(&send_id, MBOX_RECONFIG_DATA, args,
72d57318b7SAbdul Halim, Muhammad Hadi Asyrafi 					3U, CMD_INDIRECT);
737c58fd4eSHadi Asyrafi 
74c76d4239SHadi Asyrafi 		buffer->subblocks_sent++;
75c76d4239SHadi Asyrafi 		max_blocks--;
76c76d4239SHadi Asyrafi 	}
777c58fd4eSHadi Asyrafi 
787c58fd4eSHadi Asyrafi 	return !max_blocks;
79c76d4239SHadi Asyrafi }
80c76d4239SHadi Asyrafi 
81c76d4239SHadi Asyrafi static int intel_fpga_sdm_write_all(void)
82c76d4239SHadi Asyrafi {
83581182c1SSieu Mun Tang 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
847c58fd4eSHadi Asyrafi 		if (intel_fpga_sdm_write_buffer(
85581182c1SSieu Mun Tang 			&fpga_config_buffers[current_buffer])) {
867c58fd4eSHadi Asyrafi 			break;
87581182c1SSieu Mun Tang 		}
88581182c1SSieu Mun Tang 	}
89c76d4239SHadi Asyrafi 	return 0;
90c76d4239SHadi Asyrafi }
91c76d4239SHadi Asyrafi 
92673afd6fSSieu Mun Tang static uint32_t intel_mailbox_fpga_config_isdone(void)
93c76d4239SHadi Asyrafi {
94dfdd38c2SHadi Asyrafi 	uint32_t ret;
95dfdd38c2SHadi Asyrafi 
96673afd6fSSieu Mun Tang 	switch (request_type) {
97673afd6fSSieu Mun Tang 	case RECONFIGURATION:
98673afd6fSSieu Mun Tang 		ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS,
99673afd6fSSieu Mun Tang 							true);
100673afd6fSSieu Mun Tang 		break;
101673afd6fSSieu Mun Tang 	case BITSTREAM_AUTH:
102673afd6fSSieu Mun Tang 		ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS,
103673afd6fSSieu Mun Tang 							false);
104673afd6fSSieu Mun Tang 		break;
105673afd6fSSieu Mun Tang 	default:
106673afd6fSSieu Mun Tang 		ret = intel_mailbox_get_config_status(MBOX_CONFIG_STATUS,
107673afd6fSSieu Mun Tang 							false);
108673afd6fSSieu Mun Tang 		break;
10952cf9c2cSKris Chaplin 	}
1107c58fd4eSHadi Asyrafi 
111e40910e2SAbdul Halim, Muhammad Hadi Asyrafi 	if (ret != 0U) {
11252cf9c2cSKris Chaplin 		if (ret == MBOX_CFGSTAT_STATE_CONFIG) {
1137c58fd4eSHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_BUSY;
11452cf9c2cSKris Chaplin 		} else {
115673afd6fSSieu Mun Tang 			request_type = NO_REQUEST;
1167c58fd4eSHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_ERROR;
1177c58fd4eSHadi Asyrafi 		}
11852cf9c2cSKris Chaplin 	}
1197c58fd4eSHadi Asyrafi 
120673afd6fSSieu Mun Tang 	if (bridge_disable != 0U) {
12111f4f030SSieu Mun Tang 		socfpga_bridges_enable(~0);	/* Enable bridge */
122276a4366SSieu Mun Tang 		bridge_disable = false;
1239c8f3af5SHadi Asyrafi 	}
124673afd6fSSieu Mun Tang 	request_type = NO_REQUEST;
1259c8f3af5SHadi Asyrafi 
1267c58fd4eSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
127c76d4239SHadi Asyrafi }
128c76d4239SHadi Asyrafi 
129c76d4239SHadi Asyrafi static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed)
130c76d4239SHadi Asyrafi {
131c76d4239SHadi Asyrafi 	int i;
132c76d4239SHadi Asyrafi 
133c76d4239SHadi Asyrafi 	for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
134c76d4239SHadi Asyrafi 		if (fpga_config_buffers[i].block_number == current_block) {
135c76d4239SHadi Asyrafi 			fpga_config_buffers[i].subblocks_sent--;
136c76d4239SHadi Asyrafi 			if (fpga_config_buffers[i].subblocks_sent == 0
137c76d4239SHadi Asyrafi 			&& fpga_config_buffers[i].size <=
138c76d4239SHadi Asyrafi 			fpga_config_buffers[i].size_written) {
139c76d4239SHadi Asyrafi 				fpga_config_buffers[i].write_requested = 0;
140c76d4239SHadi Asyrafi 				current_block++;
141c76d4239SHadi Asyrafi 				*buffer_addr_completed =
142c76d4239SHadi Asyrafi 					fpga_config_buffers[i].addr;
143c76d4239SHadi Asyrafi 				return 0;
144c76d4239SHadi Asyrafi 			}
145c76d4239SHadi Asyrafi 		}
146c76d4239SHadi Asyrafi 	}
147c76d4239SHadi Asyrafi 
148c76d4239SHadi Asyrafi 	return -1;
149c76d4239SHadi Asyrafi }
150c76d4239SHadi Asyrafi 
151e5ebe87bSHadi Asyrafi static int intel_fpga_config_completed_write(uint32_t *completed_addr,
152aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 					uint32_t *count, uint32_t *job_id)
153c76d4239SHadi Asyrafi {
154c76d4239SHadi Asyrafi 	uint32_t resp[5];
155a250c04bSSieu Mun Tang 	unsigned int resp_len = ARRAY_SIZE(resp);
156a250c04bSSieu Mun Tang 	int status = INTEL_SIP_SMC_STATUS_OK;
157c76d4239SHadi Asyrafi 	int all_completed = 1;
158a250c04bSSieu Mun Tang 	*count = 0;
159c76d4239SHadi Asyrafi 
160cefb37ebSTien Hock, Loh 	while (*count < 3) {
161c76d4239SHadi Asyrafi 
162a250c04bSSieu Mun Tang 		status = mailbox_read_response(job_id,
163a250c04bSSieu Mun Tang 				resp, &resp_len);
164c76d4239SHadi Asyrafi 
165286b96f4SSieu Mun Tang 		if (status < 0) {
166cefb37ebSTien Hock, Loh 			break;
167286b96f4SSieu Mun Tang 		}
168c76d4239SHadi Asyrafi 
169c76d4239SHadi Asyrafi 		max_blocks++;
170cefb37ebSTien Hock, Loh 
171c76d4239SHadi Asyrafi 		if (mark_last_buffer_xfer_completed(
172286b96f4SSieu Mun Tang 			&completed_addr[*count]) == 0) {
173c76d4239SHadi Asyrafi 			*count = *count + 1;
174286b96f4SSieu Mun Tang 		} else {
175c76d4239SHadi Asyrafi 			break;
176c76d4239SHadi Asyrafi 		}
177286b96f4SSieu Mun Tang 	}
178c76d4239SHadi Asyrafi 
179c76d4239SHadi Asyrafi 	if (*count <= 0) {
180286b96f4SSieu Mun Tang 		if (status != MBOX_NO_RESPONSE &&
181286b96f4SSieu Mun Tang 			status != MBOX_TIMEOUT && resp_len != 0) {
182cefb37ebSTien Hock, Loh 			mailbox_clear_response();
183673afd6fSSieu Mun Tang 			request_type = NO_REQUEST;
184c76d4239SHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_ERROR;
185c76d4239SHadi Asyrafi 		}
186c76d4239SHadi Asyrafi 
187c76d4239SHadi Asyrafi 		*count = 0;
188c76d4239SHadi Asyrafi 	}
189c76d4239SHadi Asyrafi 
190c76d4239SHadi Asyrafi 	intel_fpga_sdm_write_all();
191c76d4239SHadi Asyrafi 
192581182c1SSieu Mun Tang 	if (*count > 0) {
193c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_OK;
194581182c1SSieu Mun Tang 	} else if (*count == 0) {
195c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_BUSY;
196581182c1SSieu Mun Tang 	}
197c76d4239SHadi Asyrafi 
198c76d4239SHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
199c76d4239SHadi Asyrafi 		if (fpga_config_buffers[i].write_requested != 0) {
200c76d4239SHadi Asyrafi 			all_completed = 0;
201c76d4239SHadi Asyrafi 			break;
202c76d4239SHadi Asyrafi 		}
203c76d4239SHadi Asyrafi 	}
204c76d4239SHadi Asyrafi 
205581182c1SSieu Mun Tang 	if (all_completed == 1) {
206c76d4239SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_OK;
207581182c1SSieu Mun Tang 	}
208c76d4239SHadi Asyrafi 
209c76d4239SHadi Asyrafi 	return status;
210c76d4239SHadi Asyrafi }
211c76d4239SHadi Asyrafi 
212276a4366SSieu Mun Tang static int intel_fpga_config_start(uint32_t flag)
213c76d4239SHadi Asyrafi {
214a250c04bSSieu Mun Tang 	uint32_t argument = 0x1;
215c76d4239SHadi Asyrafi 	uint32_t response[3];
216c76d4239SHadi Asyrafi 	int status = 0;
217a250c04bSSieu Mun Tang 	unsigned int size = 0;
218a250c04bSSieu Mun Tang 	unsigned int resp_len = ARRAY_SIZE(response);
219c76d4239SHadi Asyrafi 
220673afd6fSSieu Mun Tang 	request_type = RECONFIGURATION;
221673afd6fSSieu Mun Tang 
222276a4366SSieu Mun Tang 	if (!CONFIG_TEST_FLAG(flag, PARTIAL_CONFIG)) {
223276a4366SSieu Mun Tang 		bridge_disable = true;
224276a4366SSieu Mun Tang 	}
225276a4366SSieu Mun Tang 
226276a4366SSieu Mun Tang 	if (CONFIG_TEST_FLAG(flag, AUTHENTICATION)) {
227276a4366SSieu Mun Tang 		size = 1;
228276a4366SSieu Mun Tang 		bridge_disable = false;
229673afd6fSSieu Mun Tang 		request_type = BITSTREAM_AUTH;
230ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi 	}
2319c8f3af5SHadi Asyrafi 
232cefb37ebSTien Hock, Loh 	mailbox_clear_response();
233cefb37ebSTien Hock, Loh 
234a250c04bSSieu Mun Tang 	mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_CANCEL, NULL, 0U,
235a250c04bSSieu Mun Tang 			CMD_CASUAL, NULL, NULL);
236cefb37ebSTien Hock, Loh 
237a250c04bSSieu Mun Tang 	status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_RECONFIG, &argument, size,
238a250c04bSSieu Mun Tang 			CMD_CASUAL, response, &resp_len);
239c76d4239SHadi Asyrafi 
240e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 	if (status < 0) {
241276a4366SSieu Mun Tang 		bridge_disable = false;
242673afd6fSSieu Mun Tang 		request_type = NO_REQUEST;
243e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
244e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 	}
245c76d4239SHadi Asyrafi 
246c76d4239SHadi Asyrafi 	max_blocks = response[0];
247c76d4239SHadi Asyrafi 	bytes_per_block = response[1];
248c76d4239SHadi Asyrafi 
249c76d4239SHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
250c76d4239SHadi Asyrafi 		fpga_config_buffers[i].size = 0;
251c76d4239SHadi Asyrafi 		fpga_config_buffers[i].size_written = 0;
252c76d4239SHadi Asyrafi 		fpga_config_buffers[i].addr = 0;
253c76d4239SHadi Asyrafi 		fpga_config_buffers[i].write_requested = 0;
254c76d4239SHadi Asyrafi 		fpga_config_buffers[i].block_number = 0;
255c76d4239SHadi Asyrafi 		fpga_config_buffers[i].subblocks_sent = 0;
256c76d4239SHadi Asyrafi 	}
257c76d4239SHadi Asyrafi 
258c76d4239SHadi Asyrafi 	blocks_submitted = 0;
259c76d4239SHadi Asyrafi 	current_block = 0;
260cefb37ebSTien Hock, Loh 	read_block = 0;
261c76d4239SHadi Asyrafi 	current_buffer = 0;
262c76d4239SHadi Asyrafi 
263276a4366SSieu Mun Tang 	/* Disable bridge on full reconfiguration */
264276a4366SSieu Mun Tang 	if (bridge_disable) {
26511f4f030SSieu Mun Tang 		socfpga_bridges_disable(~0);
2669c8f3af5SHadi Asyrafi 	}
2679c8f3af5SHadi Asyrafi 
268e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
269c76d4239SHadi Asyrafi }
270c76d4239SHadi Asyrafi 
2717c58fd4eSHadi Asyrafi static bool is_fpga_config_buffer_full(void)
2727c58fd4eSHadi Asyrafi {
273581182c1SSieu Mun Tang 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
274581182c1SSieu Mun Tang 		if (!fpga_config_buffers[i].write_requested) {
2757c58fd4eSHadi Asyrafi 			return false;
276581182c1SSieu Mun Tang 		}
277581182c1SSieu Mun Tang 	}
2787c58fd4eSHadi Asyrafi 	return true;
2797c58fd4eSHadi Asyrafi }
2807c58fd4eSHadi Asyrafi 
281aad868b4SAbdul Halim, Muhammad Hadi Asyrafi bool is_address_in_ddr_range(uint64_t addr, uint64_t size)
2827c58fd4eSHadi Asyrafi {
283f4aaa9fdSSieu Mun Tang 	uint128_t dram_max_sz = (uint128_t)DRAM_BASE + (uint128_t)DRAM_SIZE;
284f4aaa9fdSSieu Mun Tang 	uint128_t dram_region_end = (uint128_t)addr + (uint128_t)size;
285f4aaa9fdSSieu Mun Tang 
28612d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 	if (!addr && !size) {
28712d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 		return true;
28812d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 	}
289581182c1SSieu Mun Tang 	if (size > (UINT64_MAX - addr)) {
2907c58fd4eSHadi Asyrafi 		return false;
291581182c1SSieu Mun Tang 	}
292581182c1SSieu Mun Tang 	if (addr < BL31_LIMIT) {
2931a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return false;
294581182c1SSieu Mun Tang 	}
295f4aaa9fdSSieu Mun Tang 	if (dram_region_end > dram_max_sz) {
2961a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return false;
297581182c1SSieu Mun Tang 	}
2981a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
2991a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	return true;
3007c58fd4eSHadi Asyrafi }
301c76d4239SHadi Asyrafi 
302e5ebe87bSHadi Asyrafi static uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size)
303c76d4239SHadi Asyrafi {
3047c58fd4eSHadi Asyrafi 	int i;
305c76d4239SHadi Asyrafi 
3067c58fd4eSHadi Asyrafi 	intel_fpga_sdm_write_all();
307c76d4239SHadi Asyrafi 
3081a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	if (!is_address_in_ddr_range(mem, size) ||
309ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 		is_fpga_config_buffer_full()) {
3107c58fd4eSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_REJECTED;
311ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 	}
312c76d4239SHadi Asyrafi 
313c76d4239SHadi Asyrafi 	for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
3147c58fd4eSHadi Asyrafi 		int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE;
3157c58fd4eSHadi Asyrafi 
3167c58fd4eSHadi Asyrafi 		if (!fpga_config_buffers[j].write_requested) {
3177c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].addr = mem;
3187c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].size = size;
3197c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].size_written = 0;
3207c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].write_requested = 1;
3217c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].block_number =
322c76d4239SHadi Asyrafi 				blocks_submitted++;
3237c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].subblocks_sent = 0;
324c76d4239SHadi Asyrafi 			break;
325c76d4239SHadi Asyrafi 		}
326c76d4239SHadi Asyrafi 	}
327c76d4239SHadi Asyrafi 
328ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 	if (is_fpga_config_buffer_full()) {
3297c58fd4eSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_BUSY;
330ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 	}
331c76d4239SHadi Asyrafi 
3327c58fd4eSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
333c76d4239SHadi Asyrafi }
334c76d4239SHadi Asyrafi 
33513d33d52SHadi Asyrafi static int is_out_of_sec_range(uint64_t reg_addr)
33613d33d52SHadi Asyrafi {
3377e954dfcSSiew Chin Lim #if DEBUG
3387e954dfcSSiew Chin Lim 	return 0;
3397e954dfcSSiew Chin Lim #endif
3407e954dfcSSiew Chin Lim 
3418e59b9f4SJit Loon Lim #if PLATFORM_MODEL != PLAT_SOCFPGA_AGILEX5
34213d33d52SHadi Asyrafi 	switch (reg_addr) {
34313d33d52SHadi Asyrafi 	case(0xF8011100):	/* ECCCTRL1 */
34413d33d52SHadi Asyrafi 	case(0xF8011104):	/* ECCCTRL2 */
34513d33d52SHadi Asyrafi 	case(0xF8011110):	/* ERRINTEN */
34613d33d52SHadi Asyrafi 	case(0xF8011114):	/* ERRINTENS */
34713d33d52SHadi Asyrafi 	case(0xF8011118):	/* ERRINTENR */
34813d33d52SHadi Asyrafi 	case(0xF801111C):	/* INTMODE */
34913d33d52SHadi Asyrafi 	case(0xF8011120):	/* INTSTAT */
35013d33d52SHadi Asyrafi 	case(0xF8011124):	/* DIAGINTTEST */
35113d33d52SHadi Asyrafi 	case(0xF801112C):	/* DERRADDRA */
3524687021dSSieu Mun Tang 	case(0xFA000000):	/* SMMU SCR0 */
3534687021dSSieu Mun Tang 	case(0xFA000004):	/* SMMU SCR1 */
3544687021dSSieu Mun Tang 	case(0xFA000400):	/* SMMU NSCR0 */
3554687021dSSieu Mun Tang 	case(0xFA004000):	/* SMMU SSD0_REG */
3564687021dSSieu Mun Tang 	case(0xFA000820):	/* SMMU SMR8 */
3574687021dSSieu Mun Tang 	case(0xFA000c20):	/* SMMU SCR8 */
3584687021dSSieu Mun Tang 	case(0xFA028000):	/* SMMU CB8_SCTRL */
3594687021dSSieu Mun Tang 	case(0xFA001020):	/* SMMU CBAR8 */
3604687021dSSieu Mun Tang 	case(0xFA028030):	/* SMMU TCR_LPAE */
3614687021dSSieu Mun Tang 	case(0xFA028020):	/* SMMU CB8_TTBR0_LOW */
3624687021dSSieu Mun Tang 	case(0xFA028024):	/* SMMU CB8_PRRR_HIGH */
3634687021dSSieu Mun Tang 	case(0xFA028038):	/* SMMU CB8_PRRR_MIR0 */
3644687021dSSieu Mun Tang 	case(0xFA02803C):	/* SMMU CB8_PRRR_MIR1 */
3654687021dSSieu Mun Tang 	case(0xFA028010):	/* SMMU_CB8)TCR2 */
3664687021dSSieu Mun Tang 	case(0xFFD080A4):	/* SDM SMMU STREAM ID REG */
3674687021dSSieu Mun Tang 	case(0xFA001820):	/* SMMU_CBA2R8 */
3684687021dSSieu Mun Tang 	case(0xFA000074):	/* SMMU_STLBGSTATUS */
3694687021dSSieu Mun Tang 	case(0xFA0287F4):	/* SMMU_CB8_TLBSTATUS */
3704687021dSSieu Mun Tang 	case(0xFA000060):	/* SMMU_STLBIALL */
3714687021dSSieu Mun Tang 	case(0xFA000070):	/* SMMU_STLBGSYNC */
3724687021dSSieu Mun Tang 	case(0xFA028618):	/* CB8_TLBALL */
3734687021dSSieu Mun Tang 	case(0xFA0287F0):	/* CB8_TLBSYNC */
37413d33d52SHadi Asyrafi 	case(0xFFD12028):	/* SDMMCGRP_CTRL */
37513d33d52SHadi Asyrafi 	case(0xFFD12044):	/* EMAC0 */
37613d33d52SHadi Asyrafi 	case(0xFFD12048):	/* EMAC1 */
37713d33d52SHadi Asyrafi 	case(0xFFD1204C):	/* EMAC2 */
37813d33d52SHadi Asyrafi 	case(0xFFD12090):	/* ECC_INT_MASK_VALUE */
37913d33d52SHadi Asyrafi 	case(0xFFD12094):	/* ECC_INT_MASK_SET */
38013d33d52SHadi Asyrafi 	case(0xFFD12098):	/* ECC_INT_MASK_CLEAR */
38113d33d52SHadi Asyrafi 	case(0xFFD1209C):	/* ECC_INTSTATUS_SERR */
38213d33d52SHadi Asyrafi 	case(0xFFD120A0):	/* ECC_INTSTATUS_DERR */
38313d33d52SHadi Asyrafi 	case(0xFFD120C0):	/* NOC_TIMEOUT */
38413d33d52SHadi Asyrafi 	case(0xFFD120C4):	/* NOC_IDLEREQ_SET */
38513d33d52SHadi Asyrafi 	case(0xFFD120C8):	/* NOC_IDLEREQ_CLR */
38613d33d52SHadi Asyrafi 	case(0xFFD120D0):	/* NOC_IDLEACK */
38713d33d52SHadi Asyrafi 	case(0xFFD120D4):	/* NOC_IDLESTATUS */
38813d33d52SHadi Asyrafi 	case(0xFFD12200):	/* BOOT_SCRATCH_COLD0 */
38913d33d52SHadi Asyrafi 	case(0xFFD12204):	/* BOOT_SCRATCH_COLD1 */
39013d33d52SHadi Asyrafi 	case(0xFFD12220):	/* BOOT_SCRATCH_COLD8 */
39113d33d52SHadi Asyrafi 	case(0xFFD12224):	/* BOOT_SCRATCH_COLD9 */
39213d33d52SHadi Asyrafi 		return 0;
3938e59b9f4SJit Loon Lim #else
3948e59b9f4SJit Loon Lim 	switch (reg_addr) {
39513d33d52SHadi Asyrafi 
3968e59b9f4SJit Loon Lim 	case(0xF8011104):	/* ECCCTRL2 */
3978e59b9f4SJit Loon Lim 	case(0xFFD12028):	/* SDMMCGRP_CTRL */
3988e59b9f4SJit Loon Lim 	case(0xFFD120C4):	/* NOC_IDLEREQ_SET */
3998e59b9f4SJit Loon Lim 	case(0xFFD120C8):	/* NOC_IDLEREQ_CLR */
4008e59b9f4SJit Loon Lim 	case(0xFFD120D0):	/* NOC_IDLEACK */
4018e59b9f4SJit Loon Lim 
4028e59b9f4SJit Loon Lim 
4038e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(ECCCTRL1)):	/* ECCCTRL1 */
4048e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(ERRINTEN)):	/* ERRINTEN */
4058e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(ERRINTENS)):	/* ERRINTENS */
4068e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(ERRINTENR)):	/* ERRINTENR */
4078e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(INTMODE)):	/* INTMODE */
4088e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(INTSTAT)):	/* INTSTAT */
4098e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(DIAGINTTEST)):	/* DIAGINTTEST */
4108e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(DERRADDRA)):	/* DERRADDRA */
4118e59b9f4SJit Loon Lim 
4128e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(EMAC_0)):	/* EMAC0 */
4138e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(EMAC_1)):	/* EMAC1 */
4148e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(EMAC_2)):	/* EMAC2 */
4158e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(ECC_INTMASK_VALUE)):	/* ECC_INT_MASK_VALUE */
4168e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(ECC_INTMASK_SET)):	/* ECC_INT_MASK_SET */
4178e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(ECC_INTMASK_CLR)):	/* ECC_INT_MASK_CLEAR */
4188e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(ECC_INTMASK_SERR)):	/* ECC_INTSTATUS_SERR */
4198e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(ECC_INTMASK_DERR)):	/* ECC_INTSTATUS_DERR */
4208e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(NOC_TIMEOUT)):	/* NOC_TIMEOUT */
4218e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(NOC_IDLESTATUS)):	/* NOC_IDLESTATUS */
4228e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_0)):	/* BOOT_SCRATCH_COLD0 */
4238e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_1)):	/* BOOT_SCRATCH_COLD1 */
4248e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_8)):	/* BOOT_SCRATCH_COLD8 */
4258e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_9)):	/* BOOT_SCRATCH_COLD9 */
426*d6ae69c8SSieu Mun Tang #endif
4274d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(CTRL)):			/* ECC_QSPI_CTRL */
4284d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(ERRINTEN)):		/* ECC_QSPI_ERRINTEN */
4294d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(ERRINTENS)):		/* ECC_QSPI_ERRINTENS */
4304d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(ERRINTENR)):		/* ECC_QSPI_ERRINTENR */
4314d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(INTMODE)):		/* ECC_QSPI_INTMODE */
4324d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(ECC_ACCCTRL)):	/* ECC_QSPI_ECC_ACCCTRL */
4334d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(ECC_STARTACC)):	/* ECC_QSPI_ECC_STARTACC */
4344d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(ECC_WDCTRL)):		/* ECC_QSPI_ECC_WDCTRL */
4354d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(INTSTAT)):		/* ECC_QSPI_INTSTAT */
4364d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(INTTEST)):		/* ECC_QSPI_INTMODE */
4378e59b9f4SJit Loon Lim 		return 0;
438*d6ae69c8SSieu Mun Tang 
43913d33d52SHadi Asyrafi 	default:
44013d33d52SHadi Asyrafi 		break;
44113d33d52SHadi Asyrafi 	}
44213d33d52SHadi Asyrafi 
44313d33d52SHadi Asyrafi 	return -1;
44413d33d52SHadi Asyrafi }
44513d33d52SHadi Asyrafi 
44613d33d52SHadi Asyrafi /* Secure register access */
44713d33d52SHadi Asyrafi uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval)
44813d33d52SHadi Asyrafi {
449581182c1SSieu Mun Tang 	if (is_out_of_sec_range(reg_addr)) {
45013d33d52SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
451581182c1SSieu Mun Tang 	}
45213d33d52SHadi Asyrafi 
45313d33d52SHadi Asyrafi 	*retval = mmio_read_32(reg_addr);
45413d33d52SHadi Asyrafi 
45513d33d52SHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
45613d33d52SHadi Asyrafi }
45713d33d52SHadi Asyrafi 
45813d33d52SHadi Asyrafi uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val,
45913d33d52SHadi Asyrafi 				uint32_t *retval)
46013d33d52SHadi Asyrafi {
461581182c1SSieu Mun Tang 	if (is_out_of_sec_range(reg_addr)) {
46213d33d52SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
463581182c1SSieu Mun Tang 	}
46413d33d52SHadi Asyrafi 
4654d122e5fSJit Loon Lim 	switch (reg_addr) {
4664d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(INTSTAT)):		/* ECC_QSPI_INTSTAT */
4674d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(INTTEST)):		/* ECC_QSPI_INTMODE */
4684d122e5fSJit Loon Lim 		mmio_write_16(reg_addr, val);
4694d122e5fSJit Loon Lim 		break;
4704d122e5fSJit Loon Lim 	default:
47113d33d52SHadi Asyrafi 		mmio_write_32(reg_addr, val);
4724d122e5fSJit Loon Lim 		break;
4734d122e5fSJit Loon Lim 	}
47413d33d52SHadi Asyrafi 
47513d33d52SHadi Asyrafi 	return intel_secure_reg_read(reg_addr, retval);
47613d33d52SHadi Asyrafi }
47713d33d52SHadi Asyrafi 
47813d33d52SHadi Asyrafi uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask,
47913d33d52SHadi Asyrafi 				 uint32_t val, uint32_t *retval)
48013d33d52SHadi Asyrafi {
48113d33d52SHadi Asyrafi 	if (!intel_secure_reg_read(reg_addr, retval)) {
48213d33d52SHadi Asyrafi 		*retval &= ~mask;
483c9c07099SSiew Chin Lim 		*retval |= val & mask;
48413d33d52SHadi Asyrafi 		return intel_secure_reg_write(reg_addr, *retval, retval);
48513d33d52SHadi Asyrafi 	}
48613d33d52SHadi Asyrafi 
48713d33d52SHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_ERROR;
48813d33d52SHadi Asyrafi }
48913d33d52SHadi Asyrafi 
490e1f97d9cSHadi Asyrafi /* Intel Remote System Update (RSU) services */
491e1f97d9cSHadi Asyrafi uint64_t intel_rsu_update_address;
492e1f97d9cSHadi Asyrafi 
493d57318b7SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_status(uint64_t *respbuf, unsigned int respbuf_sz)
494e1f97d9cSHadi Asyrafi {
495581182c1SSieu Mun Tang 	if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) {
496960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
497581182c1SSieu Mun Tang 	}
498e1f97d9cSHadi Asyrafi 
499e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
500e1f97d9cSHadi Asyrafi }
501e1f97d9cSHadi Asyrafi 
502e3c3a48cSMahesh Rao uint32_t intel_rsu_update(uint64_t update_address)
503e1f97d9cSHadi Asyrafi {
504c418064eSJit Loon Lim 	if (update_address > SIZE_MAX) {
505c418064eSJit Loon Lim 		return INTEL_SIP_SMC_STATUS_REJECTED;
506c418064eSJit Loon Lim 	}
507c418064eSJit Loon Lim 
508e1f97d9cSHadi Asyrafi 	intel_rsu_update_address = update_address;
509e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
510e1f97d9cSHadi Asyrafi }
511e1f97d9cSHadi Asyrafi 
512ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_notify(uint32_t execution_stage)
513e1f97d9cSHadi Asyrafi {
514581182c1SSieu Mun Tang 	if (mailbox_hps_stage_notify(execution_stage) < 0) {
515960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
516581182c1SSieu Mun Tang 	}
517e1f97d9cSHadi Asyrafi 
518e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
519e1f97d9cSHadi Asyrafi }
520e1f97d9cSHadi Asyrafi 
521e1f97d9cSHadi Asyrafi static uint32_t intel_rsu_retry_counter(uint32_t *respbuf, uint32_t respbuf_sz,
522e1f97d9cSHadi Asyrafi 					uint32_t *ret_stat)
523e1f97d9cSHadi Asyrafi {
524581182c1SSieu Mun Tang 	if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) {
525960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
526581182c1SSieu Mun Tang 	}
527e1f97d9cSHadi Asyrafi 
528e1f97d9cSHadi Asyrafi 	*ret_stat = respbuf[8];
529e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
530e1f97d9cSHadi Asyrafi }
531e1f97d9cSHadi Asyrafi 
53244eb782eSChee Hong Ang static uint32_t intel_rsu_copy_dcmf_version(uint64_t dcmf_ver_1_0,
53344eb782eSChee Hong Ang 					    uint64_t dcmf_ver_3_2)
53444eb782eSChee Hong Ang {
53544eb782eSChee Hong Ang 	rsu_dcmf_ver[0] = dcmf_ver_1_0;
53644eb782eSChee Hong Ang 	rsu_dcmf_ver[1] = dcmf_ver_1_0 >> 32;
53744eb782eSChee Hong Ang 	rsu_dcmf_ver[2] = dcmf_ver_3_2;
53844eb782eSChee Hong Ang 	rsu_dcmf_ver[3] = dcmf_ver_3_2 >> 32;
53944eb782eSChee Hong Ang 
54044eb782eSChee Hong Ang 	return INTEL_SIP_SMC_STATUS_OK;
54144eb782eSChee Hong Ang }
54244eb782eSChee Hong Ang 
543984e236eSSieu Mun Tang static uint32_t intel_rsu_copy_dcmf_status(uint64_t dcmf_stat)
544984e236eSSieu Mun Tang {
545984e236eSSieu Mun Tang 	rsu_dcmf_stat[0] = 0xFFFF & (dcmf_stat >> (0 * 16));
546984e236eSSieu Mun Tang 	rsu_dcmf_stat[1] = 0xFFFF & (dcmf_stat >> (1 * 16));
547984e236eSSieu Mun Tang 	rsu_dcmf_stat[2] = 0xFFFF & (dcmf_stat >> (2 * 16));
548984e236eSSieu Mun Tang 	rsu_dcmf_stat[3] = 0xFFFF & (dcmf_stat >> (3 * 16));
549984e236eSSieu Mun Tang 
550984e236eSSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
551984e236eSSieu Mun Tang }
552984e236eSSieu Mun Tang 
55352cf9c2cSKris Chaplin /* Intel HWMON services */
55452cf9c2cSKris Chaplin static uint32_t intel_hwmon_readtemp(uint32_t chan, uint32_t *retval)
55552cf9c2cSKris Chaplin {
55652cf9c2cSKris Chaplin 	if (mailbox_hwmon_readtemp(chan, retval) < 0) {
55752cf9c2cSKris Chaplin 		return INTEL_SIP_SMC_STATUS_ERROR;
55852cf9c2cSKris Chaplin 	}
55952cf9c2cSKris Chaplin 
56052cf9c2cSKris Chaplin 	return INTEL_SIP_SMC_STATUS_OK;
56152cf9c2cSKris Chaplin }
56252cf9c2cSKris Chaplin 
56352cf9c2cSKris Chaplin static uint32_t intel_hwmon_readvolt(uint32_t chan, uint32_t *retval)
56452cf9c2cSKris Chaplin {
56552cf9c2cSKris Chaplin 	if (mailbox_hwmon_readvolt(chan, retval) < 0) {
56652cf9c2cSKris Chaplin 		return INTEL_SIP_SMC_STATUS_ERROR;
56752cf9c2cSKris Chaplin 	}
56852cf9c2cSKris Chaplin 
56952cf9c2cSKris Chaplin 	return INTEL_SIP_SMC_STATUS_OK;
57052cf9c2cSKris Chaplin }
57152cf9c2cSKris Chaplin 
5720c5d62adSHadi Asyrafi /* Mailbox services */
573c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_smc_fw_version(uint32_t *fw_version)
574c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi {
575c026dfe3SSieu Mun Tang 	int status;
576c026dfe3SSieu Mun Tang 	unsigned int resp_len = CONFIG_STATUS_WORD_SIZE;
577c026dfe3SSieu Mun Tang 	uint32_t resp_data[CONFIG_STATUS_WORD_SIZE] = {0U};
578c026dfe3SSieu Mun Tang 
579c026dfe3SSieu Mun Tang 	status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CONFIG_STATUS, NULL, 0U,
580c026dfe3SSieu Mun Tang 			CMD_CASUAL, resp_data, &resp_len);
581c026dfe3SSieu Mun Tang 
582c026dfe3SSieu Mun Tang 	if (status < 0) {
583c026dfe3SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
584c026dfe3SSieu Mun Tang 	}
585c026dfe3SSieu Mun Tang 
586c026dfe3SSieu Mun Tang 	if (resp_len <= CONFIG_STATUS_FW_VER_OFFSET) {
587c026dfe3SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
588c026dfe3SSieu Mun Tang 	}
589c026dfe3SSieu Mun Tang 
590c026dfe3SSieu Mun Tang 	*fw_version = resp_data[CONFIG_STATUS_FW_VER_OFFSET] & CONFIG_STATUS_FW_VER_MASK;
591c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 
592c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
593c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi }
594c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 
595a250c04bSSieu Mun Tang static uint32_t intel_mbox_send_cmd(uint32_t cmd, uint32_t *args,
596ac097fdfSSieu Mun Tang 				unsigned int len, uint32_t urgent, uint64_t response,
597a250c04bSSieu Mun Tang 				unsigned int resp_len, int *mbox_status,
598a250c04bSSieu Mun Tang 				unsigned int *len_in_resp)
5990c5d62adSHadi Asyrafi {
6001a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	*len_in_resp = 0;
601651841f2SSieu Mun Tang 	*mbox_status = GENERIC_RESPONSE_ERROR;
6021a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
603581182c1SSieu Mun Tang 	if (!is_address_in_ddr_range((uint64_t)args, sizeof(uint32_t) * len)) {
6041a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_STATUS_REJECTED;
605581182c1SSieu Mun Tang 	}
6061a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
6070c5d62adSHadi Asyrafi 	int status = mailbox_send_cmd(MBOX_JOB_ID, cmd, args, len, urgent,
608ac097fdfSSieu Mun Tang 					(uint32_t *) response, &resp_len);
6090c5d62adSHadi Asyrafi 
6100c5d62adSHadi Asyrafi 	if (status < 0) {
6110c5d62adSHadi Asyrafi 		*mbox_status = -status;
6120c5d62adSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
6130c5d62adSHadi Asyrafi 	}
6140c5d62adSHadi Asyrafi 
6150c5d62adSHadi Asyrafi 	*mbox_status = 0;
616a250c04bSSieu Mun Tang 	*len_in_resp = resp_len;
617ac097fdfSSieu Mun Tang 
618ac097fdfSSieu Mun Tang 	flush_dcache_range(response, resp_len * MBOX_WORD_BYTE);
619ac097fdfSSieu Mun Tang 
6200c5d62adSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
6210c5d62adSHadi Asyrafi }
6220c5d62adSHadi Asyrafi 
62393a5b97eSSieu Mun Tang static int intel_smc_get_usercode(uint32_t *user_code)
62493a5b97eSSieu Mun Tang {
62593a5b97eSSieu Mun Tang 	int status;
62693a5b97eSSieu Mun Tang 	unsigned int resp_len = sizeof(user_code) / MBOX_WORD_BYTE;
62793a5b97eSSieu Mun Tang 
62893a5b97eSSieu Mun Tang 	status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_GET_USERCODE, NULL,
62993a5b97eSSieu Mun Tang 				0U, CMD_CASUAL, user_code, &resp_len);
63093a5b97eSSieu Mun Tang 
63193a5b97eSSieu Mun Tang 	if (status < 0) {
63293a5b97eSSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
63393a5b97eSSieu Mun Tang 	}
63493a5b97eSSieu Mun Tang 
63593a5b97eSSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
63693a5b97eSSieu Mun Tang }
63793a5b97eSSieu Mun Tang 
6384837a640SSieu Mun Tang uint32_t intel_smc_service_completed(uint64_t addr, uint32_t size,
6394837a640SSieu Mun Tang 				uint32_t mode, uint32_t *job_id,
6404837a640SSieu Mun Tang 				uint32_t *ret_size, uint32_t *mbox_error)
6414837a640SSieu Mun Tang {
6424837a640SSieu Mun Tang 	int status = 0;
6434837a640SSieu Mun Tang 	uint32_t resp_len = size / MBOX_WORD_BYTE;
6444837a640SSieu Mun Tang 
6454837a640SSieu Mun Tang 	if (resp_len > MBOX_DATA_MAX_LEN) {
6464837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_REJECTED;
6474837a640SSieu Mun Tang 	}
6484837a640SSieu Mun Tang 
6494837a640SSieu Mun Tang 	if (!is_address_in_ddr_range(addr, size)) {
6504837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_REJECTED;
6514837a640SSieu Mun Tang 	}
6524837a640SSieu Mun Tang 
6534837a640SSieu Mun Tang 	if (mode == SERVICE_COMPLETED_MODE_ASYNC) {
6544837a640SSieu Mun Tang 		status = mailbox_read_response_async(job_id,
6554837a640SSieu Mun Tang 				NULL, (uint32_t *) addr, &resp_len, 0);
6564837a640SSieu Mun Tang 	} else {
6574837a640SSieu Mun Tang 		status = mailbox_read_response(job_id,
6584837a640SSieu Mun Tang 				(uint32_t *) addr, &resp_len);
6594837a640SSieu Mun Tang 
6604837a640SSieu Mun Tang 		if (status == MBOX_NO_RESPONSE) {
6614837a640SSieu Mun Tang 			status = MBOX_BUSY;
6624837a640SSieu Mun Tang 		}
6634837a640SSieu Mun Tang 	}
6644837a640SSieu Mun Tang 
6654837a640SSieu Mun Tang 	if (status == MBOX_NO_RESPONSE) {
6664837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_NO_RESPONSE;
6674837a640SSieu Mun Tang 	}
6684837a640SSieu Mun Tang 
6694837a640SSieu Mun Tang 	if (status == MBOX_BUSY) {
6704837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_BUSY;
6714837a640SSieu Mun Tang 	}
6724837a640SSieu Mun Tang 
6734837a640SSieu Mun Tang 	*ret_size = resp_len * MBOX_WORD_BYTE;
6744837a640SSieu Mun Tang 	flush_dcache_range(addr, *ret_size);
6754837a640SSieu Mun Tang 
67676ed3223SSieu Mun Tang 	if (status == MBOX_RET_SDOS_DECRYPTION_ERROR_102 ||
67776ed3223SSieu Mun Tang 		status == MBOX_RET_SDOS_DECRYPTION_ERROR_103) {
67876ed3223SSieu Mun Tang 		*mbox_error = -status;
67976ed3223SSieu Mun Tang 	} else if (status != MBOX_RET_OK) {
6804837a640SSieu Mun Tang 		*mbox_error = -status;
6814837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
6824837a640SSieu Mun Tang 	}
6834837a640SSieu Mun Tang 
6844837a640SSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
6854837a640SSieu Mun Tang }
6864837a640SSieu Mun Tang 
687b703facaSSieu Mun Tang /* Miscellaneous HPS services */
688b703facaSSieu Mun Tang uint32_t intel_hps_set_bridges(uint64_t enable, uint64_t mask)
689b703facaSSieu Mun Tang {
690b703facaSSieu Mun Tang 	int status = 0;
691b703facaSSieu Mun Tang 
692ad47f142SSieu Mun Tang 	if ((enable & SOCFPGA_BRIDGE_ENABLE) != 0U) {
693ad47f142SSieu Mun Tang 		if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) {
694b703facaSSieu Mun Tang 			status = socfpga_bridges_enable((uint32_t)mask);
695b703facaSSieu Mun Tang 		} else {
696b703facaSSieu Mun Tang 			status = socfpga_bridges_enable(~0);
697b703facaSSieu Mun Tang 		}
698b703facaSSieu Mun Tang 	} else {
699ad47f142SSieu Mun Tang 		if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) {
700b703facaSSieu Mun Tang 			status = socfpga_bridges_disable((uint32_t)mask);
701b703facaSSieu Mun Tang 		} else {
702b703facaSSieu Mun Tang 			status = socfpga_bridges_disable(~0);
703b703facaSSieu Mun Tang 		}
704b703facaSSieu Mun Tang 	}
705b703facaSSieu Mun Tang 
706b703facaSSieu Mun Tang 	if (status < 0) {
707b703facaSSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
708b703facaSSieu Mun Tang 	}
709b703facaSSieu Mun Tang 
710b703facaSSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
711b703facaSSieu Mun Tang }
712b703facaSSieu Mun Tang 
71391239f2cSJit Loon Lim /* SDM SEU Error services */
714fffcb25cSJit Loon Lim static uint32_t intel_sdm_seu_err_read(uint32_t *respbuf, unsigned int respbuf_sz)
71591239f2cSJit Loon Lim {
716fffcb25cSJit Loon Lim 	if (mailbox_seu_err_status(respbuf, respbuf_sz) < 0) {
717fffcb25cSJit Loon Lim 		return INTEL_SIP_SMC_SEU_ERR_READ_ERROR;
718fffcb25cSJit Loon Lim 	}
719fffcb25cSJit Loon Lim 
720fffcb25cSJit Loon Lim 	return INTEL_SIP_SMC_STATUS_OK;
721fffcb25cSJit Loon Lim }
722fffcb25cSJit Loon Lim 
723fffcb25cSJit Loon Lim /* SDM SAFE SEU Error inject services */
724fffcb25cSJit Loon Lim static uint32_t intel_sdm_safe_inject_seu_err(uint32_t *command, uint32_t len)
725fffcb25cSJit Loon Lim {
726fffcb25cSJit Loon Lim 	if (mailbox_safe_inject_seu_err(command, len) < 0) {
72791239f2cSJit Loon Lim 		return INTEL_SIP_SMC_SEU_ERR_READ_ERROR;
72891239f2cSJit Loon Lim 	}
72991239f2cSJit Loon Lim 
73091239f2cSJit Loon Lim 	return INTEL_SIP_SMC_STATUS_OK;
73191239f2cSJit Loon Lim }
73291239f2cSJit Loon Lim 
733c76d4239SHadi Asyrafi /*
734c76d4239SHadi Asyrafi  * This function is responsible for handling all SiP calls from the NS world
735c76d4239SHadi Asyrafi  */
736c76d4239SHadi Asyrafi 
737ad47f142SSieu Mun Tang uintptr_t sip_smc_handler_v1(uint32_t smc_fid,
738c76d4239SHadi Asyrafi 			 u_register_t x1,
739c76d4239SHadi Asyrafi 			 u_register_t x2,
740c76d4239SHadi Asyrafi 			 u_register_t x3,
741c76d4239SHadi Asyrafi 			 u_register_t x4,
742c76d4239SHadi Asyrafi 			 void *cookie,
743c76d4239SHadi Asyrafi 			 void *handle,
744c76d4239SHadi Asyrafi 			 u_register_t flags)
745c76d4239SHadi Asyrafi {
746d1740831SSieu Mun Tang 	uint32_t retval = 0, completed_addr[3];
747d1740831SSieu Mun Tang 	uint32_t retval2 = 0;
74877902fcaSSieu Mun Tang 	uint32_t mbox_error = 0;
749fffcb25cSJit Loon Lim 	uint64_t retval64, rsu_respbuf[9];
750fffcb25cSJit Loon Lim 	uint32_t seu_respbuf[3];
751286b96f4SSieu Mun Tang 	int status = INTEL_SIP_SMC_STATUS_OK;
752a250c04bSSieu Mun Tang 	int mbox_status;
753a250c04bSSieu Mun Tang 	unsigned int len_in_resp;
754c05ea296SSieu Mun Tang 	u_register_t x5, x6, x7;
755f8e6a09cSAbdul Halim, Muhammad Hadi Asyrafi 
756c76d4239SHadi Asyrafi 	switch (smc_fid) {
757c76d4239SHadi Asyrafi 	case SIP_SVC_UID:
758c76d4239SHadi Asyrafi 		/* Return UID to the caller */
759c76d4239SHadi Asyrafi 		SMC_UUID_RET(handle, intl_svc_uid);
76013d33d52SHadi Asyrafi 
761c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE:
762673afd6fSSieu Mun Tang 		status = intel_mailbox_fpga_config_isdone();
763c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
76413d33d52SHadi Asyrafi 
765c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM:
766c76d4239SHadi Asyrafi 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
767c76d4239SHadi Asyrafi 			INTEL_SIP_SMC_FPGA_CONFIG_ADDR,
768c76d4239SHadi Asyrafi 			INTEL_SIP_SMC_FPGA_CONFIG_SIZE -
769c76d4239SHadi Asyrafi 				INTEL_SIP_SMC_FPGA_CONFIG_ADDR);
77013d33d52SHadi Asyrafi 
771c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_START:
772c76d4239SHadi Asyrafi 		status = intel_fpga_config_start(x1);
773c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
77413d33d52SHadi Asyrafi 
775c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_WRITE:
776c76d4239SHadi Asyrafi 		status = intel_fpga_config_write(x1, x2);
777c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
77813d33d52SHadi Asyrafi 
779c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE:
780c76d4239SHadi Asyrafi 		status = intel_fpga_config_completed_write(completed_addr,
781aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 							&retval, &rcv_id);
782aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		switch (retval) {
783c76d4239SHadi Asyrafi 		case 1:
784c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
785c76d4239SHadi Asyrafi 				completed_addr[0], 0, 0);
78613d33d52SHadi Asyrafi 
787c76d4239SHadi Asyrafi 		case 2:
788c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
789c76d4239SHadi Asyrafi 				completed_addr[0],
790c76d4239SHadi Asyrafi 				completed_addr[1], 0);
79113d33d52SHadi Asyrafi 
792c76d4239SHadi Asyrafi 		case 3:
793c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
794c76d4239SHadi Asyrafi 				completed_addr[0],
795c76d4239SHadi Asyrafi 				completed_addr[1],
796c76d4239SHadi Asyrafi 				completed_addr[2]);
79713d33d52SHadi Asyrafi 
798c76d4239SHadi Asyrafi 		case 0:
799c76d4239SHadi Asyrafi 			SMC_RET4(handle, status, 0, 0, 0);
80013d33d52SHadi Asyrafi 
801c76d4239SHadi Asyrafi 		default:
802cefb37ebSTien Hock, Loh 			mailbox_clear_response();
803c76d4239SHadi Asyrafi 			SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR);
804c76d4239SHadi Asyrafi 		}
80513d33d52SHadi Asyrafi 
80613d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_READ:
807aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_secure_reg_read(x1, &retval);
808aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
80913d33d52SHadi Asyrafi 
81013d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_WRITE:
811aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_secure_reg_write(x1, (uint32_t)x2, &retval);
812aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
81313d33d52SHadi Asyrafi 
81413d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_UPDATE:
81513d33d52SHadi Asyrafi 		status = intel_secure_reg_update(x1, (uint32_t)x2,
816aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 						 (uint32_t)x3, &retval);
817aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
818c76d4239SHadi Asyrafi 
819e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_STATUS:
820e1f97d9cSHadi Asyrafi 		status = intel_rsu_status(rsu_respbuf,
821e1f97d9cSHadi Asyrafi 					ARRAY_SIZE(rsu_respbuf));
822e1f97d9cSHadi Asyrafi 		if (status) {
823e1f97d9cSHadi Asyrafi 			SMC_RET1(handle, status);
824e1f97d9cSHadi Asyrafi 		} else {
825e1f97d9cSHadi Asyrafi 			SMC_RET4(handle, rsu_respbuf[0], rsu_respbuf[1],
826e1f97d9cSHadi Asyrafi 					rsu_respbuf[2], rsu_respbuf[3]);
827e1f97d9cSHadi Asyrafi 		}
828e1f97d9cSHadi Asyrafi 
829e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_UPDATE:
830e1f97d9cSHadi Asyrafi 		status = intel_rsu_update(x1);
831e1f97d9cSHadi Asyrafi 		SMC_RET1(handle, status);
832e1f97d9cSHadi Asyrafi 
833e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_NOTIFY:
834e1f97d9cSHadi Asyrafi 		status = intel_rsu_notify(x1);
835e1f97d9cSHadi Asyrafi 		SMC_RET1(handle, status);
836e1f97d9cSHadi Asyrafi 
837e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_RETRY_COUNTER:
838e1f97d9cSHadi Asyrafi 		status = intel_rsu_retry_counter((uint32_t *)rsu_respbuf,
839aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 						ARRAY_SIZE(rsu_respbuf), &retval);
840e1f97d9cSHadi Asyrafi 		if (status) {
841e1f97d9cSHadi Asyrafi 			SMC_RET1(handle, status);
842e1f97d9cSHadi Asyrafi 		} else {
843aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 			SMC_RET2(handle, status, retval);
844e1f97d9cSHadi Asyrafi 		}
845e1f97d9cSHadi Asyrafi 
84644eb782eSChee Hong Ang 	case INTEL_SIP_SMC_RSU_DCMF_VERSION:
84744eb782eSChee Hong Ang 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
84844eb782eSChee Hong Ang 			 ((uint64_t)rsu_dcmf_ver[1] << 32) | rsu_dcmf_ver[0],
84944eb782eSChee Hong Ang 			 ((uint64_t)rsu_dcmf_ver[3] << 32) | rsu_dcmf_ver[2]);
85044eb782eSChee Hong Ang 
85144eb782eSChee Hong Ang 	case INTEL_SIP_SMC_RSU_COPY_DCMF_VERSION:
85244eb782eSChee Hong Ang 		status = intel_rsu_copy_dcmf_version(x1, x2);
85344eb782eSChee Hong Ang 		SMC_RET1(handle, status);
85444eb782eSChee Hong Ang 
855984e236eSSieu Mun Tang 	case INTEL_SIP_SMC_RSU_DCMF_STATUS:
856984e236eSSieu Mun Tang 		SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK,
857984e236eSSieu Mun Tang 			 ((uint64_t)rsu_dcmf_stat[3] << 48) |
858984e236eSSieu Mun Tang 			 ((uint64_t)rsu_dcmf_stat[2] << 32) |
859984e236eSSieu Mun Tang 			 ((uint64_t)rsu_dcmf_stat[1] << 16) |
860984e236eSSieu Mun Tang 			 rsu_dcmf_stat[0]);
861984e236eSSieu Mun Tang 
862984e236eSSieu Mun Tang 	case INTEL_SIP_SMC_RSU_COPY_DCMF_STATUS:
863984e236eSSieu Mun Tang 		status = intel_rsu_copy_dcmf_status(x1);
864984e236eSSieu Mun Tang 		SMC_RET1(handle, status);
865984e236eSSieu Mun Tang 
8664c26957bSChee Hong Ang 	case INTEL_SIP_SMC_RSU_MAX_RETRY:
8674c26957bSChee Hong Ang 		SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK, rsu_max_retry);
8684c26957bSChee Hong Ang 
8694c26957bSChee Hong Ang 	case INTEL_SIP_SMC_RSU_COPY_MAX_RETRY:
8704c26957bSChee Hong Ang 		rsu_max_retry = x1;
8714c26957bSChee Hong Ang 		SMC_RET1(handle, INTEL_SIP_SMC_STATUS_OK);
8724c26957bSChee Hong Ang 
873c703d752SSieu Mun Tang 	case INTEL_SIP_SMC_ECC_DBE:
874c703d752SSieu Mun Tang 		status = intel_ecc_dbe_notification(x1);
875c703d752SSieu Mun Tang 		SMC_RET1(handle, status);
876c703d752SSieu Mun Tang 
877b703facaSSieu Mun Tang 	case INTEL_SIP_SMC_SERVICE_COMPLETED:
878b703facaSSieu Mun Tang 		status = intel_smc_service_completed(x1, x2, x3, &rcv_id,
879b703facaSSieu Mun Tang 						&len_in_resp, &mbox_error);
880b703facaSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x1, len_in_resp);
881b703facaSSieu Mun Tang 
882c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 	case INTEL_SIP_SMC_FIRMWARE_VERSION:
883c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_smc_fw_version(&retval);
884c026dfe3SSieu Mun Tang 		SMC_RET2(handle, status, retval);
885c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 
8860c5d62adSHadi Asyrafi 	case INTEL_SIP_SMC_MBOX_SEND_CMD:
8870c5d62adSHadi Asyrafi 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
8880c5d62adSHadi Asyrafi 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
889ac097fdfSSieu Mun Tang 		status = intel_mbox_send_cmd(x1, (uint32_t *)x2, x3, x4, x5, x6,
890ac097fdfSSieu Mun Tang 						&mbox_status, &len_in_resp);
891108514ffSSieu Mun Tang 		SMC_RET3(handle, status, mbox_status, len_in_resp);
8920c5d62adSHadi Asyrafi 
89393a5b97eSSieu Mun Tang 	case INTEL_SIP_SMC_GET_USERCODE:
89493a5b97eSSieu Mun Tang 		status = intel_smc_get_usercode(&retval);
89593a5b97eSSieu Mun Tang 		SMC_RET2(handle, status, retval);
89693a5b97eSSieu Mun Tang 
89702d3ef33SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CRYPTION:
89802d3ef33SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
89902d3ef33SSieu Mun Tang 
90002d3ef33SSieu Mun Tang 		if (x1 == FCS_MODE_DECRYPT) {
90102d3ef33SSieu Mun Tang 			status = intel_fcs_decryption(x2, x3, x4, x5, &send_id);
90202d3ef33SSieu Mun Tang 		} else if (x1 == FCS_MODE_ENCRYPT) {
90302d3ef33SSieu Mun Tang 			status = intel_fcs_encryption(x2, x3, x4, x5, &send_id);
90402d3ef33SSieu Mun Tang 		} else {
90502d3ef33SSieu Mun Tang 			status = INTEL_SIP_SMC_STATUS_REJECTED;
90602d3ef33SSieu Mun Tang 		}
90702d3ef33SSieu Mun Tang 
90802d3ef33SSieu Mun Tang 		SMC_RET3(handle, status, x4, x5);
90902d3ef33SSieu Mun Tang 
910537ff052SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CRYPTION_EXT:
911537ff052SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
912537ff052SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
913537ff052SSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
914537ff052SSieu Mun Tang 
915537ff052SSieu Mun Tang 		if (x3 == FCS_MODE_DECRYPT) {
916537ff052SSieu Mun Tang 			status = intel_fcs_decryption_ext(x1, x2, x4, x5, x6,
917537ff052SSieu Mun Tang 					(uint32_t *) &x7, &mbox_error);
918537ff052SSieu Mun Tang 		} else if (x3 == FCS_MODE_ENCRYPT) {
919537ff052SSieu Mun Tang 			status = intel_fcs_encryption_ext(x1, x2, x4, x5, x6,
920537ff052SSieu Mun Tang 					(uint32_t *) &x7, &mbox_error);
921537ff052SSieu Mun Tang 		} else {
922537ff052SSieu Mun Tang 			status = INTEL_SIP_SMC_STATUS_REJECTED;
923537ff052SSieu Mun Tang 		}
924537ff052SSieu Mun Tang 
925537ff052SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x6, x7);
926537ff052SSieu Mun Tang 
9274837a640SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_RANDOM_NUMBER:
9284837a640SSieu Mun Tang 		status = intel_fcs_random_number_gen(x1, &retval64,
9294837a640SSieu Mun Tang 							&mbox_error);
9304837a640SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x1, retval64);
9314837a640SSieu Mun Tang 
93224f9dc8aSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_RANDOM_NUMBER_EXT:
93324f9dc8aSSieu Mun Tang 		status = intel_fcs_random_number_gen_ext(x1, x2, x3,
93424f9dc8aSSieu Mun Tang 							&send_id);
93524f9dc8aSSieu Mun Tang 		SMC_RET1(handle, status);
93624f9dc8aSSieu Mun Tang 
9374837a640SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_SEND_CERTIFICATE:
9384837a640SSieu Mun Tang 		status = intel_fcs_send_cert(x1, x2, &send_id);
9394837a640SSieu Mun Tang 		SMC_RET1(handle, status);
9404837a640SSieu Mun Tang 
9414837a640SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_PROVISION_DATA:
9424837a640SSieu Mun Tang 		status = intel_fcs_get_provision_data(&send_id);
9434837a640SSieu Mun Tang 		SMC_RET1(handle, status);
9444837a640SSieu Mun Tang 
9457facacecSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CNTR_SET_PREAUTH:
9467facacecSSieu Mun Tang 		status = intel_fcs_cntr_set_preauth(x1, x2, x3,
9477facacecSSieu Mun Tang 							&mbox_error);
9487facacecSSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
9497facacecSSieu Mun Tang 
95011f4f030SSieu Mun Tang 	case INTEL_SIP_SMC_HPS_SET_BRIDGES:
95111f4f030SSieu Mun Tang 		status = intel_hps_set_bridges(x1, x2);
95211f4f030SSieu Mun Tang 		SMC_RET1(handle, status);
95311f4f030SSieu Mun Tang 
954ad47f142SSieu Mun Tang 	case INTEL_SIP_SMC_HWMON_READTEMP:
955ad47f142SSieu Mun Tang 		status = intel_hwmon_readtemp(x1, &retval);
956ad47f142SSieu Mun Tang 		SMC_RET2(handle, status, retval);
957ad47f142SSieu Mun Tang 
958ad47f142SSieu Mun Tang 	case INTEL_SIP_SMC_HWMON_READVOLT:
959ad47f142SSieu Mun Tang 		status = intel_hwmon_readvolt(x1, &retval);
960ad47f142SSieu Mun Tang 		SMC_RET2(handle, status, retval);
961ad47f142SSieu Mun Tang 
962d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_PSGSIGMA_TEARDOWN:
963d1740831SSieu Mun Tang 		status = intel_fcs_sigma_teardown(x1, &mbox_error);
964d1740831SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
965d1740831SSieu Mun Tang 
966d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CHIP_ID:
967d1740831SSieu Mun Tang 		status = intel_fcs_chip_id(&retval, &retval2, &mbox_error);
968d1740831SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, retval, retval2);
969d1740831SSieu Mun Tang 
970d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ATTESTATION_SUBKEY:
971d1740831SSieu Mun Tang 		status = intel_fcs_attestation_subkey(x1, x2, x3,
972d1740831SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
973d1740831SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
974d1740831SSieu Mun Tang 
975d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ATTESTATION_MEASUREMENTS:
976d1740831SSieu Mun Tang 		status = intel_fcs_get_measurement(x1, x2, x3,
977d1740831SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
978d1740831SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
979d1740831SSieu Mun Tang 
980581182c1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_ATTESTATION_CERT:
981581182c1SSieu Mun Tang 		status = intel_fcs_get_attestation_cert(x1, x2,
982581182c1SSieu Mun Tang 					(uint32_t *) &x3, &mbox_error);
983581182c1SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x2, x3);
984581182c1SSieu Mun Tang 
985581182c1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CREATE_CERT_ON_RELOAD:
986581182c1SSieu Mun Tang 		status = intel_fcs_create_cert_on_reload(x1, &mbox_error);
987581182c1SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
988581182c1SSieu Mun Tang 
9896dc00c24SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_OPEN_CS_SESSION:
9906dc00c24SSieu Mun Tang 		status = intel_fcs_open_crypto_service_session(&retval, &mbox_error);
9916dc00c24SSieu Mun Tang 		SMC_RET3(handle, status, mbox_error, retval);
9926dc00c24SSieu Mun Tang 
9936dc00c24SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CLOSE_CS_SESSION:
9946dc00c24SSieu Mun Tang 		status = intel_fcs_close_crypto_service_session(x1, &mbox_error);
9956dc00c24SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
9966dc00c24SSieu Mun Tang 
997342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_IMPORT_CS_KEY:
998342a0618SSieu Mun Tang 		status = intel_fcs_import_crypto_service_key(x1, x2, &send_id);
999342a0618SSieu Mun Tang 		SMC_RET1(handle, status);
1000342a0618SSieu Mun Tang 
1001342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_EXPORT_CS_KEY:
1002342a0618SSieu Mun Tang 		status = intel_fcs_export_crypto_service_key(x1, x2, x3,
1003342a0618SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
1004342a0618SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
1005342a0618SSieu Mun Tang 
1006342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_REMOVE_CS_KEY:
1007342a0618SSieu Mun Tang 		status = intel_fcs_remove_crypto_service_key(x1, x2,
1008342a0618SSieu Mun Tang 					&mbox_error);
1009342a0618SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
1010342a0618SSieu Mun Tang 
1011342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_CS_KEY_INFO:
1012342a0618SSieu Mun Tang 		status = intel_fcs_get_crypto_service_key_info(x1, x2, x3,
1013342a0618SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
1014342a0618SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
1015342a0618SSieu Mun Tang 
10167e8249a2SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_INIT:
10177e8249a2SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10187e8249a2SSieu Mun Tang 		status = intel_fcs_get_digest_init(x1, x2, x3,
10197e8249a2SSieu Mun Tang 					x4, x5, &mbox_error);
10207e8249a2SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
10217e8249a2SSieu Mun Tang 
102270a7e6afSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_UPDATE:
102370a7e6afSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
102470a7e6afSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
102570a7e6afSSieu Mun Tang 		status = intel_fcs_get_digest_update_finalize(x1, x2, x3,
102670a7e6afSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, false,
102770a7e6afSSieu Mun Tang 					&mbox_error);
102870a7e6afSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
102970a7e6afSSieu Mun Tang 
10307e8249a2SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_FINALIZE:
10317e8249a2SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10327e8249a2SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
103370a7e6afSSieu Mun Tang 		status = intel_fcs_get_digest_update_finalize(x1, x2, x3,
103470a7e6afSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, true,
103570a7e6afSSieu Mun Tang 					&mbox_error);
10367e8249a2SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
10377e8249a2SSieu Mun Tang 
10384687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_UPDATE:
10394687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10404687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
10414687021dSSieu Mun Tang 		status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3,
10424687021dSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, false,
10434687021dSSieu Mun Tang 					&mbox_error, &send_id);
10444687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
10454687021dSSieu Mun Tang 
10464687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_FINALIZE:
10474687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10484687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
10494687021dSSieu Mun Tang 		status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3,
10504687021dSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, true,
10514687021dSSieu Mun Tang 					&mbox_error, &send_id);
10524687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
10534687021dSSieu Mun Tang 
1054c05ea296SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_INIT:
1055c05ea296SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1056c05ea296SSieu Mun Tang 		status = intel_fcs_mac_verify_init(x1, x2, x3,
1057c05ea296SSieu Mun Tang 					x4, x5, &mbox_error);
1058c05ea296SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
1059c05ea296SSieu Mun Tang 
106070a7e6afSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_UPDATE:
106170a7e6afSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
106270a7e6afSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
106370a7e6afSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
106470a7e6afSSieu Mun Tang 		status = intel_fcs_mac_verify_update_finalize(x1, x2, x3,
106570a7e6afSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, x7,
106670a7e6afSSieu Mun Tang 					false, &mbox_error);
106770a7e6afSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
106870a7e6afSSieu Mun Tang 
1069c05ea296SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_FINALIZE:
1070c05ea296SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1071c05ea296SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1072c05ea296SSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
107370a7e6afSSieu Mun Tang 		status = intel_fcs_mac_verify_update_finalize(x1, x2, x3,
107470a7e6afSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, x7,
107570a7e6afSSieu Mun Tang 					true, &mbox_error);
1076c05ea296SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
1077c05ea296SSieu Mun Tang 
10784687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_UPDATE:
10794687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10804687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
10814687021dSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
10824687021dSSieu Mun Tang 		status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3,
10834687021dSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, x7,
10844687021dSSieu Mun Tang 					false, &mbox_error, &send_id);
10854687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
10864687021dSSieu Mun Tang 
10874687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_FINALIZE:
10884687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10894687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
10904687021dSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
10914687021dSSieu Mun Tang 		status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3,
10924687021dSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, x7,
10934687021dSSieu Mun Tang 					true, &mbox_error, &send_id);
10944687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
10954687021dSSieu Mun Tang 
109607912da1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_INIT:
109707912da1SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
109807912da1SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_init(x1, x2, x3,
109907912da1SSieu Mun Tang 					x4, x5, &mbox_error);
110007912da1SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
110107912da1SSieu Mun Tang 
11021d97dd74SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_UPDATE:
11031d97dd74SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
11041d97dd74SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
11051d97dd74SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2,
11061d97dd74SSieu Mun Tang 					x3, x4, x5, (uint32_t *) &x6, false,
11071d97dd74SSieu Mun Tang 					&mbox_error);
11081d97dd74SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
11091d97dd74SSieu Mun Tang 
111007912da1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE:
111107912da1SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
111207912da1SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
11131d97dd74SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2,
11141d97dd74SSieu Mun Tang 					x3, x4, x5, (uint32_t *) &x6, true,
11151d97dd74SSieu Mun Tang 					&mbox_error);
111607912da1SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
111707912da1SSieu Mun Tang 
11184687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_UPDATE:
11194687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
11204687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
11214687021dSSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1,
11224687021dSSieu Mun Tang 					x2, x3, x4, x5, (uint32_t *) &x6, false,
11234687021dSSieu Mun Tang 					&mbox_error, &send_id);
11244687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
11254687021dSSieu Mun Tang 
11264687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_FINALIZE:
11274687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
11284687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
11294687021dSSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1,
11304687021dSSieu Mun Tang 					x2, x3, x4, x5, (uint32_t *) &x6, true,
11314687021dSSieu Mun Tang 					&mbox_error, &send_id);
11324687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
11334687021dSSieu Mun Tang 
113469254105SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_INIT:
113569254105SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
113669254105SSieu Mun Tang 		status = intel_fcs_ecdsa_hash_sign_init(x1, x2, x3,
113769254105SSieu Mun Tang 					x4, x5, &mbox_error);
113869254105SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
113969254105SSieu Mun Tang 
114069254105SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_FINALIZE:
114169254105SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
114269254105SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
114369254105SSieu Mun Tang 		status = intel_fcs_ecdsa_hash_sign_finalize(x1, x2, x3,
114469254105SSieu Mun Tang 					 x4, x5, (uint32_t *) &x6, &mbox_error);
114569254105SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
114669254105SSieu Mun Tang 
11477e25eb87SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_INIT:
11487e25eb87SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
11497e25eb87SSieu Mun Tang 		status = intel_fcs_ecdsa_hash_sig_verify_init(x1, x2, x3,
11507e25eb87SSieu Mun Tang 					x4, x5, &mbox_error);
11517e25eb87SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
11527e25eb87SSieu Mun Tang 
11537e25eb87SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_FINALIZE:
11547e25eb87SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
11557e25eb87SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
11567e25eb87SSieu Mun Tang 		status = intel_fcs_ecdsa_hash_sig_verify_finalize(x1, x2, x3,
11577e25eb87SSieu Mun Tang 					 x4, x5, (uint32_t *) &x6, &mbox_error);
11587e25eb87SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
11597e25eb87SSieu Mun Tang 
116058305060SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_INIT:
116158305060SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
116258305060SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_init(x1, x2, x3,
116358305060SSieu Mun Tang 					x4, x5, &mbox_error);
116458305060SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
116558305060SSieu Mun Tang 
11661d97dd74SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_UPDATE:
11671d97dd74SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
11681d97dd74SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
11691d97dd74SSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
11701d97dd74SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(
11711d97dd74SSieu Mun Tang 					x1, x2, x3, x4, x5, (uint32_t *) &x6,
11721d97dd74SSieu Mun Tang 					x7, false, &mbox_error);
11731d97dd74SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
11741d97dd74SSieu Mun Tang 
11754687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_UPDATE:
11764687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
11774687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
11784687021dSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
11794687021dSSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize(
11804687021dSSieu Mun Tang 					x1, x2, x3, x4, x5, (uint32_t *) &x6,
11814687021dSSieu Mun Tang 					x7, false, &mbox_error, &send_id);
11824687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
11834687021dSSieu Mun Tang 
11844687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_FINALIZE:
11854687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
11864687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
11874687021dSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
11884687021dSSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize(
11894687021dSSieu Mun Tang 					x1, x2, x3, x4, x5, (uint32_t *) &x6,
11904687021dSSieu Mun Tang 					x7, true, &mbox_error, &send_id);
11914687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
11924687021dSSieu Mun Tang 
119358305060SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE:
119458305060SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
119558305060SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
119658305060SSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
11971d97dd74SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(
11981d97dd74SSieu Mun Tang 					x1, x2, x3, x4, x5, (uint32_t *) &x6,
11991d97dd74SSieu Mun Tang 					x7, true, &mbox_error);
120058305060SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
120107912da1SSieu Mun Tang 
1202d2fee94aSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_INIT:
1203d2fee94aSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1204d2fee94aSSieu Mun Tang 		status = intel_fcs_ecdsa_get_pubkey_init(x1, x2, x3,
1205d2fee94aSSieu Mun Tang 					x4, x5, &mbox_error);
1206d2fee94aSSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
1207d2fee94aSSieu Mun Tang 
1208d2fee94aSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_FINALIZE:
1209d2fee94aSSieu Mun Tang 		status = intel_fcs_ecdsa_get_pubkey_finalize(x1, x2, x3,
1210d2fee94aSSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
1211d2fee94aSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
1212d2fee94aSSieu Mun Tang 
121349446866SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDH_REQUEST_INIT:
121449446866SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
121549446866SSieu Mun Tang 		status = intel_fcs_ecdh_request_init(x1, x2, x3,
121649446866SSieu Mun Tang 					x4, x5, &mbox_error);
121749446866SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
121849446866SSieu Mun Tang 
121949446866SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDH_REQUEST_FINALIZE:
122049446866SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
122149446866SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
122249446866SSieu Mun Tang 		status = intel_fcs_ecdh_request_finalize(x1, x2, x3,
122349446866SSieu Mun Tang 					 x4, x5, (uint32_t *) &x6, &mbox_error);
122449446866SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
122549446866SSieu Mun Tang 
12266726390eSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_AES_CRYPT_INIT:
12276726390eSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
12286726390eSSieu Mun Tang 		status = intel_fcs_aes_crypt_init(x1, x2, x3, x4, x5,
12296726390eSSieu Mun Tang 					&mbox_error);
12306726390eSSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
12316726390eSSieu Mun Tang 
1232dcb144f1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_AES_CRYPT_UPDATE:
1233dcb144f1SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1234dcb144f1SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1235dcb144f1SSieu Mun Tang 		status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4,
1236dcb144f1SSieu Mun Tang 					x5, x6, false, &send_id);
1237dcb144f1SSieu Mun Tang 		SMC_RET1(handle, status);
1238dcb144f1SSieu Mun Tang 
12396726390eSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_AES_CRYPT_FINALIZE:
12406726390eSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
12416726390eSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1242dcb144f1SSieu Mun Tang 		status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4,
1243dcb144f1SSieu Mun Tang 					x5, x6, true, &send_id);
12446726390eSSieu Mun Tang 		SMC_RET1(handle, status);
12456726390eSSieu Mun Tang 
124677902fcaSSieu Mun Tang 	case INTEL_SIP_SMC_GET_ROM_PATCH_SHA384:
124777902fcaSSieu Mun Tang 		status = intel_fcs_get_rom_patch_sha384(x1, &retval64,
124877902fcaSSieu Mun Tang 							&mbox_error);
124977902fcaSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x1, retval64);
125077902fcaSSieu Mun Tang 
1251f0c40b89SSieu Mun Tang 	case INTEL_SIP_SMC_SVC_VERSION:
1252f0c40b89SSieu Mun Tang 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
1253f0c40b89SSieu Mun Tang 					SIP_SVC_VERSION_MAJOR,
1254f0c40b89SSieu Mun Tang 					SIP_SVC_VERSION_MINOR);
1255f0c40b89SSieu Mun Tang 
125691239f2cSJit Loon Lim 	case INTEL_SIP_SMC_SEU_ERR_STATUS:
125791239f2cSJit Loon Lim 		status = intel_sdm_seu_err_read(seu_respbuf,
125891239f2cSJit Loon Lim 					ARRAY_SIZE(seu_respbuf));
125991239f2cSJit Loon Lim 		if (status) {
126091239f2cSJit Loon Lim 			SMC_RET1(handle, status);
126191239f2cSJit Loon Lim 		} else {
126291239f2cSJit Loon Lim 			SMC_RET3(handle, seu_respbuf[0], seu_respbuf[1], seu_respbuf[2]);
126391239f2cSJit Loon Lim 		}
126491239f2cSJit Loon Lim 
1265fffcb25cSJit Loon Lim 	case INTEL_SIP_SMC_SAFE_INJECT_SEU_ERR:
1266fffcb25cSJit Loon Lim 		status = intel_sdm_safe_inject_seu_err((uint32_t *)&x1, (uint32_t)x2);
1267fffcb25cSJit Loon Lim 		SMC_RET1(handle, status);
1268fffcb25cSJit Loon Lim 
1269c76d4239SHadi Asyrafi 	default:
1270c76d4239SHadi Asyrafi 		return socfpga_sip_handler(smc_fid, x1, x2, x3, x4,
1271c76d4239SHadi Asyrafi 			cookie, handle, flags);
1272c76d4239SHadi Asyrafi 	}
1273c76d4239SHadi Asyrafi }
1274c76d4239SHadi Asyrafi 
1275ad47f142SSieu Mun Tang uintptr_t sip_smc_handler(uint32_t smc_fid,
1276ad47f142SSieu Mun Tang 			 u_register_t x1,
1277ad47f142SSieu Mun Tang 			 u_register_t x2,
1278ad47f142SSieu Mun Tang 			 u_register_t x3,
1279ad47f142SSieu Mun Tang 			 u_register_t x4,
1280ad47f142SSieu Mun Tang 			 void *cookie,
1281ad47f142SSieu Mun Tang 			 void *handle,
1282ad47f142SSieu Mun Tang 			 u_register_t flags)
1283ad47f142SSieu Mun Tang {
1284ad47f142SSieu Mun Tang 	uint32_t cmd = smc_fid & INTEL_SIP_SMC_CMD_MASK;
1285ad47f142SSieu Mun Tang 
1286ad47f142SSieu Mun Tang 	if (cmd >= INTEL_SIP_SMC_CMD_V2_RANGE_BEGIN &&
1287ad47f142SSieu Mun Tang 	    cmd <= INTEL_SIP_SMC_CMD_V2_RANGE_END) {
1288ad47f142SSieu Mun Tang 		return sip_smc_handler_v2(smc_fid, x1, x2, x3, x4,
1289ad47f142SSieu Mun Tang 			cookie, handle, flags);
1290ad47f142SSieu Mun Tang 	} else {
1291ad47f142SSieu Mun Tang 		return sip_smc_handler_v1(smc_fid, x1, x2, x3, x4,
1292ad47f142SSieu Mun Tang 			cookie, handle, flags);
1293ad47f142SSieu Mun Tang 	}
1294ad47f142SSieu Mun Tang }
1295ad47f142SSieu Mun Tang 
1296c76d4239SHadi Asyrafi DECLARE_RT_SVC(
1297c76d4239SHadi Asyrafi 	socfpga_sip_svc,
1298c76d4239SHadi Asyrafi 	OEN_SIP_START,
1299c76d4239SHadi Asyrafi 	OEN_SIP_END,
1300c76d4239SHadi Asyrafi 	SMC_TYPE_FAST,
1301c76d4239SHadi Asyrafi 	NULL,
1302c76d4239SHadi Asyrafi 	sip_smc_handler
1303c76d4239SHadi Asyrafi );
1304c76d4239SHadi Asyrafi 
1305c76d4239SHadi Asyrafi DECLARE_RT_SVC(
1306c76d4239SHadi Asyrafi 	socfpga_sip_svc_std,
1307c76d4239SHadi Asyrafi 	OEN_SIP_START,
1308c76d4239SHadi Asyrafi 	OEN_SIP_END,
1309c76d4239SHadi Asyrafi 	SMC_TYPE_YIELD,
1310c76d4239SHadi Asyrafi 	NULL,
1311c76d4239SHadi Asyrafi 	sip_smc_handler
1312c76d4239SHadi Asyrafi );
1313