xref: /rk3399_ARM-atf/plat/intel/soc/common/socfpga_sip_svc.c (revision cfde117042d8c64263c2819e6e37adac2ebf2587)
1c76d4239SHadi Asyrafi /*
2*cfde1170SBoyan Karatotev  * Copyright (c) 2019-2025, Arm Limited and Contributors. All rights reserved.
38fb1b484SKah Jing Lee  * Copyright (c) 2019-2023, Intel Corporation. All rights reserved.
48a0a006aSJit Loon Lim  * Copyright (c) 2024-2025, Altera Corporation. All rights reserved.
5c76d4239SHadi Asyrafi  *
6c76d4239SHadi Asyrafi  * SPDX-License-Identifier: BSD-3-Clause
7c76d4239SHadi Asyrafi  */
8c76d4239SHadi Asyrafi 
9c76d4239SHadi Asyrafi #include <assert.h>
10c76d4239SHadi Asyrafi #include <common/debug.h>
11c76d4239SHadi Asyrafi #include <common/runtime_svc.h>
12bdcd41ddSRabara, Niravkumar L #include <drivers/delay_timer.h>
1313d33d52SHadi Asyrafi #include <lib/mmio.h>
14c76d4239SHadi Asyrafi #include <tools_share/uuid.h>
15c76d4239SHadi Asyrafi 
16286b96f4SSieu Mun Tang #include "socfpga_fcs.h"
17c76d4239SHadi Asyrafi #include "socfpga_mailbox.h"
186197dc98SJit Loon Lim #include "socfpga_plat_def.h"
199c8f3af5SHadi Asyrafi #include "socfpga_reset_manager.h"
20d25041bfSHadi Asyrafi #include "socfpga_sip_svc.h"
216197dc98SJit Loon Lim #include "socfpga_system_manager.h"
22c76d4239SHadi Asyrafi 
23c76d4239SHadi Asyrafi /* Total buffer the driver can hold */
24c76d4239SHadi Asyrafi #define FPGA_CONFIG_BUFFER_SIZE 4
25c76d4239SHadi Asyrafi 
26673afd6fSSieu Mun Tang static config_type request_type = NO_REQUEST;
27aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static int current_block, current_buffer;
28ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi static int read_block, max_blocks;
29aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t send_id, rcv_id;
30aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t bytes_per_block, blocks_submitted;
31276a4366SSieu Mun Tang static bool bridge_disable;
32ea906b9bSSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
33ea906b9bSSieu Mun Tang static uint32_t g_remapper_bypass;
34ea906b9bSSieu Mun Tang #endif
35c76d4239SHadi Asyrafi 
36984e236eSSieu Mun Tang /* RSU static variables */
3744eb782eSChee Hong Ang static uint32_t rsu_dcmf_ver[4] = {0};
38984e236eSSieu Mun Tang static uint16_t rsu_dcmf_stat[4] = {0};
39673afd6fSSieu Mun Tang static uint32_t rsu_max_retry;
40c76d4239SHadi Asyrafi 
41c76d4239SHadi Asyrafi /*  SiP Service UUID */
42c76d4239SHadi Asyrafi DEFINE_SVC_UUID2(intl_svc_uid,
43c76d4239SHadi Asyrafi 		0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a,
44c76d4239SHadi Asyrafi 		0xfa, 0x88, 0x88, 0x17, 0x68, 0x81);
45c76d4239SHadi Asyrafi 
46e5ebe87bSHadi Asyrafi static uint64_t socfpga_sip_handler(uint32_t smc_fid,
47c76d4239SHadi Asyrafi 				   uint64_t x1,
48c76d4239SHadi Asyrafi 				   uint64_t x2,
49c76d4239SHadi Asyrafi 				   uint64_t x3,
50c76d4239SHadi Asyrafi 				   uint64_t x4,
51c76d4239SHadi Asyrafi 				   void *cookie,
52c76d4239SHadi Asyrafi 				   void *handle,
53c76d4239SHadi Asyrafi 				   uint64_t flags)
54c76d4239SHadi Asyrafi {
55c76d4239SHadi Asyrafi 	ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid);
56c76d4239SHadi Asyrafi 	SMC_RET1(handle, SMC_UNK);
57c76d4239SHadi Asyrafi }
58c76d4239SHadi Asyrafi 
59c76d4239SHadi Asyrafi struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE];
60c76d4239SHadi Asyrafi 
617c58fd4eSHadi Asyrafi static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer)
62c76d4239SHadi Asyrafi {
63ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi 	uint32_t args[3];
64c76d4239SHadi Asyrafi 
65c76d4239SHadi Asyrafi 	while (max_blocks > 0 && buffer->size > buffer->size_written) {
66c76d4239SHadi Asyrafi 		args[0] = (1<<8);
67c76d4239SHadi Asyrafi 		args[1] = buffer->addr + buffer->size_written;
687c58fd4eSHadi Asyrafi 		if (buffer->size - buffer->size_written <= bytes_per_block) {
69c76d4239SHadi Asyrafi 			args[2] = buffer->size - buffer->size_written;
70c76d4239SHadi Asyrafi 			current_buffer++;
71c76d4239SHadi Asyrafi 			current_buffer %= FPGA_CONFIG_BUFFER_SIZE;
72581182c1SSieu Mun Tang 		} else {
73c76d4239SHadi Asyrafi 			args[2] = bytes_per_block;
74581182c1SSieu Mun Tang 		}
757c58fd4eSHadi Asyrafi 
767c58fd4eSHadi Asyrafi 		buffer->size_written += args[2];
77aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		mailbox_send_cmd_async(&send_id, MBOX_RECONFIG_DATA, args,
78d57318b7SAbdul Halim, Muhammad Hadi Asyrafi 					3U, CMD_INDIRECT);
797c58fd4eSHadi Asyrafi 
80c76d4239SHadi Asyrafi 		buffer->subblocks_sent++;
81c76d4239SHadi Asyrafi 		max_blocks--;
82c76d4239SHadi Asyrafi 	}
837c58fd4eSHadi Asyrafi 
847c58fd4eSHadi Asyrafi 	return !max_blocks;
85c76d4239SHadi Asyrafi }
86c76d4239SHadi Asyrafi 
87c76d4239SHadi Asyrafi static int intel_fpga_sdm_write_all(void)
88c76d4239SHadi Asyrafi {
89581182c1SSieu Mun Tang 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
907c58fd4eSHadi Asyrafi 		if (intel_fpga_sdm_write_buffer(
91581182c1SSieu Mun Tang 			&fpga_config_buffers[current_buffer])) {
927c58fd4eSHadi Asyrafi 			break;
93581182c1SSieu Mun Tang 		}
94581182c1SSieu Mun Tang 	}
95c76d4239SHadi Asyrafi 	return 0;
96c76d4239SHadi Asyrafi }
97c76d4239SHadi Asyrafi 
98fcf906c9SBoon Khai Ng static uint32_t intel_mailbox_fpga_config_isdone(uint32_t *err_states)
99c76d4239SHadi Asyrafi {
100dfdd38c2SHadi Asyrafi 	uint32_t ret;
101dfdd38c2SHadi Asyrafi 
102fcf906c9SBoon Khai Ng 	if (err_states == NULL)
103fcf906c9SBoon Khai Ng 		return INTEL_SIP_SMC_STATUS_REJECTED;
104fcf906c9SBoon Khai Ng 
105673afd6fSSieu Mun Tang 	switch (request_type) {
106673afd6fSSieu Mun Tang 	case RECONFIGURATION:
107673afd6fSSieu Mun Tang 		ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS,
108fcf906c9SBoon Khai Ng 							true, err_states);
109673afd6fSSieu Mun Tang 		break;
110673afd6fSSieu Mun Tang 	case BITSTREAM_AUTH:
111673afd6fSSieu Mun Tang 		ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS,
112fcf906c9SBoon Khai Ng 							false, err_states);
113673afd6fSSieu Mun Tang 		break;
114673afd6fSSieu Mun Tang 	default:
115673afd6fSSieu Mun Tang 		ret = intel_mailbox_get_config_status(MBOX_CONFIG_STATUS,
116fcf906c9SBoon Khai Ng 							false, err_states);
117673afd6fSSieu Mun Tang 		break;
11852cf9c2cSKris Chaplin 	}
1197c58fd4eSHadi Asyrafi 
120e40910e2SAbdul Halim, Muhammad Hadi Asyrafi 	if (ret != 0U) {
12152cf9c2cSKris Chaplin 		if (ret == MBOX_CFGSTAT_STATE_CONFIG) {
1227c58fd4eSHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_BUSY;
12352cf9c2cSKris Chaplin 		} else {
124673afd6fSSieu Mun Tang 			request_type = NO_REQUEST;
1257c58fd4eSHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_ERROR;
1267c58fd4eSHadi Asyrafi 		}
12752cf9c2cSKris Chaplin 	}
1287c58fd4eSHadi Asyrafi 
129673afd6fSSieu Mun Tang 	if (bridge_disable != 0U) {
13011f4f030SSieu Mun Tang 		socfpga_bridges_enable(~0);	/* Enable bridge */
131276a4366SSieu Mun Tang 		bridge_disable = false;
1329c8f3af5SHadi Asyrafi 	}
133673afd6fSSieu Mun Tang 	request_type = NO_REQUEST;
1349c8f3af5SHadi Asyrafi 
1357c58fd4eSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
136c76d4239SHadi Asyrafi }
137c76d4239SHadi Asyrafi 
138c76d4239SHadi Asyrafi static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed)
139c76d4239SHadi Asyrafi {
140c76d4239SHadi Asyrafi 	int i;
141c76d4239SHadi Asyrafi 
142c76d4239SHadi Asyrafi 	for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
143c76d4239SHadi Asyrafi 		if (fpga_config_buffers[i].block_number == current_block) {
144c76d4239SHadi Asyrafi 			fpga_config_buffers[i].subblocks_sent--;
145c76d4239SHadi Asyrafi 			if (fpga_config_buffers[i].subblocks_sent == 0
146c76d4239SHadi Asyrafi 			&& fpga_config_buffers[i].size <=
147c76d4239SHadi Asyrafi 			fpga_config_buffers[i].size_written) {
148c76d4239SHadi Asyrafi 				fpga_config_buffers[i].write_requested = 0;
149c76d4239SHadi Asyrafi 				current_block++;
150c76d4239SHadi Asyrafi 				*buffer_addr_completed =
151c76d4239SHadi Asyrafi 					fpga_config_buffers[i].addr;
152c76d4239SHadi Asyrafi 				return 0;
153c76d4239SHadi Asyrafi 			}
154c76d4239SHadi Asyrafi 		}
155c76d4239SHadi Asyrafi 	}
156c76d4239SHadi Asyrafi 
157c76d4239SHadi Asyrafi 	return -1;
158c76d4239SHadi Asyrafi }
159c76d4239SHadi Asyrafi 
160e5ebe87bSHadi Asyrafi static int intel_fpga_config_completed_write(uint32_t *completed_addr,
161aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 					uint32_t *count, uint32_t *job_id)
162c76d4239SHadi Asyrafi {
163c76d4239SHadi Asyrafi 	uint32_t resp[5];
164a250c04bSSieu Mun Tang 	unsigned int resp_len = ARRAY_SIZE(resp);
165a250c04bSSieu Mun Tang 	int status = INTEL_SIP_SMC_STATUS_OK;
166c76d4239SHadi Asyrafi 	int all_completed = 1;
167a250c04bSSieu Mun Tang 	*count = 0;
168c76d4239SHadi Asyrafi 
169cefb37ebSTien Hock, Loh 	while (*count < 3) {
170c76d4239SHadi Asyrafi 
171a250c04bSSieu Mun Tang 		status = mailbox_read_response(job_id,
172a250c04bSSieu Mun Tang 				resp, &resp_len);
173c76d4239SHadi Asyrafi 
174286b96f4SSieu Mun Tang 		if (status < 0) {
175cefb37ebSTien Hock, Loh 			break;
176286b96f4SSieu Mun Tang 		}
177c76d4239SHadi Asyrafi 
178c76d4239SHadi Asyrafi 		max_blocks++;
179cefb37ebSTien Hock, Loh 
180c76d4239SHadi Asyrafi 		if (mark_last_buffer_xfer_completed(
181286b96f4SSieu Mun Tang 			&completed_addr[*count]) == 0) {
182c76d4239SHadi Asyrafi 			*count = *count + 1;
183286b96f4SSieu Mun Tang 		} else {
184c76d4239SHadi Asyrafi 			break;
185c76d4239SHadi Asyrafi 		}
186286b96f4SSieu Mun Tang 	}
187c76d4239SHadi Asyrafi 
188c76d4239SHadi Asyrafi 	if (*count <= 0) {
189286b96f4SSieu Mun Tang 		if (status != MBOX_NO_RESPONSE &&
190286b96f4SSieu Mun Tang 			status != MBOX_TIMEOUT && resp_len != 0) {
191cefb37ebSTien Hock, Loh 			mailbox_clear_response();
192673afd6fSSieu Mun Tang 			request_type = NO_REQUEST;
193c76d4239SHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_ERROR;
194c76d4239SHadi Asyrafi 		}
195c76d4239SHadi Asyrafi 
196c76d4239SHadi Asyrafi 		*count = 0;
197c76d4239SHadi Asyrafi 	}
198c76d4239SHadi Asyrafi 
199c76d4239SHadi Asyrafi 	intel_fpga_sdm_write_all();
200c76d4239SHadi Asyrafi 
201581182c1SSieu Mun Tang 	if (*count > 0) {
202c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_OK;
203581182c1SSieu Mun Tang 	} else if (*count == 0) {
204c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_BUSY;
205581182c1SSieu Mun Tang 	}
206c76d4239SHadi Asyrafi 
207c76d4239SHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
208c76d4239SHadi Asyrafi 		if (fpga_config_buffers[i].write_requested != 0) {
209c76d4239SHadi Asyrafi 			all_completed = 0;
210c76d4239SHadi Asyrafi 			break;
211c76d4239SHadi Asyrafi 		}
212c76d4239SHadi Asyrafi 	}
213c76d4239SHadi Asyrafi 
214581182c1SSieu Mun Tang 	if (all_completed == 1) {
215c76d4239SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_OK;
216581182c1SSieu Mun Tang 	}
217c76d4239SHadi Asyrafi 
218c76d4239SHadi Asyrafi 	return status;
219c76d4239SHadi Asyrafi }
220c76d4239SHadi Asyrafi 
221276a4366SSieu Mun Tang static int intel_fpga_config_start(uint32_t flag)
222c76d4239SHadi Asyrafi {
223a250c04bSSieu Mun Tang 	uint32_t argument = 0x1;
224c76d4239SHadi Asyrafi 	uint32_t response[3];
225c76d4239SHadi Asyrafi 	int status = 0;
226a250c04bSSieu Mun Tang 	unsigned int size = 0;
227a250c04bSSieu Mun Tang 	unsigned int resp_len = ARRAY_SIZE(response);
228c76d4239SHadi Asyrafi 
2296ce576c6SSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
2306ce576c6SSieu Mun Tang 	/*
2316ce576c6SSieu Mun Tang 	 * To trigger isolation
2326ce576c6SSieu Mun Tang 	 * FPGA configuration complete signal should be de-asserted
2336ce576c6SSieu Mun Tang 	 */
2346ce576c6SSieu Mun Tang 	INFO("SOCFPGA: Request SDM to trigger isolation\n");
2356ce576c6SSieu Mun Tang 	status = mailbox_send_fpga_config_comp();
2366ce576c6SSieu Mun Tang 
2376ce576c6SSieu Mun Tang 	if (status < 0) {
2386ce576c6SSieu Mun Tang 		INFO("SOCFPGA: Isolation for FPGA configuration complete is not executed\n");
2396ce576c6SSieu Mun Tang 	}
2406ce576c6SSieu Mun Tang #endif
2416ce576c6SSieu Mun Tang 
242673afd6fSSieu Mun Tang 	request_type = RECONFIGURATION;
243673afd6fSSieu Mun Tang 
244276a4366SSieu Mun Tang 	if (!CONFIG_TEST_FLAG(flag, PARTIAL_CONFIG)) {
245276a4366SSieu Mun Tang 		bridge_disable = true;
246276a4366SSieu Mun Tang 	}
247276a4366SSieu Mun Tang 
248276a4366SSieu Mun Tang 	if (CONFIG_TEST_FLAG(flag, AUTHENTICATION)) {
249276a4366SSieu Mun Tang 		size = 1;
250276a4366SSieu Mun Tang 		bridge_disable = false;
251673afd6fSSieu Mun Tang 		request_type = BITSTREAM_AUTH;
252ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi 	}
2539c8f3af5SHadi Asyrafi 
254b727664eSSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
255b727664eSSieu Mun Tang 	intel_smmu_hps_remapper_init(0U);
256b727664eSSieu Mun Tang #endif
257b727664eSSieu Mun Tang 
258cefb37ebSTien Hock, Loh 	mailbox_clear_response();
259cefb37ebSTien Hock, Loh 
260a250c04bSSieu Mun Tang 	mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_CANCEL, NULL, 0U,
261a250c04bSSieu Mun Tang 			CMD_CASUAL, NULL, NULL);
262cefb37ebSTien Hock, Loh 
263a250c04bSSieu Mun Tang 	status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_RECONFIG, &argument, size,
264a250c04bSSieu Mun Tang 			CMD_CASUAL, response, &resp_len);
265c76d4239SHadi Asyrafi 
266e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 	if (status < 0) {
267276a4366SSieu Mun Tang 		bridge_disable = false;
268673afd6fSSieu Mun Tang 		request_type = NO_REQUEST;
269e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
270e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 	}
271c76d4239SHadi Asyrafi 
272c76d4239SHadi Asyrafi 	max_blocks = response[0];
273c76d4239SHadi Asyrafi 	bytes_per_block = response[1];
274c76d4239SHadi Asyrafi 
275c76d4239SHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
276c76d4239SHadi Asyrafi 		fpga_config_buffers[i].size = 0;
277c76d4239SHadi Asyrafi 		fpga_config_buffers[i].size_written = 0;
278c76d4239SHadi Asyrafi 		fpga_config_buffers[i].addr = 0;
279c76d4239SHadi Asyrafi 		fpga_config_buffers[i].write_requested = 0;
280c76d4239SHadi Asyrafi 		fpga_config_buffers[i].block_number = 0;
281c76d4239SHadi Asyrafi 		fpga_config_buffers[i].subblocks_sent = 0;
282c76d4239SHadi Asyrafi 	}
283c76d4239SHadi Asyrafi 
284c76d4239SHadi Asyrafi 	blocks_submitted = 0;
285c76d4239SHadi Asyrafi 	current_block = 0;
286cefb37ebSTien Hock, Loh 	read_block = 0;
287c76d4239SHadi Asyrafi 	current_buffer = 0;
288c76d4239SHadi Asyrafi 
289276a4366SSieu Mun Tang 	/* Disable bridge on full reconfiguration */
290276a4366SSieu Mun Tang 	if (bridge_disable) {
29111f4f030SSieu Mun Tang 		socfpga_bridges_disable(~0);
2929c8f3af5SHadi Asyrafi 	}
2939c8f3af5SHadi Asyrafi 
294e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
295c76d4239SHadi Asyrafi }
296c76d4239SHadi Asyrafi 
2977c58fd4eSHadi Asyrafi static bool is_fpga_config_buffer_full(void)
2987c58fd4eSHadi Asyrafi {
299581182c1SSieu Mun Tang 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
300581182c1SSieu Mun Tang 		if (!fpga_config_buffers[i].write_requested) {
3017c58fd4eSHadi Asyrafi 			return false;
302581182c1SSieu Mun Tang 		}
303581182c1SSieu Mun Tang 	}
3047c58fd4eSHadi Asyrafi 	return true;
3057c58fd4eSHadi Asyrafi }
3067c58fd4eSHadi Asyrafi 
307aad868b4SAbdul Halim, Muhammad Hadi Asyrafi bool is_address_in_ddr_range(uint64_t addr, uint64_t size)
3087c58fd4eSHadi Asyrafi {
309f4aaa9fdSSieu Mun Tang 	uint128_t dram_max_sz = (uint128_t)DRAM_BASE + (uint128_t)DRAM_SIZE;
310f4aaa9fdSSieu Mun Tang 	uint128_t dram_region_end = (uint128_t)addr + (uint128_t)size;
311f4aaa9fdSSieu Mun Tang 
31212d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 	if (!addr && !size) {
31312d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 		return true;
31412d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 	}
315581182c1SSieu Mun Tang 	if (size > (UINT64_MAX - addr)) {
3167c58fd4eSHadi Asyrafi 		return false;
317581182c1SSieu Mun Tang 	}
318581182c1SSieu Mun Tang 	if (addr < BL31_LIMIT) {
3191a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return false;
320581182c1SSieu Mun Tang 	}
321f4aaa9fdSSieu Mun Tang 	if (dram_region_end > dram_max_sz) {
3221a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return false;
323581182c1SSieu Mun Tang 	}
3241a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
3251a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	return true;
3267c58fd4eSHadi Asyrafi }
327c76d4239SHadi Asyrafi 
328e5ebe87bSHadi Asyrafi static uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size)
329c76d4239SHadi Asyrafi {
3307c58fd4eSHadi Asyrafi 	int i;
331c76d4239SHadi Asyrafi 
3327c58fd4eSHadi Asyrafi 	intel_fpga_sdm_write_all();
333c76d4239SHadi Asyrafi 
3341a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	if (!is_address_in_ddr_range(mem, size) ||
335ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 		is_fpga_config_buffer_full()) {
3367c58fd4eSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_REJECTED;
337ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 	}
338c76d4239SHadi Asyrafi 
339b727664eSSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
340b727664eSSieu Mun Tang 	intel_smmu_hps_remapper_init(&mem);
341b727664eSSieu Mun Tang #endif
342b727664eSSieu Mun Tang 
343c76d4239SHadi Asyrafi 	for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
3447c58fd4eSHadi Asyrafi 		int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE;
3457c58fd4eSHadi Asyrafi 
3467c58fd4eSHadi Asyrafi 		if (!fpga_config_buffers[j].write_requested) {
3477c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].addr = mem;
3487c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].size = size;
3497c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].size_written = 0;
3507c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].write_requested = 1;
3517c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].block_number =
352c76d4239SHadi Asyrafi 				blocks_submitted++;
3537c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].subblocks_sent = 0;
354c76d4239SHadi Asyrafi 			break;
355c76d4239SHadi Asyrafi 		}
356c76d4239SHadi Asyrafi 	}
357c76d4239SHadi Asyrafi 
358ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 	if (is_fpga_config_buffer_full()) {
3597c58fd4eSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_BUSY;
360ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 	}
361c76d4239SHadi Asyrafi 
3627c58fd4eSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
363c76d4239SHadi Asyrafi }
364c76d4239SHadi Asyrafi 
36513d33d52SHadi Asyrafi static int is_out_of_sec_range(uint64_t reg_addr)
36613d33d52SHadi Asyrafi {
3677e954dfcSSiew Chin Lim #if DEBUG
3687e954dfcSSiew Chin Lim 	return 0;
3697e954dfcSSiew Chin Lim #endif
3707e954dfcSSiew Chin Lim 
3718e59b9f4SJit Loon Lim #if PLATFORM_MODEL != PLAT_SOCFPGA_AGILEX5
37213d33d52SHadi Asyrafi 	switch (reg_addr) {
37313d33d52SHadi Asyrafi 	case(0xF8011100):	/* ECCCTRL1 */
37413d33d52SHadi Asyrafi 	case(0xF8011104):	/* ECCCTRL2 */
37513d33d52SHadi Asyrafi 	case(0xF8011110):	/* ERRINTEN */
37613d33d52SHadi Asyrafi 	case(0xF8011114):	/* ERRINTENS */
37713d33d52SHadi Asyrafi 	case(0xF8011118):	/* ERRINTENR */
37813d33d52SHadi Asyrafi 	case(0xF801111C):	/* INTMODE */
37913d33d52SHadi Asyrafi 	case(0xF8011120):	/* INTSTAT */
38013d33d52SHadi Asyrafi 	case(0xF8011124):	/* DIAGINTTEST */
38113d33d52SHadi Asyrafi 	case(0xF801112C):	/* DERRADDRA */
3824687021dSSieu Mun Tang 	case(0xFA000000):	/* SMMU SCR0 */
3834687021dSSieu Mun Tang 	case(0xFA000004):	/* SMMU SCR1 */
3844687021dSSieu Mun Tang 	case(0xFA000400):	/* SMMU NSCR0 */
3854687021dSSieu Mun Tang 	case(0xFA004000):	/* SMMU SSD0_REG */
3864687021dSSieu Mun Tang 	case(0xFA000820):	/* SMMU SMR8 */
3874687021dSSieu Mun Tang 	case(0xFA000c20):	/* SMMU SCR8 */
3884687021dSSieu Mun Tang 	case(0xFA028000):	/* SMMU CB8_SCTRL */
3894687021dSSieu Mun Tang 	case(0xFA001020):	/* SMMU CBAR8 */
3904687021dSSieu Mun Tang 	case(0xFA028030):	/* SMMU TCR_LPAE */
3914687021dSSieu Mun Tang 	case(0xFA028020):	/* SMMU CB8_TTBR0_LOW */
3924687021dSSieu Mun Tang 	case(0xFA028024):	/* SMMU CB8_PRRR_HIGH */
3934687021dSSieu Mun Tang 	case(0xFA028038):	/* SMMU CB8_PRRR_MIR0 */
3944687021dSSieu Mun Tang 	case(0xFA02803C):	/* SMMU CB8_PRRR_MIR1 */
3954687021dSSieu Mun Tang 	case(0xFA028010):	/* SMMU_CB8)TCR2 */
3964687021dSSieu Mun Tang 	case(0xFFD080A4):	/* SDM SMMU STREAM ID REG */
3974687021dSSieu Mun Tang 	case(0xFA001820):	/* SMMU_CBA2R8 */
3984687021dSSieu Mun Tang 	case(0xFA000074):	/* SMMU_STLBGSTATUS */
3994687021dSSieu Mun Tang 	case(0xFA0287F4):	/* SMMU_CB8_TLBSTATUS */
4004687021dSSieu Mun Tang 	case(0xFA000060):	/* SMMU_STLBIALL */
4014687021dSSieu Mun Tang 	case(0xFA000070):	/* SMMU_STLBGSYNC */
4024687021dSSieu Mun Tang 	case(0xFA028618):	/* CB8_TLBALL */
4034687021dSSieu Mun Tang 	case(0xFA0287F0):	/* CB8_TLBSYNC */
40413d33d52SHadi Asyrafi 	case(0xFFD12028):	/* SDMMCGRP_CTRL */
40513d33d52SHadi Asyrafi 	case(0xFFD12044):	/* EMAC0 */
40613d33d52SHadi Asyrafi 	case(0xFFD12048):	/* EMAC1 */
40713d33d52SHadi Asyrafi 	case(0xFFD1204C):	/* EMAC2 */
40813d33d52SHadi Asyrafi 	case(0xFFD12090):	/* ECC_INT_MASK_VALUE */
40913d33d52SHadi Asyrafi 	case(0xFFD12094):	/* ECC_INT_MASK_SET */
41013d33d52SHadi Asyrafi 	case(0xFFD12098):	/* ECC_INT_MASK_CLEAR */
41113d33d52SHadi Asyrafi 	case(0xFFD1209C):	/* ECC_INTSTATUS_SERR */
41213d33d52SHadi Asyrafi 	case(0xFFD120A0):	/* ECC_INTSTATUS_DERR */
41313d33d52SHadi Asyrafi 	case(0xFFD120C0):	/* NOC_TIMEOUT */
41413d33d52SHadi Asyrafi 	case(0xFFD120C4):	/* NOC_IDLEREQ_SET */
41513d33d52SHadi Asyrafi 	case(0xFFD120C8):	/* NOC_IDLEREQ_CLR */
41613d33d52SHadi Asyrafi 	case(0xFFD120D0):	/* NOC_IDLEACK */
41713d33d52SHadi Asyrafi 	case(0xFFD120D4):	/* NOC_IDLESTATUS */
41813d33d52SHadi Asyrafi 	case(0xFFD12200):	/* BOOT_SCRATCH_COLD0 */
41913d33d52SHadi Asyrafi 	case(0xFFD12204):	/* BOOT_SCRATCH_COLD1 */
42013d33d52SHadi Asyrafi 	case(0xFFD12220):	/* BOOT_SCRATCH_COLD8 */
42113d33d52SHadi Asyrafi 	case(0xFFD12224):	/* BOOT_SCRATCH_COLD9 */
42213d33d52SHadi Asyrafi 		return 0;
4238e59b9f4SJit Loon Lim #else
4248e59b9f4SJit Loon Lim 	switch (reg_addr) {
42513d33d52SHadi Asyrafi 
4268e59b9f4SJit Loon Lim 	case(0xF8011104):	/* ECCCTRL2 */
4278e59b9f4SJit Loon Lim 	case(0xFFD12028):	/* SDMMCGRP_CTRL */
4288e59b9f4SJit Loon Lim 	case(0xFFD120C4):	/* NOC_IDLEREQ_SET */
4298e59b9f4SJit Loon Lim 	case(0xFFD120C8):	/* NOC_IDLEREQ_CLR */
4308e59b9f4SJit Loon Lim 	case(0xFFD120D0):	/* NOC_IDLEACK */
4318e59b9f4SJit Loon Lim 
4328e59b9f4SJit Loon Lim 
4338e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(ECCCTRL1)):	/* ECCCTRL1 */
4348e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(ERRINTEN)):	/* ERRINTEN */
4358e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(ERRINTENS)):	/* ERRINTENS */
4368e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(ERRINTENR)):	/* ERRINTENR */
4378e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(INTMODE)):	/* INTMODE */
4388e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(INTSTAT)):	/* INTSTAT */
4398e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(DIAGINTTEST)):	/* DIAGINTTEST */
4408e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(DERRADDRA)):	/* DERRADDRA */
4418e59b9f4SJit Loon Lim 
44246839460SJit Loon Lim 	case(SOCFPGA_ECC_QSPI(INITSTAT)):	/* ECC_QSPI_INITSTAT */
4438e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(EMAC_0)):	/* EMAC0 */
4448e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(EMAC_1)):	/* EMAC1 */
4458e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(EMAC_2)):	/* EMAC2 */
4468e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(ECC_INTMASK_VALUE)):	/* ECC_INT_MASK_VALUE */
4478e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(ECC_INTMASK_SET)):	/* ECC_INT_MASK_SET */
4488e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(ECC_INTMASK_CLR)):	/* ECC_INT_MASK_CLEAR */
4498e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(ECC_INTMASK_SERR)):	/* ECC_INTSTATUS_SERR */
4508e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(ECC_INTMASK_DERR)):	/* ECC_INTSTATUS_DERR */
4518e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(NOC_TIMEOUT)):	/* NOC_TIMEOUT */
4528e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(NOC_IDLESTATUS)):	/* NOC_IDLESTATUS */
4538e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_0)):	/* BOOT_SCRATCH_COLD0 */
4548e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_1)):	/* BOOT_SCRATCH_COLD1 */
4558e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_8)):	/* BOOT_SCRATCH_COLD8 */
4568e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_9)):	/* BOOT_SCRATCH_COLD9 */
4578e59b9f4SJit Loon Lim #endif
4584d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(CTRL)):			/* ECC_QSPI_CTRL */
4594d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(ERRINTEN)):		/* ECC_QSPI_ERRINTEN */
4604d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(ERRINTENS)):		/* ECC_QSPI_ERRINTENS */
4614d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(ERRINTENR)):		/* ECC_QSPI_ERRINTENR */
4624d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(INTMODE)):		/* ECC_QSPI_INTMODE */
4634d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(ECC_ACCCTRL)):	/* ECC_QSPI_ECC_ACCCTRL */
4644d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(ECC_STARTACC)):	/* ECC_QSPI_ECC_STARTACC */
4654d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(ECC_WDCTRL)):		/* ECC_QSPI_ECC_WDCTRL */
4664d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(INTSTAT)):		/* ECC_QSPI_INTSTAT */
4674d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(INTTEST)):		/* ECC_QSPI_INTMODE */
46813d33d52SHadi Asyrafi 		return 0;
469d6ae69c8SSieu Mun Tang 
47013d33d52SHadi Asyrafi 	default:
47113d33d52SHadi Asyrafi 		break;
47213d33d52SHadi Asyrafi 	}
47313d33d52SHadi Asyrafi 
47413d33d52SHadi Asyrafi 	return -1;
47513d33d52SHadi Asyrafi }
47613d33d52SHadi Asyrafi 
47713d33d52SHadi Asyrafi /* Secure register access */
47813d33d52SHadi Asyrafi uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval)
47913d33d52SHadi Asyrafi {
48013d33d52SHadi Asyrafi 	if (is_out_of_sec_range(reg_addr)) {
48113d33d52SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
48213d33d52SHadi Asyrafi 	}
48313d33d52SHadi Asyrafi 
48413d33d52SHadi Asyrafi 	*retval = mmio_read_32(reg_addr);
48513d33d52SHadi Asyrafi 
48613d33d52SHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
48713d33d52SHadi Asyrafi }
48813d33d52SHadi Asyrafi 
48913d33d52SHadi Asyrafi uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val,
49013d33d52SHadi Asyrafi 				uint32_t *retval)
49113d33d52SHadi Asyrafi {
49213d33d52SHadi Asyrafi 	if (is_out_of_sec_range(reg_addr)) {
49313d33d52SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
49413d33d52SHadi Asyrafi 	}
49513d33d52SHadi Asyrafi 
4964d122e5fSJit Loon Lim 	switch (reg_addr) {
4974d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(INTSTAT)):		/* ECC_QSPI_INTSTAT */
4984d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(INTTEST)):		/* ECC_QSPI_INTMODE */
4994d122e5fSJit Loon Lim 		mmio_write_16(reg_addr, val);
5004d122e5fSJit Loon Lim 		break;
5014d122e5fSJit Loon Lim 	default:
50213d33d52SHadi Asyrafi 		mmio_write_32(reg_addr, val);
5034d122e5fSJit Loon Lim 		break;
5044d122e5fSJit Loon Lim 	}
50513d33d52SHadi Asyrafi 
50613d33d52SHadi Asyrafi 	return intel_secure_reg_read(reg_addr, retval);
50713d33d52SHadi Asyrafi }
50813d33d52SHadi Asyrafi 
50913d33d52SHadi Asyrafi uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask,
51013d33d52SHadi Asyrafi 				 uint32_t val, uint32_t *retval)
51113d33d52SHadi Asyrafi {
51213d33d52SHadi Asyrafi 	if (!intel_secure_reg_read(reg_addr, retval)) {
51313d33d52SHadi Asyrafi 		*retval &= ~mask;
514c9c07099SSiew Chin Lim 		*retval |= val & mask;
51513d33d52SHadi Asyrafi 		return intel_secure_reg_write(reg_addr, *retval, retval);
51613d33d52SHadi Asyrafi 	}
51713d33d52SHadi Asyrafi 
51813d33d52SHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_ERROR;
51913d33d52SHadi Asyrafi }
52013d33d52SHadi Asyrafi 
521e1f97d9cSHadi Asyrafi /* Intel Remote System Update (RSU) services */
522e1f97d9cSHadi Asyrafi uint64_t intel_rsu_update_address;
523e1f97d9cSHadi Asyrafi 
524d57318b7SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_status(uint64_t *respbuf, unsigned int respbuf_sz)
525e1f97d9cSHadi Asyrafi {
526581182c1SSieu Mun Tang 	if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) {
527960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
528581182c1SSieu Mun Tang 	}
529e1f97d9cSHadi Asyrafi 
530e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
531e1f97d9cSHadi Asyrafi }
532e1f97d9cSHadi Asyrafi 
5338fb1b484SKah Jing Lee static uint32_t intel_rsu_get_device_info(uint32_t *respbuf,
5348fb1b484SKah Jing Lee 					  unsigned int respbuf_sz)
5358fb1b484SKah Jing Lee {
5368fb1b484SKah Jing Lee 	if (mailbox_rsu_get_device_info((uint32_t *)respbuf, respbuf_sz) < 0) {
5378fb1b484SKah Jing Lee 		return INTEL_SIP_SMC_RSU_ERROR;
5388fb1b484SKah Jing Lee 	}
5398fb1b484SKah Jing Lee 
5408fb1b484SKah Jing Lee 	return INTEL_SIP_SMC_STATUS_OK;
5418fb1b484SKah Jing Lee }
5428fb1b484SKah Jing Lee 
543e3c3a48cSMahesh Rao uint32_t intel_rsu_update(uint64_t update_address)
544e1f97d9cSHadi Asyrafi {
545c418064eSJit Loon Lim 	if (update_address > SIZE_MAX) {
546c418064eSJit Loon Lim 		return INTEL_SIP_SMC_STATUS_REJECTED;
547c418064eSJit Loon Lim 	}
548c418064eSJit Loon Lim 
549e1f97d9cSHadi Asyrafi 	intel_rsu_update_address = update_address;
550e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
551e1f97d9cSHadi Asyrafi }
552e1f97d9cSHadi Asyrafi 
553ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_notify(uint32_t execution_stage)
554e1f97d9cSHadi Asyrafi {
555581182c1SSieu Mun Tang 	if (mailbox_hps_stage_notify(execution_stage) < 0) {
556960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
557581182c1SSieu Mun Tang 	}
558e1f97d9cSHadi Asyrafi 
559e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
560e1f97d9cSHadi Asyrafi }
561e1f97d9cSHadi Asyrafi 
562e1f97d9cSHadi Asyrafi static uint32_t intel_rsu_retry_counter(uint32_t *respbuf, uint32_t respbuf_sz,
563e1f97d9cSHadi Asyrafi 					uint32_t *ret_stat)
564e1f97d9cSHadi Asyrafi {
565581182c1SSieu Mun Tang 	if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) {
566960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
567581182c1SSieu Mun Tang 	}
568e1f97d9cSHadi Asyrafi 
569e1f97d9cSHadi Asyrafi 	*ret_stat = respbuf[8];
570e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
571e1f97d9cSHadi Asyrafi }
572e1f97d9cSHadi Asyrafi 
57344eb782eSChee Hong Ang static uint32_t intel_rsu_copy_dcmf_version(uint64_t dcmf_ver_1_0,
57444eb782eSChee Hong Ang 					    uint64_t dcmf_ver_3_2)
57544eb782eSChee Hong Ang {
57644eb782eSChee Hong Ang 	rsu_dcmf_ver[0] = dcmf_ver_1_0;
57744eb782eSChee Hong Ang 	rsu_dcmf_ver[1] = dcmf_ver_1_0 >> 32;
57844eb782eSChee Hong Ang 	rsu_dcmf_ver[2] = dcmf_ver_3_2;
57944eb782eSChee Hong Ang 	rsu_dcmf_ver[3] = dcmf_ver_3_2 >> 32;
58044eb782eSChee Hong Ang 
58144eb782eSChee Hong Ang 	return INTEL_SIP_SMC_STATUS_OK;
58244eb782eSChee Hong Ang }
58344eb782eSChee Hong Ang 
584984e236eSSieu Mun Tang static uint32_t intel_rsu_copy_dcmf_status(uint64_t dcmf_stat)
585984e236eSSieu Mun Tang {
586984e236eSSieu Mun Tang 	rsu_dcmf_stat[0] = 0xFFFF & (dcmf_stat >> (0 * 16));
587984e236eSSieu Mun Tang 	rsu_dcmf_stat[1] = 0xFFFF & (dcmf_stat >> (1 * 16));
588984e236eSSieu Mun Tang 	rsu_dcmf_stat[2] = 0xFFFF & (dcmf_stat >> (2 * 16));
589984e236eSSieu Mun Tang 	rsu_dcmf_stat[3] = 0xFFFF & (dcmf_stat >> (3 * 16));
590984e236eSSieu Mun Tang 
591984e236eSSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
592984e236eSSieu Mun Tang }
593984e236eSSieu Mun Tang 
59452cf9c2cSKris Chaplin /* Intel HWMON services */
59552cf9c2cSKris Chaplin static uint32_t intel_hwmon_readtemp(uint32_t chan, uint32_t *retval)
59652cf9c2cSKris Chaplin {
59752cf9c2cSKris Chaplin 	if (mailbox_hwmon_readtemp(chan, retval) < 0) {
59852cf9c2cSKris Chaplin 		return INTEL_SIP_SMC_STATUS_ERROR;
59952cf9c2cSKris Chaplin 	}
60052cf9c2cSKris Chaplin 
60152cf9c2cSKris Chaplin 	return INTEL_SIP_SMC_STATUS_OK;
60252cf9c2cSKris Chaplin }
60352cf9c2cSKris Chaplin 
60452cf9c2cSKris Chaplin static uint32_t intel_hwmon_readvolt(uint32_t chan, uint32_t *retval)
60552cf9c2cSKris Chaplin {
60652cf9c2cSKris Chaplin 	if (mailbox_hwmon_readvolt(chan, retval) < 0) {
60752cf9c2cSKris Chaplin 		return INTEL_SIP_SMC_STATUS_ERROR;
60852cf9c2cSKris Chaplin 	}
60952cf9c2cSKris Chaplin 
61052cf9c2cSKris Chaplin 	return INTEL_SIP_SMC_STATUS_OK;
61152cf9c2cSKris Chaplin }
61252cf9c2cSKris Chaplin 
6130c5d62adSHadi Asyrafi /* Mailbox services */
614c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_smc_fw_version(uint32_t *fw_version)
615c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi {
616c026dfe3SSieu Mun Tang 	int status;
617c026dfe3SSieu Mun Tang 	unsigned int resp_len = CONFIG_STATUS_WORD_SIZE;
618c026dfe3SSieu Mun Tang 	uint32_t resp_data[CONFIG_STATUS_WORD_SIZE] = {0U};
619c026dfe3SSieu Mun Tang 
620c026dfe3SSieu Mun Tang 	status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CONFIG_STATUS, NULL, 0U,
621c026dfe3SSieu Mun Tang 			CMD_CASUAL, resp_data, &resp_len);
622c026dfe3SSieu Mun Tang 
623c026dfe3SSieu Mun Tang 	if (status < 0) {
624c026dfe3SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
625c026dfe3SSieu Mun Tang 	}
626c026dfe3SSieu Mun Tang 
627c026dfe3SSieu Mun Tang 	if (resp_len <= CONFIG_STATUS_FW_VER_OFFSET) {
628c026dfe3SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
629c026dfe3SSieu Mun Tang 	}
630c026dfe3SSieu Mun Tang 
631c026dfe3SSieu Mun Tang 	*fw_version = resp_data[CONFIG_STATUS_FW_VER_OFFSET] & CONFIG_STATUS_FW_VER_MASK;
632c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 
633c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
634c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi }
635c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 
636a250c04bSSieu Mun Tang static uint32_t intel_mbox_send_cmd(uint32_t cmd, uint32_t *args,
637ac097fdfSSieu Mun Tang 				unsigned int len, uint32_t urgent, uint64_t response,
638a250c04bSSieu Mun Tang 				unsigned int resp_len, int *mbox_status,
639a250c04bSSieu Mun Tang 				unsigned int *len_in_resp)
6400c5d62adSHadi Asyrafi {
6411a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	*len_in_resp = 0;
642651841f2SSieu Mun Tang 	*mbox_status = GENERIC_RESPONSE_ERROR;
6431a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
644581182c1SSieu Mun Tang 	if (!is_address_in_ddr_range((uint64_t)args, sizeof(uint32_t) * len)) {
6451a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_STATUS_REJECTED;
646581182c1SSieu Mun Tang 	}
6471a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
6480c5d62adSHadi Asyrafi 	int status = mailbox_send_cmd(MBOX_JOB_ID, cmd, args, len, urgent,
649ac097fdfSSieu Mun Tang 					(uint32_t *) response, &resp_len);
6500c5d62adSHadi Asyrafi 
6510c5d62adSHadi Asyrafi 	if (status < 0) {
6520c5d62adSHadi Asyrafi 		*mbox_status = -status;
6530c5d62adSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
6540c5d62adSHadi Asyrafi 	}
6550c5d62adSHadi Asyrafi 
6560c5d62adSHadi Asyrafi 	*mbox_status = 0;
657a250c04bSSieu Mun Tang 	*len_in_resp = resp_len;
658ac097fdfSSieu Mun Tang 
659ac097fdfSSieu Mun Tang 	flush_dcache_range(response, resp_len * MBOX_WORD_BYTE);
660ac097fdfSSieu Mun Tang 
6610c5d62adSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
6620c5d62adSHadi Asyrafi }
6630c5d62adSHadi Asyrafi 
66493a5b97eSSieu Mun Tang static int intel_smc_get_usercode(uint32_t *user_code)
66593a5b97eSSieu Mun Tang {
66693a5b97eSSieu Mun Tang 	int status;
66793a5b97eSSieu Mun Tang 	unsigned int resp_len = sizeof(user_code) / MBOX_WORD_BYTE;
66893a5b97eSSieu Mun Tang 
66993a5b97eSSieu Mun Tang 	status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_GET_USERCODE, NULL,
67093a5b97eSSieu Mun Tang 				0U, CMD_CASUAL, user_code, &resp_len);
67193a5b97eSSieu Mun Tang 
67293a5b97eSSieu Mun Tang 	if (status < 0) {
67393a5b97eSSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
67493a5b97eSSieu Mun Tang 	}
67593a5b97eSSieu Mun Tang 
67693a5b97eSSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
67793a5b97eSSieu Mun Tang }
67893a5b97eSSieu Mun Tang 
6794837a640SSieu Mun Tang uint32_t intel_smc_service_completed(uint64_t addr, uint32_t size,
6804837a640SSieu Mun Tang 				uint32_t mode, uint32_t *job_id,
6814837a640SSieu Mun Tang 				uint32_t *ret_size, uint32_t *mbox_error)
6824837a640SSieu Mun Tang {
6834837a640SSieu Mun Tang 	int status = 0;
6844837a640SSieu Mun Tang 	uint32_t resp_len = size / MBOX_WORD_BYTE;
6854837a640SSieu Mun Tang 
6864837a640SSieu Mun Tang 	if (resp_len > MBOX_DATA_MAX_LEN) {
6874837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_REJECTED;
6884837a640SSieu Mun Tang 	}
6894837a640SSieu Mun Tang 
6904837a640SSieu Mun Tang 	if (!is_address_in_ddr_range(addr, size)) {
6914837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_REJECTED;
6924837a640SSieu Mun Tang 	}
6934837a640SSieu Mun Tang 
6944837a640SSieu Mun Tang 	if (mode == SERVICE_COMPLETED_MODE_ASYNC) {
6954837a640SSieu Mun Tang 		status = mailbox_read_response_async(job_id,
6964837a640SSieu Mun Tang 				NULL, (uint32_t *) addr, &resp_len, 0);
6974837a640SSieu Mun Tang 	} else {
6984837a640SSieu Mun Tang 		status = mailbox_read_response(job_id,
6994837a640SSieu Mun Tang 				(uint32_t *) addr, &resp_len);
7004837a640SSieu Mun Tang 
7014837a640SSieu Mun Tang 		if (status == MBOX_NO_RESPONSE) {
7024837a640SSieu Mun Tang 			status = MBOX_BUSY;
7034837a640SSieu Mun Tang 		}
7044837a640SSieu Mun Tang 	}
7054837a640SSieu Mun Tang 
7064837a640SSieu Mun Tang 	if (status == MBOX_NO_RESPONSE) {
7074837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_NO_RESPONSE;
7084837a640SSieu Mun Tang 	}
7094837a640SSieu Mun Tang 
7104837a640SSieu Mun Tang 	if (status == MBOX_BUSY) {
7114837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_BUSY;
7124837a640SSieu Mun Tang 	}
7134837a640SSieu Mun Tang 
7144837a640SSieu Mun Tang 	*ret_size = resp_len * MBOX_WORD_BYTE;
7154837a640SSieu Mun Tang 	flush_dcache_range(addr, *ret_size);
7164837a640SSieu Mun Tang 
71776ed3223SSieu Mun Tang 	if (status == MBOX_RET_SDOS_DECRYPTION_ERROR_102 ||
71876ed3223SSieu Mun Tang 		status == MBOX_RET_SDOS_DECRYPTION_ERROR_103) {
71976ed3223SSieu Mun Tang 		*mbox_error = -status;
72076ed3223SSieu Mun Tang 	} else if (status != MBOX_RET_OK) {
7214837a640SSieu Mun Tang 		*mbox_error = -status;
7224837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
7234837a640SSieu Mun Tang 	}
7244837a640SSieu Mun Tang 
7254837a640SSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
7264837a640SSieu Mun Tang }
7274837a640SSieu Mun Tang 
728b703facaSSieu Mun Tang /* Miscellaneous HPS services */
729b703facaSSieu Mun Tang uint32_t intel_hps_set_bridges(uint64_t enable, uint64_t mask)
730b703facaSSieu Mun Tang {
731b703facaSSieu Mun Tang 	int status = 0;
732b703facaSSieu Mun Tang 
733ad47f142SSieu Mun Tang 	if ((enable & SOCFPGA_BRIDGE_ENABLE) != 0U) {
734ad47f142SSieu Mun Tang 		if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) {
735b703facaSSieu Mun Tang 			status = socfpga_bridges_enable((uint32_t)mask);
736b703facaSSieu Mun Tang 		} else {
737b703facaSSieu Mun Tang 			status = socfpga_bridges_enable(~0);
738b703facaSSieu Mun Tang 		}
739b703facaSSieu Mun Tang 	} else {
740ad47f142SSieu Mun Tang 		if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) {
741b703facaSSieu Mun Tang 			status = socfpga_bridges_disable((uint32_t)mask);
742b703facaSSieu Mun Tang 		} else {
743b703facaSSieu Mun Tang 			status = socfpga_bridges_disable(~0);
744b703facaSSieu Mun Tang 		}
745b703facaSSieu Mun Tang 	}
746b703facaSSieu Mun Tang 
747b703facaSSieu Mun Tang 	if (status < 0) {
748b703facaSSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
749b703facaSSieu Mun Tang 	}
750b703facaSSieu Mun Tang 
751b703facaSSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
752b703facaSSieu Mun Tang }
753b703facaSSieu Mun Tang 
75491239f2cSJit Loon Lim /* SDM SEU Error services */
755fffcb25cSJit Loon Lim static uint32_t intel_sdm_seu_err_read(uint32_t *respbuf, unsigned int respbuf_sz)
75691239f2cSJit Loon Lim {
757fffcb25cSJit Loon Lim 	if (mailbox_seu_err_status(respbuf, respbuf_sz) < 0) {
758fffcb25cSJit Loon Lim 		return INTEL_SIP_SMC_SEU_ERR_READ_ERROR;
759fffcb25cSJit Loon Lim 	}
760fffcb25cSJit Loon Lim 
761fffcb25cSJit Loon Lim 	return INTEL_SIP_SMC_STATUS_OK;
762fffcb25cSJit Loon Lim }
763fffcb25cSJit Loon Lim 
764fffcb25cSJit Loon Lim /* SDM SAFE SEU Error inject services */
765fffcb25cSJit Loon Lim static uint32_t intel_sdm_safe_inject_seu_err(uint32_t *command, uint32_t len)
766fffcb25cSJit Loon Lim {
767fffcb25cSJit Loon Lim 	if (mailbox_safe_inject_seu_err(command, len) < 0) {
76891239f2cSJit Loon Lim 		return INTEL_SIP_SMC_SEU_ERR_READ_ERROR;
76991239f2cSJit Loon Lim 	}
77091239f2cSJit Loon Lim 
77191239f2cSJit Loon Lim 	return INTEL_SIP_SMC_STATUS_OK;
77291239f2cSJit Loon Lim }
77391239f2cSJit Loon Lim 
774b727664eSSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
775b727664eSSieu Mun Tang /* SMMU HPS Remapper */
776b727664eSSieu Mun Tang void intel_smmu_hps_remapper_init(uint64_t *mem)
777b727664eSSieu Mun Tang {
778b727664eSSieu Mun Tang 	/* Read out Bit 1 value */
779b727664eSSieu Mun Tang 	uint32_t remap = (mmio_read_32(SOCFPGA_SYSMGR(BOOT_SCRATCH_POR_1)) & 0x02);
780b727664eSSieu Mun Tang 
781ea906b9bSSieu Mun Tang 	if ((remap == 0x00) && (g_remapper_bypass == 0x00)) {
782b727664eSSieu Mun Tang 		/* Update DRAM Base address for SDM SMMU */
783b727664eSSieu Mun Tang 		mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_ARADDR_REMAP), DRAM_BASE);
784b727664eSSieu Mun Tang 		mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_AWADDR_REMAP), DRAM_BASE);
785b727664eSSieu Mun Tang 		*mem = *mem - DRAM_BASE;
786b727664eSSieu Mun Tang 	} else {
787b727664eSSieu Mun Tang 		*mem = *mem - DRAM_BASE;
788b727664eSSieu Mun Tang 	}
789b727664eSSieu Mun Tang }
790ea906b9bSSieu Mun Tang 
791ea906b9bSSieu Mun Tang int intel_smmu_hps_remapper_config(uint32_t remapper_bypass)
792ea906b9bSSieu Mun Tang {
793ea906b9bSSieu Mun Tang 	/* Read out the JTAG-ID from boot scratch register */
7948a0a006aSJit Loon Lim 	if (is_agilex5_A5F0() || is_agilex5_A5F4()) {
795ea906b9bSSieu Mun Tang 		if (remapper_bypass == 0x01) {
796ea906b9bSSieu Mun Tang 			g_remapper_bypass = remapper_bypass;
797ea906b9bSSieu Mun Tang 			mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_ARADDR_REMAP), 0);
798ea906b9bSSieu Mun Tang 			mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_AWADDR_REMAP), 0);
799ea906b9bSSieu Mun Tang 		}
800ea906b9bSSieu Mun Tang 	}
801ea906b9bSSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
802ea906b9bSSieu Mun Tang }
803bdcd41ddSRabara, Niravkumar L 
804bdcd41ddSRabara, Niravkumar L static void intel_inject_io96b_ecc_err(const uint32_t *syndrome, const uint32_t command)
805bdcd41ddSRabara, Niravkumar L {
806bdcd41ddSRabara, Niravkumar L 	volatile uint64_t atf_ddr_buffer;
807bdcd41ddSRabara, Niravkumar L 	volatile uint64_t val;
808bdcd41ddSRabara, Niravkumar L 
809bdcd41ddSRabara, Niravkumar L 	mmio_write_32(IOSSM_CMD_PARAM, *syndrome);
810bdcd41ddSRabara, Niravkumar L 	mmio_write_32(IOSSM_CMD_TRIG_OP, command);
811bdcd41ddSRabara, Niravkumar L 	udelay(IOSSM_ECC_ERR_INJ_DELAY_USECS);
812bdcd41ddSRabara, Niravkumar L 	atf_ddr_buffer = 0xCAFEBABEFEEDFACE;	/* Write data */
813bdcd41ddSRabara, Niravkumar L 	memcpy_s((void *)&val, sizeof(val),
814bdcd41ddSRabara, Niravkumar L 		 (void *)&atf_ddr_buffer, sizeof(atf_ddr_buffer));
815bdcd41ddSRabara, Niravkumar L 
816bdcd41ddSRabara, Niravkumar L 	/* Clear response_ready BIT0 of status_register before sending next command. */
817bdcd41ddSRabara, Niravkumar L 	mmio_clrbits_32(IOSSM_CMD_RESP_STATUS, IOSSM_CMD_STATUS_RESP_READY);
818bdcd41ddSRabara, Niravkumar L }
819b727664eSSieu Mun Tang #endif
820b727664eSSieu Mun Tang 
821204d5e67SSieu Mun Tang #if SIP_SVC_V3
822cdab4018SGirisha Dengi uint8_t sip_smc_cmd_cb_ret2(void *resp_desc, void *cmd_desc, uint64_t *ret_args)
823597fff5fSGirisha Dengi {
824597fff5fSGirisha Dengi 	uint8_t ret_args_len = 0U;
825597fff5fSGirisha Dengi 	sdm_response_t *resp = (sdm_response_t *)resp_desc;
826597fff5fSGirisha Dengi 	sdm_command_t *cmd = (sdm_command_t *)cmd_desc;
827597fff5fSGirisha Dengi 
828597fff5fSGirisha Dengi 	(void)cmd;
829597fff5fSGirisha Dengi 	/* Returns 3 SMC arguments for SMC_RET3 */
830597fff5fSGirisha Dengi 	ret_args[ret_args_len++] = INTEL_SIP_SMC_STATUS_OK;
831597fff5fSGirisha Dengi 	ret_args[ret_args_len++] = resp->err_code;
832597fff5fSGirisha Dengi 
833597fff5fSGirisha Dengi 	return ret_args_len;
834597fff5fSGirisha Dengi }
835597fff5fSGirisha Dengi 
836cdab4018SGirisha Dengi uint8_t sip_smc_cmd_cb_ret3(void *resp_desc, void *cmd_desc, uint64_t *ret_args)
837204d5e67SSieu Mun Tang {
838204d5e67SSieu Mun Tang 	uint8_t ret_args_len = 0U;
839204d5e67SSieu Mun Tang 	sdm_response_t *resp = (sdm_response_t *)resp_desc;
840204d5e67SSieu Mun Tang 	sdm_command_t *cmd = (sdm_command_t *)cmd_desc;
841204d5e67SSieu Mun Tang 
842204d5e67SSieu Mun Tang 	(void)cmd;
843204d5e67SSieu Mun Tang 	/* Returns 3 SMC arguments for SMC_RET3 */
844204d5e67SSieu Mun Tang 	ret_args[ret_args_len++] = INTEL_SIP_SMC_STATUS_OK;
845204d5e67SSieu Mun Tang 	ret_args[ret_args_len++] = resp->err_code;
846204d5e67SSieu Mun Tang 	ret_args[ret_args_len++] = resp->resp_data[0];
847204d5e67SSieu Mun Tang 
848204d5e67SSieu Mun Tang 	return ret_args_len;
849204d5e67SSieu Mun Tang }
850204d5e67SSieu Mun Tang 
851cdab4018SGirisha Dengi uint8_t sip_smc_ret_nbytes_cb(void *resp_desc, void *cmd_desc, uint64_t *ret_args)
852597fff5fSGirisha Dengi {
853597fff5fSGirisha Dengi 	uint8_t ret_args_len = 0U;
854597fff5fSGirisha Dengi 	sdm_response_t *resp = (sdm_response_t *)resp_desc;
855597fff5fSGirisha Dengi 	sdm_command_t *cmd = (sdm_command_t *)cmd_desc;
856597fff5fSGirisha Dengi 
857597fff5fSGirisha Dengi 	(void)cmd;
858597fff5fSGirisha Dengi 	INFO("MBOX: %s: mailbox_err 0%x, nbytes_ret %d\n",
859597fff5fSGirisha Dengi 		__func__, resp->err_code, resp->rcvd_resp_len * MBOX_WORD_BYTE);
860597fff5fSGirisha Dengi 
861597fff5fSGirisha Dengi 	ret_args[ret_args_len++] = INTEL_SIP_SMC_STATUS_OK;
862597fff5fSGirisha Dengi 	ret_args[ret_args_len++] = resp->err_code;
863597fff5fSGirisha Dengi 	ret_args[ret_args_len++] = resp->rcvd_resp_len * MBOX_WORD_BYTE;
864597fff5fSGirisha Dengi 
865597fff5fSGirisha Dengi 	return ret_args_len;
866597fff5fSGirisha Dengi }
867597fff5fSGirisha Dengi 
868cdab4018SGirisha Dengi uint8_t sip_smc_get_chipid_cb(void *resp_desc, void *cmd_desc, uint64_t *ret_args)
869597fff5fSGirisha Dengi {
870597fff5fSGirisha Dengi 	uint8_t ret_args_len = 0U;
871597fff5fSGirisha Dengi 	sdm_response_t *resp = (sdm_response_t *)resp_desc;
872597fff5fSGirisha Dengi 	sdm_command_t *cmd = (sdm_command_t *)cmd_desc;
873597fff5fSGirisha Dengi 
874597fff5fSGirisha Dengi 	(void)cmd;
875597fff5fSGirisha Dengi 	INFO("MBOX: %s: mailbox_err 0%x, data[0] 0x%x, data[1] 0x%x\n",
876597fff5fSGirisha Dengi 		__func__, resp->err_code, resp->resp_data[0], resp->resp_data[1]);
877597fff5fSGirisha Dengi 
878597fff5fSGirisha Dengi 	ret_args[ret_args_len++] = INTEL_SIP_SMC_STATUS_OK;
879597fff5fSGirisha Dengi 	ret_args[ret_args_len++] = resp->err_code;
880597fff5fSGirisha Dengi 	ret_args[ret_args_len++] = resp->resp_data[0];
881597fff5fSGirisha Dengi 	ret_args[ret_args_len++] = resp->resp_data[1];
882597fff5fSGirisha Dengi 
883597fff5fSGirisha Dengi 	return ret_args_len;
884597fff5fSGirisha Dengi }
885597fff5fSGirisha Dengi 
886b85b49e4SGirisha Dengi uint8_t sip_smc_cmd_cb_rsu_status(void *resp_desc, void *cmd_desc, uint64_t *ret_args)
887b85b49e4SGirisha Dengi {
888b85b49e4SGirisha Dengi 	uint8_t ret_args_len = 0U;
889b85b49e4SGirisha Dengi 	uint32_t retry_counter = ~0U;
890b85b49e4SGirisha Dengi 	uint32_t failure_source = 0U;
891b85b49e4SGirisha Dengi 	sdm_response_t *resp = (sdm_response_t *)resp_desc;
892b85b49e4SGirisha Dengi 	sdm_command_t *cmd = (sdm_command_t *)cmd_desc;
893b85b49e4SGirisha Dengi 
894b85b49e4SGirisha Dengi 	(void)cmd;
895b85b49e4SGirisha Dengi 	/* Get the failure source and current image retry counter value from the response. */
896b85b49e4SGirisha Dengi 	failure_source = resp->resp_data[5] & RSU_VERSION_ACMF_MASK;
897b85b49e4SGirisha Dengi 	retry_counter = resp->resp_data[8];
898b85b49e4SGirisha Dengi 
899b85b49e4SGirisha Dengi 	if ((retry_counter != ~0U) && (failure_source == 0U))
900b85b49e4SGirisha Dengi 		resp->resp_data[5] |= RSU_VERSION_ACMF;
901b85b49e4SGirisha Dengi 
902b85b49e4SGirisha Dengi 	ret_args[ret_args_len++] = INTEL_SIP_SMC_STATUS_OK;
903b85b49e4SGirisha Dengi 	ret_args[ret_args_len++] = resp->err_code;
904b85b49e4SGirisha Dengi 	/* Current CMF */
905b85b49e4SGirisha Dengi 	ret_args[ret_args_len++] = GET_ADDR64(resp->resp_data[1], resp->resp_data[0]);
906b85b49e4SGirisha Dengi 	/* Last Failing CMF Address */
907b85b49e4SGirisha Dengi 	ret_args[ret_args_len++] = GET_ADDR64(resp->resp_data[3], resp->resp_data[2]);
908b85b49e4SGirisha Dengi 	/* Config State */
909b85b49e4SGirisha Dengi 	ret_args[ret_args_len++] = resp->resp_data[4];
910b85b49e4SGirisha Dengi 	/* Version */
911b85b49e4SGirisha Dengi 	ret_args[ret_args_len++] = (GENMASK(16, 0) & resp->resp_data[5]);
912b85b49e4SGirisha Dengi 	/* Failure Source */
913b85b49e4SGirisha Dengi 	ret_args[ret_args_len++] = ((GENMASK(32, 17) & resp->resp_data[5]) >> 16);
914b85b49e4SGirisha Dengi 	/* Error location */
915b85b49e4SGirisha Dengi 	ret_args[ret_args_len++] = resp->resp_data[6];
916b85b49e4SGirisha Dengi 	/* Error details */
917b85b49e4SGirisha Dengi 	ret_args[ret_args_len++] = resp->resp_data[7];
918b85b49e4SGirisha Dengi 	/* Current image retry counter */
919b85b49e4SGirisha Dengi 	ret_args[ret_args_len++] = resp->resp_data[8];
920b85b49e4SGirisha Dengi 
921b85b49e4SGirisha Dengi 	return ret_args_len;
922b85b49e4SGirisha Dengi }
923b85b49e4SGirisha Dengi 
924b85b49e4SGirisha Dengi uint8_t sip_smc_cmd_cb_rsu_spt(void *resp_desc, void *cmd_desc, uint64_t *ret_args)
925b85b49e4SGirisha Dengi {
926b85b49e4SGirisha Dengi 	uint8_t ret_args_len = 0U;
927b85b49e4SGirisha Dengi 	sdm_response_t *resp = (sdm_response_t *)resp_desc;
928b85b49e4SGirisha Dengi 	sdm_command_t *cmd = (sdm_command_t *)cmd_desc;
929b85b49e4SGirisha Dengi 
930b85b49e4SGirisha Dengi 	(void)cmd;
931b85b49e4SGirisha Dengi 
932b85b49e4SGirisha Dengi 	ret_args[ret_args_len++] = INTEL_SIP_SMC_STATUS_OK;
933b85b49e4SGirisha Dengi 	ret_args[ret_args_len++] = resp->err_code;
934b85b49e4SGirisha Dengi 	/* Sub Partition Table (SPT) 0 address */
935b85b49e4SGirisha Dengi 	ret_args[ret_args_len++] = GET_ADDR64(resp->resp_data[0], resp->resp_data[1]);
936b85b49e4SGirisha Dengi 	/* Sub Partition Table (SPT) 1 address */
937b85b49e4SGirisha Dengi 	ret_args[ret_args_len++] = GET_ADDR64(resp->resp_data[2], resp->resp_data[3]);
938b85b49e4SGirisha Dengi 
939b85b49e4SGirisha Dengi 	return ret_args_len;
940b85b49e4SGirisha Dengi }
941b85b49e4SGirisha Dengi 
942cdab4018SGirisha Dengi static uintptr_t smc_ret(void *handle, uint64_t *ret_args, uint32_t ret_args_len)
943204d5e67SSieu Mun Tang {
944cdab4018SGirisha Dengi 
945204d5e67SSieu Mun Tang 	switch (ret_args_len) {
946204d5e67SSieu Mun Tang 	case SMC_RET_ARGS_ONE:
947cdab4018SGirisha Dengi 		VERBOSE("SVC V3: %s: x0 0x%lx\n", __func__, ret_args[0]);
948204d5e67SSieu Mun Tang 		SMC_RET1(handle, ret_args[0]);
949204d5e67SSieu Mun Tang 		break;
950204d5e67SSieu Mun Tang 
951204d5e67SSieu Mun Tang 	case SMC_RET_ARGS_TWO:
952cdab4018SGirisha Dengi 		VERBOSE("SVC V3: %s: x0 0x%lx, x1 0x%lx\n", __func__, ret_args[0], ret_args[1]);
953204d5e67SSieu Mun Tang 		SMC_RET2(handle, ret_args[0], ret_args[1]);
954204d5e67SSieu Mun Tang 		break;
955204d5e67SSieu Mun Tang 
956204d5e67SSieu Mun Tang 	case SMC_RET_ARGS_THREE:
957cdab4018SGirisha Dengi 		VERBOSE("SVC V3: %s: x0 0x%lx, x1 0x%lx, x2 0x%lx\n",
958cdab4018SGirisha Dengi 			__func__, ret_args[0],	ret_args[1], ret_args[2]);
959204d5e67SSieu Mun Tang 		SMC_RET3(handle, ret_args[0], ret_args[1], ret_args[2]);
960204d5e67SSieu Mun Tang 		break;
961204d5e67SSieu Mun Tang 
962204d5e67SSieu Mun Tang 	case SMC_RET_ARGS_FOUR:
963cdab4018SGirisha Dengi 		VERBOSE("SVC V3: %s: x0 0x%lx, x1 0x%lx, x2 0x%lx, x3 0x%lx\n",
964cdab4018SGirisha Dengi 			__func__, ret_args[0], ret_args[1], ret_args[2], ret_args[3]);
965204d5e67SSieu Mun Tang 		SMC_RET4(handle, ret_args[0], ret_args[1], ret_args[2], ret_args[3]);
966204d5e67SSieu Mun Tang 		break;
967204d5e67SSieu Mun Tang 
968204d5e67SSieu Mun Tang 	case SMC_RET_ARGS_FIVE:
969cdab4018SGirisha Dengi 		VERBOSE("SVC V3: %s: x0 0x%lx, x1 0x%lx, x2 0x%lx, x3 0x%lx, x4 0x%lx\n",
970cdab4018SGirisha Dengi 			__func__, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4]);
971204d5e67SSieu Mun Tang 		SMC_RET5(handle, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4]);
972204d5e67SSieu Mun Tang 		break;
973204d5e67SSieu Mun Tang 
974cdab4018SGirisha Dengi 	case SMC_RET_ARGS_SIX:
975cdab4018SGirisha Dengi 		VERBOSE("SVC V3: %s: x0 0x%lx, x1 0x%lx x2 0x%lx x3 0x%lx, x4 0x%lx x5 0x%lx\n",
976cdab4018SGirisha Dengi 			__func__, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4],
977cdab4018SGirisha Dengi 			ret_args[5]);
978cdab4018SGirisha Dengi 		SMC_RET6(handle, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4],
979cdab4018SGirisha Dengi 			 ret_args[5]);
980cdab4018SGirisha Dengi 		break;
981cdab4018SGirisha Dengi 
982cdab4018SGirisha Dengi 	case SMC_RET_ARGS_SEVEN:
983cdab4018SGirisha Dengi 		VERBOSE("SVC V3: %s: x0 0x%lx, x1 0x%lx x2 0x%lx, x3 0x%lx, x4 0x%lx, x5 0x%lx\t"
984cdab4018SGirisha Dengi 			"x6 0x%lx\n",
985cdab4018SGirisha Dengi 			__func__, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4],
986cdab4018SGirisha Dengi 			ret_args[5], ret_args[6]);
987cdab4018SGirisha Dengi 		SMC_RET7(handle, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4],
988cdab4018SGirisha Dengi 			 ret_args[5], ret_args[6]);
989cdab4018SGirisha Dengi 		break;
990cdab4018SGirisha Dengi 
991cdab4018SGirisha Dengi 	case SMC_RET_ARGS_EIGHT:
992cdab4018SGirisha Dengi 		VERBOSE("SVC V3: %s: x0 0x%lx, x1 0x%lx x2 0x%lx, x3 0x%lx, x4 0x%lx x5 0x%lx\t"
993cdab4018SGirisha Dengi 			"x6 0x%lx, x7 0x%lx\n",
994cdab4018SGirisha Dengi 			__func__, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4],
995cdab4018SGirisha Dengi 			ret_args[5], ret_args[6], ret_args[7]);
996cdab4018SGirisha Dengi 		SMC_RET8(handle, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4],
997cdab4018SGirisha Dengi 			 ret_args[5], ret_args[6], ret_args[7]);
998cdab4018SGirisha Dengi 		break;
999cdab4018SGirisha Dengi 
1000cdab4018SGirisha Dengi 	case SMC_RET_ARGS_NINE:
1001cdab4018SGirisha Dengi 		VERBOSE("SVC V3: %s: x0 0x%lx, x1 0x%lx x2 0x%lx, x3 0x%lx, x4 0x%lx, x5 0x%lx\t"
1002cdab4018SGirisha Dengi 			"x6 0x%lx, x7 0x%lx, x8 0x%lx\n",
1003cdab4018SGirisha Dengi 			__func__, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4],
1004cdab4018SGirisha Dengi 			ret_args[5], ret_args[6], ret_args[7], ret_args[8]);
1005cdab4018SGirisha Dengi 		SMC_RET18(handle, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4],
1006cdab4018SGirisha Dengi 			 ret_args[5], ret_args[6], ret_args[7], ret_args[8],
1007cdab4018SGirisha Dengi 			 0, 0, 0, 0, 0, 0, 0, 0, 0);
1008cdab4018SGirisha Dengi 		break;
1009cdab4018SGirisha Dengi 
1010cdab4018SGirisha Dengi 	case SMC_RET_ARGS_TEN:
1011cdab4018SGirisha Dengi 		VERBOSE("SVC V3: %s: x0 0x%lx, x1 0x%lx, x2 0x%lx, x3 0x%lx, x4 0x%lx x5 0x%lx\t"
1012cdab4018SGirisha Dengi 			"x6 0x%lx, x7 0x%lx x8 0x%lx, x9 0x%lx, x10 0x%lx\n",
1013cdab4018SGirisha Dengi 			__func__, ret_args[0], ret_args[1], ret_args[2], ret_args[3],
1014cdab4018SGirisha Dengi 			ret_args[4], ret_args[5], ret_args[6], ret_args[7], ret_args[8],
1015cdab4018SGirisha Dengi 			ret_args[9], ret_args[10]);
1016cdab4018SGirisha Dengi 		SMC_RET18(handle, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4],
1017cdab4018SGirisha Dengi 			  ret_args[5], ret_args[6], ret_args[7], ret_args[8], ret_args[9],
1018cdab4018SGirisha Dengi 			  0, 0, 0, 0, 0, 0, 0, 0);
1019cdab4018SGirisha Dengi 		break;
1020cdab4018SGirisha Dengi 
1021204d5e67SSieu Mun Tang 	default:
1022cdab4018SGirisha Dengi 		VERBOSE("SVC V3: %s ret_args_len is wrong, please check %d\n ",
1023cdab4018SGirisha Dengi 			__func__, ret_args_len);
1024204d5e67SSieu Mun Tang 		SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR);
1025204d5e67SSieu Mun Tang 		break;
1026204d5e67SSieu Mun Tang 	}
1027204d5e67SSieu Mun Tang }
1028204d5e67SSieu Mun Tang 
1029cbb62e01SGirisha Dengi static inline bool is_gen_mbox_cmd_allowed(uint32_t cmd)
1030cbb62e01SGirisha Dengi {
1031cbb62e01SGirisha Dengi 	/* Check if the command is allowed to be executed in generic mbox format */
1032cbb62e01SGirisha Dengi 	bool is_cmd_allowed = false;
1033cbb62e01SGirisha Dengi 
1034cbb62e01SGirisha Dengi 	switch (cmd) {
1035cbb62e01SGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_OPEN_CS_SESSION:
1036cbb62e01SGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_CLOSE_CS_SESSION:
1037cbb62e01SGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_IMPORT_CS_KEY:
1038cbb62e01SGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_EXPORT_CS_KEY:
1039cbb62e01SGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_REMOVE_CS_KEY:
1040cbb62e01SGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_GET_CS_KEY_INFO:
1041cbb62e01SGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_CREATE_CS_KEY:
1042cbb62e01SGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_RANDOM_NUMBER_EXT:
1043cbb62e01SGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_GET_DIGEST_INIT:
1044cbb62e01SGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_GET_DIGEST_UPDATE:
1045cbb62e01SGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_GET_DIGEST_FINALIZE:
1046cbb62e01SGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_MAC_VERIFY_INIT:
1047cbb62e01SGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_MAC_VERIFY_UPDATE:
1048cbb62e01SGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_MAC_VERIFY_FINALIZE:
1049cbb62e01SGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_HASH_SIGN_INIT:
1050cbb62e01SGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_HASH_SIGN_FINALIZE:
1051cbb62e01SGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIGN_INIT:
1052cbb62e01SGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIGN_UPDATE:
1053cbb62e01SGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE:
1054cbb62e01SGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_UPDATE:
1055cbb62e01SGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_FINALIZE:
1056cbb62e01SGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_HASH_SIG_VERIFY_INIT:
1057cbb62e01SGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_HASH_SIG_VERIFY_FINALIZE:
1058cbb62e01SGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_INIT:
1059cbb62e01SGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_UPDATE:
1060cbb62e01SGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE:
1061cbb62e01SGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_UPDATE:
1062cbb62e01SGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_FINALIZE:
1063cbb62e01SGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_GET_PUBKEY_INIT:
1064cbb62e01SGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_GET_PUBKEY_FINALIZE:
1065cbb62e01SGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDH_REQUEST_INIT:
1066cbb62e01SGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDH_REQUEST_FINALIZE:
1067cbb62e01SGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_HKDF_REQUEST:
1068cbb62e01SGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_CRYPTION_EXT:
1069cbb62e01SGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_CRYPTION:
1070cbb62e01SGirisha Dengi 		/* These commands are not supported in the generic mailbox format. */
1071cbb62e01SGirisha Dengi 		break;
1072cbb62e01SGirisha Dengi 
1073cbb62e01SGirisha Dengi 	default:
1074cbb62e01SGirisha Dengi 		is_cmd_allowed = true;
1075cbb62e01SGirisha Dengi 		break;
1076cbb62e01SGirisha Dengi 	} /* switch */
1077cbb62e01SGirisha Dengi 
1078cbb62e01SGirisha Dengi 	return is_cmd_allowed;
1079cbb62e01SGirisha Dengi }
1080cbb62e01SGirisha Dengi 
1081204d5e67SSieu Mun Tang /*
1082204d5e67SSieu Mun Tang  * This function is responsible for handling all SiP SVC V3 calls from the
1083204d5e67SSieu Mun Tang  * non-secure world.
1084204d5e67SSieu Mun Tang  */
1085204d5e67SSieu Mun Tang static uintptr_t sip_smc_handler_v3(uint32_t smc_fid,
1086204d5e67SSieu Mun Tang 				    u_register_t x1,
1087204d5e67SSieu Mun Tang 				    u_register_t x2,
1088204d5e67SSieu Mun Tang 				    u_register_t x3,
1089204d5e67SSieu Mun Tang 				    u_register_t x4,
1090204d5e67SSieu Mun Tang 				    void *cookie,
1091204d5e67SSieu Mun Tang 				    void *handle,
1092204d5e67SSieu Mun Tang 				    u_register_t flags)
1093204d5e67SSieu Mun Tang {
1094204d5e67SSieu Mun Tang 	int status = 0;
1095597fff5fSGirisha Dengi 	uint32_t mbox_error = 0U;
1096597fff5fSGirisha Dengi 	u_register_t x5, x6, x7, x8, x9, x10, x11;
1097204d5e67SSieu Mun Tang 
1098597fff5fSGirisha Dengi 	/* Get all the SMC call arguments */
1099597fff5fSGirisha Dengi 	x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1100597fff5fSGirisha Dengi 	x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1101597fff5fSGirisha Dengi 	x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1102597fff5fSGirisha Dengi 	x8 = SMC_GET_GP(handle, CTX_GPREG_X8);
1103597fff5fSGirisha Dengi 	x9 = SMC_GET_GP(handle, CTX_GPREG_X9);
1104597fff5fSGirisha Dengi 	x10 = SMC_GET_GP(handle, CTX_GPREG_X10);
1105597fff5fSGirisha Dengi 	x11 = SMC_GET_GP(handle, CTX_GPREG_X11);
1106597fff5fSGirisha Dengi 
1107597fff5fSGirisha Dengi 	INFO("MBOX: SVC_V3: x0 0x%x, x1 0x%lx, x2 0x%lx, x3 0x%lx, x4 0x%lx, x5 0x%lx\n",
1108597fff5fSGirisha Dengi 		smc_fid, x1, x2, x3, x4, x5);
1109597fff5fSGirisha Dengi 	INFO("MBOX: SVC_V3: x6 0x%lx, x7 0x%lx, x8 0x%lx, x9 0x%lx, x10 0x%lx x11 0x%lx\n",
1110597fff5fSGirisha Dengi 		x6, x7, x8, x9, x10, x11);
1111204d5e67SSieu Mun Tang 
1112204d5e67SSieu Mun Tang 	switch (smc_fid) {
1113204d5e67SSieu Mun Tang 	case ALTERA_SIP_SMC_ASYNC_RESP_POLL:
1114204d5e67SSieu Mun Tang 	{
1115cdab4018SGirisha Dengi 		uint64_t ret_args[16] = {0};
1116da1e0008SJit Loon Lim 		uint32_t ret_args_len = 0;
1117204d5e67SSieu Mun Tang 
1118204d5e67SSieu Mun Tang 		status = mailbox_response_poll_v3(GET_CLIENT_ID(x1),
1119204d5e67SSieu Mun Tang 						  GET_JOB_ID(x1),
1120204d5e67SSieu Mun Tang 						  ret_args,
1121204d5e67SSieu Mun Tang 						  &ret_args_len);
1122204d5e67SSieu Mun Tang 		/* Always reserve [0] index for command status. */
1123204d5e67SSieu Mun Tang 		ret_args[0] = status;
1124204d5e67SSieu Mun Tang 
1125204d5e67SSieu Mun Tang 		/* Return SMC call based on the number of return arguments */
1126204d5e67SSieu Mun Tang 		return smc_ret(handle, ret_args, ret_args_len);
1127204d5e67SSieu Mun Tang 	}
1128204d5e67SSieu Mun Tang 
1129204d5e67SSieu Mun Tang 	case ALTERA_SIP_SMC_ASYNC_RESP_POLL_ON_INTR:
1130204d5e67SSieu Mun Tang 	{
1131597fff5fSGirisha Dengi 		/* TBD: Here now we don't need these CID and JID?? */
1132204d5e67SSieu Mun Tang 		uint8_t client_id = 0U;
1133204d5e67SSieu Mun Tang 		uint8_t job_id = 0U;
1134204d5e67SSieu Mun Tang 		uint64_t trans_id_bitmap[4] = {0U};
1135204d5e67SSieu Mun Tang 
1136204d5e67SSieu Mun Tang 		status = mailbox_response_poll_on_intr_v3(&client_id,
1137204d5e67SSieu Mun Tang 							  &job_id,
1138204d5e67SSieu Mun Tang 							  trans_id_bitmap);
1139204d5e67SSieu Mun Tang 
1140204d5e67SSieu Mun Tang 		SMC_RET5(handle, status, trans_id_bitmap[0], trans_id_bitmap[1],
1141204d5e67SSieu Mun Tang 			 trans_id_bitmap[2], trans_id_bitmap[3]);
1142204d5e67SSieu Mun Tang 		break;
1143204d5e67SSieu Mun Tang 	}
1144204d5e67SSieu Mun Tang 
1145597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_GET_DEVICE_IDENTITY:
1146597fff5fSGirisha Dengi 	{
1147597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1148597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
1149597fff5fSGirisha Dengi 						   MBOX_CMD_GET_DEVICEID,
1150597fff5fSGirisha Dengi 						   NULL,
1151597fff5fSGirisha Dengi 						   0U,
1152597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1153597fff5fSGirisha Dengi 						   sip_smc_ret_nbytes_cb,
1154597fff5fSGirisha Dengi 						   (uint32_t *)x2,
1155597fff5fSGirisha Dengi 						   2);
1156597fff5fSGirisha Dengi 
1157597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1158597fff5fSGirisha Dengi 	}
1159597fff5fSGirisha Dengi 
1160597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_GET_IDCODE:
1161597fff5fSGirisha Dengi 	{
1162597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1163597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
1164597fff5fSGirisha Dengi 						   MBOX_CMD_GET_IDCODE,
1165597fff5fSGirisha Dengi 						   NULL,
1166597fff5fSGirisha Dengi 						   0U,
1167597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1168597fff5fSGirisha Dengi 						   sip_smc_cmd_cb_ret3,
1169597fff5fSGirisha Dengi 						   NULL,
1170597fff5fSGirisha Dengi 						   0);
1171597fff5fSGirisha Dengi 
1172597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1173597fff5fSGirisha Dengi 	}
1174597fff5fSGirisha Dengi 
1175597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_QSPI_OPEN:
1176597fff5fSGirisha Dengi 	{
1177597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1178597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
1179597fff5fSGirisha Dengi 						   MBOX_CMD_QSPI_OPEN,
1180597fff5fSGirisha Dengi 						   NULL,
1181597fff5fSGirisha Dengi 						   0U,
1182597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1183597fff5fSGirisha Dengi 						   sip_smc_cmd_cb_ret2,
1184597fff5fSGirisha Dengi 						   NULL,
1185597fff5fSGirisha Dengi 						   0U);
1186597fff5fSGirisha Dengi 
1187597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1188597fff5fSGirisha Dengi 	}
1189597fff5fSGirisha Dengi 
1190597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_QSPI_CLOSE:
1191597fff5fSGirisha Dengi 	{
1192597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1193597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
1194597fff5fSGirisha Dengi 						   MBOX_CMD_QSPI_CLOSE,
1195597fff5fSGirisha Dengi 						   NULL,
1196597fff5fSGirisha Dengi 						   0U,
1197597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1198597fff5fSGirisha Dengi 						   sip_smc_cmd_cb_ret2,
1199597fff5fSGirisha Dengi 						   NULL,
1200597fff5fSGirisha Dengi 						   0U);
1201597fff5fSGirisha Dengi 
1202597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1203597fff5fSGirisha Dengi 	}
1204597fff5fSGirisha Dengi 
1205597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_QSPI_SET_CS:
1206597fff5fSGirisha Dengi 	{
1207597fff5fSGirisha Dengi 		uint32_t cmd_data = 0U;
1208597fff5fSGirisha Dengi 		uint32_t chip_sel = (uint32_t)x2;
1209597fff5fSGirisha Dengi 		uint32_t comb_addr_mode = (uint32_t)x3;
1210597fff5fSGirisha Dengi 		uint32_t ext_dec_mode = (uint32_t)x4;
1211597fff5fSGirisha Dengi 
1212597fff5fSGirisha Dengi 		cmd_data = (chip_sel << MBOX_QSPI_SET_CS_OFFSET) |
1213597fff5fSGirisha Dengi 			   (comb_addr_mode << MBOX_QSPI_SET_CS_CA_OFFSET) |
1214597fff5fSGirisha Dengi 			   (ext_dec_mode << MBOX_QSPI_SET_CS_MODE_OFFSET);
1215597fff5fSGirisha Dengi 
1216597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1217597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
1218597fff5fSGirisha Dengi 						   MBOX_CMD_QSPI_SET_CS,
1219597fff5fSGirisha Dengi 						   &cmd_data,
1220597fff5fSGirisha Dengi 						   1U,
1221597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1222597fff5fSGirisha Dengi 						   sip_smc_cmd_cb_ret2,
1223597fff5fSGirisha Dengi 						   NULL,
1224597fff5fSGirisha Dengi 						   0U);
1225597fff5fSGirisha Dengi 
1226597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1227597fff5fSGirisha Dengi 	}
1228597fff5fSGirisha Dengi 
1229597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_QSPI_ERASE:
1230597fff5fSGirisha Dengi 	{
1231597fff5fSGirisha Dengi 		uint32_t qspi_addr = (uint32_t)x2;
1232597fff5fSGirisha Dengi 		uint32_t qspi_nwords = (uint32_t)x3;
1233597fff5fSGirisha Dengi 
1234597fff5fSGirisha Dengi 		/* QSPI address offset to start erase, must be 4K aligned */
1235597fff5fSGirisha Dengi 		if (MBOX_IS_4K_ALIGNED(qspi_addr)) {
1236597fff5fSGirisha Dengi 			ERROR("MBOX: 0x%x: QSPI address not 4K aligned\n",
1237597fff5fSGirisha Dengi 				smc_fid);
1238597fff5fSGirisha Dengi 			status = INTEL_SIP_SMC_STATUS_REJECTED;
1239597fff5fSGirisha Dengi 			SMC_RET1(handle, status);
1240597fff5fSGirisha Dengi 		}
1241597fff5fSGirisha Dengi 
1242597fff5fSGirisha Dengi 		/* Number of words to erase, multiples of 0x400 or 4K */
1243597fff5fSGirisha Dengi 		if (qspi_nwords % MBOX_QSPI_ERASE_SIZE_GRAN) {
1244597fff5fSGirisha Dengi 			ERROR("MBOX: 0x%x: Given words not in multiples of 4K\n",
1245597fff5fSGirisha Dengi 				smc_fid);
1246597fff5fSGirisha Dengi 			status = INTEL_SIP_SMC_STATUS_REJECTED;
1247597fff5fSGirisha Dengi 			SMC_RET1(handle, status);
1248597fff5fSGirisha Dengi 		}
1249597fff5fSGirisha Dengi 
1250597fff5fSGirisha Dengi 		uint32_t cmd_data[2] = {qspi_addr, qspi_nwords};
1251597fff5fSGirisha Dengi 
1252597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1253597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
1254597fff5fSGirisha Dengi 						   MBOX_CMD_QSPI_ERASE,
1255597fff5fSGirisha Dengi 						   cmd_data,
1256597fff5fSGirisha Dengi 						   sizeof(cmd_data) / MBOX_WORD_BYTE,
1257597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1258597fff5fSGirisha Dengi 						   sip_smc_cmd_cb_ret2,
1259597fff5fSGirisha Dengi 						   NULL,
1260597fff5fSGirisha Dengi 						   0U);
1261597fff5fSGirisha Dengi 
1262597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1263597fff5fSGirisha Dengi 	}
1264597fff5fSGirisha Dengi 
1265597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_QSPI_WRITE:
1266597fff5fSGirisha Dengi 	{
1267597fff5fSGirisha Dengi 		uint32_t *qspi_payload = (uint32_t *)x2;
1268597fff5fSGirisha Dengi 		uint32_t qspi_total_nwords = (((uint32_t)x3) / MBOX_WORD_BYTE);
1269597fff5fSGirisha Dengi 		uint32_t qspi_addr = qspi_payload[0];
1270597fff5fSGirisha Dengi 		uint32_t qspi_nwords = qspi_payload[1];
1271597fff5fSGirisha Dengi 
1272597fff5fSGirisha Dengi 		if (!MBOX_IS_WORD_ALIGNED(qspi_addr)) {
1273597fff5fSGirisha Dengi 			ERROR("MBOX: 0x%x: Given address is not WORD aligned\n",
1274597fff5fSGirisha Dengi 				smc_fid);
1275597fff5fSGirisha Dengi 			status = INTEL_SIP_SMC_STATUS_REJECTED;
1276597fff5fSGirisha Dengi 			SMC_RET1(handle, status);
1277597fff5fSGirisha Dengi 		}
1278597fff5fSGirisha Dengi 
1279597fff5fSGirisha Dengi 		if (qspi_nwords > MBOX_QSPI_RW_MAX_WORDS) {
1280597fff5fSGirisha Dengi 			ERROR("MBOX: 0x%x: Number of words exceeds max limit\n",
1281597fff5fSGirisha Dengi 				smc_fid);
1282597fff5fSGirisha Dengi 			status = INTEL_SIP_SMC_STATUS_REJECTED;
1283597fff5fSGirisha Dengi 			SMC_RET1(handle, status);
1284597fff5fSGirisha Dengi 		}
1285597fff5fSGirisha Dengi 
1286597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1287597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
1288597fff5fSGirisha Dengi 						   MBOX_CMD_QSPI_WRITE,
1289597fff5fSGirisha Dengi 						   qspi_payload,
1290597fff5fSGirisha Dengi 						   qspi_total_nwords,
1291597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1292597fff5fSGirisha Dengi 						   sip_smc_cmd_cb_ret2,
1293597fff5fSGirisha Dengi 						   NULL,
1294597fff5fSGirisha Dengi 						   0U);
1295597fff5fSGirisha Dengi 
1296597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1297597fff5fSGirisha Dengi 	}
1298597fff5fSGirisha Dengi 
1299597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_QSPI_READ:
1300597fff5fSGirisha Dengi 	{
1301597fff5fSGirisha Dengi 		uint32_t qspi_addr = (uint32_t)x2;
1302597fff5fSGirisha Dengi 		uint32_t qspi_nwords = (((uint32_t)x4) / MBOX_WORD_BYTE);
1303597fff5fSGirisha Dengi 
1304597fff5fSGirisha Dengi 		if (qspi_nwords > MBOX_QSPI_RW_MAX_WORDS) {
1305597fff5fSGirisha Dengi 			ERROR("MBOX: 0x%x: Number of words exceeds max limit\n",
1306597fff5fSGirisha Dengi 				smc_fid);
1307597fff5fSGirisha Dengi 			status = INTEL_SIP_SMC_STATUS_REJECTED;
1308597fff5fSGirisha Dengi 			SMC_RET1(handle, status);
1309597fff5fSGirisha Dengi 		}
1310597fff5fSGirisha Dengi 
1311597fff5fSGirisha Dengi 		uint32_t cmd_data[2] = {qspi_addr, qspi_nwords};
1312597fff5fSGirisha Dengi 
1313597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1314597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
1315597fff5fSGirisha Dengi 						   MBOX_CMD_QSPI_READ,
1316597fff5fSGirisha Dengi 						   cmd_data,
1317597fff5fSGirisha Dengi 						   sizeof(cmd_data) / MBOX_WORD_BYTE,
1318597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1319597fff5fSGirisha Dengi 						   sip_smc_ret_nbytes_cb,
1320597fff5fSGirisha Dengi 						   (uint32_t *)x3,
1321597fff5fSGirisha Dengi 						   2);
1322597fff5fSGirisha Dengi 
1323597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1324597fff5fSGirisha Dengi 	}
1325597fff5fSGirisha Dengi 
1326597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_QSPI_GET_DEV_INFO:
1327597fff5fSGirisha Dengi 	{
1328597fff5fSGirisha Dengi 		uint32_t *dst_addr = (uint32_t *)x2;
1329597fff5fSGirisha Dengi 
1330597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1331597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
1332597fff5fSGirisha Dengi 						   MBOX_CMD_QSPI_GET_DEV_INFO,
1333597fff5fSGirisha Dengi 						   NULL,
1334597fff5fSGirisha Dengi 						   0U,
1335597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1336597fff5fSGirisha Dengi 						   sip_smc_ret_nbytes_cb,
1337597fff5fSGirisha Dengi 						   (uint32_t *)dst_addr,
1338597fff5fSGirisha Dengi 						   2);
1339597fff5fSGirisha Dengi 
1340597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1341597fff5fSGirisha Dengi 	}
1342597fff5fSGirisha Dengi 
1343204d5e67SSieu Mun Tang 	case ALTERA_SIP_SMC_ASYNC_HWMON_READVOLT:
1344204d5e67SSieu Mun Tang 	case ALTERA_SIP_SMC_ASYNC_HWMON_READTEMP:
1345204d5e67SSieu Mun Tang 	{
1346204d5e67SSieu Mun Tang 		uint32_t channel = (uint32_t)x2;
1347204d5e67SSieu Mun Tang 		uint32_t mbox_cmd = ((smc_fid == ALTERA_SIP_SMC_ASYNC_HWMON_READVOLT) ?
1348204d5e67SSieu Mun Tang 					MBOX_HWMON_READVOLT : MBOX_HWMON_READTEMP);
1349204d5e67SSieu Mun Tang 
1350204d5e67SSieu Mun Tang 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1351204d5e67SSieu Mun Tang 						   GET_JOB_ID(x1),
1352204d5e67SSieu Mun Tang 						   mbox_cmd,
1353204d5e67SSieu Mun Tang 						   &channel,
1354204d5e67SSieu Mun Tang 						   1U,
1355204d5e67SSieu Mun Tang 						   MBOX_CMD_FLAG_CASUAL,
1356204d5e67SSieu Mun Tang 						   sip_smc_cmd_cb_ret3,
1357204d5e67SSieu Mun Tang 						   NULL,
1358204d5e67SSieu Mun Tang 						   0);
1359204d5e67SSieu Mun Tang 
1360204d5e67SSieu Mun Tang 		SMC_RET1(handle, status);
1361204d5e67SSieu Mun Tang 	}
1362204d5e67SSieu Mun Tang 
1363b85b49e4SGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_RSU_GET_SPT:
1364b85b49e4SGirisha Dengi 	{
1365b85b49e4SGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1366b85b49e4SGirisha Dengi 						   GET_JOB_ID(x1),
1367b85b49e4SGirisha Dengi 						   MBOX_GET_SUBPARTITION_TABLE,
1368b85b49e4SGirisha Dengi 						   NULL,
1369b85b49e4SGirisha Dengi 						   0,
1370b85b49e4SGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1371b85b49e4SGirisha Dengi 						   sip_smc_cmd_cb_rsu_spt,
1372b85b49e4SGirisha Dengi 						   NULL,
1373b85b49e4SGirisha Dengi 						   0);
1374b85b49e4SGirisha Dengi 
1375b85b49e4SGirisha Dengi 		SMC_RET1(handle, status);
1376b85b49e4SGirisha Dengi 	}
1377b85b49e4SGirisha Dengi 
1378b85b49e4SGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_RSU_GET_STATUS:
1379b85b49e4SGirisha Dengi 	{
1380b85b49e4SGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1381b85b49e4SGirisha Dengi 						   GET_JOB_ID(x1),
1382b85b49e4SGirisha Dengi 						   MBOX_RSU_STATUS,
1383b85b49e4SGirisha Dengi 						   NULL,
1384b85b49e4SGirisha Dengi 						   0,
1385b85b49e4SGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1386b85b49e4SGirisha Dengi 						   sip_smc_cmd_cb_rsu_status,
1387b85b49e4SGirisha Dengi 						   NULL,
1388b85b49e4SGirisha Dengi 						   0);
1389b85b49e4SGirisha Dengi 
1390b85b49e4SGirisha Dengi 		SMC_RET1(handle, status);
1391b85b49e4SGirisha Dengi 	}
1392b85b49e4SGirisha Dengi 
1393b85b49e4SGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_RSU_NOTIFY:
1394b85b49e4SGirisha Dengi 	{
1395b85b49e4SGirisha Dengi 		uint32_t notify_code = (uint32_t)x2;
1396b85b49e4SGirisha Dengi 
1397b85b49e4SGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1398b85b49e4SGirisha Dengi 						   GET_JOB_ID(x1),
1399b85b49e4SGirisha Dengi 						   MBOX_HPS_STAGE_NOTIFY,
1400b85b49e4SGirisha Dengi 						   &notify_code,
1401b85b49e4SGirisha Dengi 						   1U,
1402b85b49e4SGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1403b85b49e4SGirisha Dengi 						   sip_smc_cmd_cb_ret2,
1404b85b49e4SGirisha Dengi 						   NULL,
1405b85b49e4SGirisha Dengi 						   0);
1406b85b49e4SGirisha Dengi 
1407b85b49e4SGirisha Dengi 		SMC_RET1(handle, status);
1408b85b49e4SGirisha Dengi 	}
1409b85b49e4SGirisha Dengi 
1410cbb62e01SGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_GEN_MBOX_CMD:
1411cbb62e01SGirisha Dengi 	{
1412cbb62e01SGirisha Dengi 		/* Filter the required commands here. */
1413cbb62e01SGirisha Dengi 		if (!is_gen_mbox_cmd_allowed(smc_fid)) {
1414cbb62e01SGirisha Dengi 			status = INTEL_SIP_SMC_STATUS_REJECTED;
1415cbb62e01SGirisha Dengi 			SMC_RET1(handle, status);
1416cbb62e01SGirisha Dengi 		}
1417cbb62e01SGirisha Dengi 
1418cbb62e01SGirisha Dengi 		/* Collect all the args passed in, and send the mailbox command. */
1419cbb62e01SGirisha Dengi 		uint32_t mbox_cmd = (uint32_t)x2;
1420cbb62e01SGirisha Dengi 		uint32_t *cmd_payload_addr = NULL;
1421cbb62e01SGirisha Dengi 		uint32_t cmd_payload_len = (uint32_t)x4 / MBOX_WORD_BYTE;
1422cbb62e01SGirisha Dengi 		uint32_t *resp_payload_addr = NULL;
1423cbb62e01SGirisha Dengi 		uint32_t resp_payload_len = (uint32_t)x6 / MBOX_WORD_BYTE;
1424cbb62e01SGirisha Dengi 
1425cbb62e01SGirisha Dengi 		if ((cmd_payload_len > MBOX_GEN_CMD_MAX_WORDS) ||
1426cbb62e01SGirisha Dengi 		    (resp_payload_len > MBOX_GEN_CMD_MAX_WORDS)) {
1427cbb62e01SGirisha Dengi 			ERROR("MBOX: 0x%x: Command/Response payload length exceeds max limit\n",
1428cbb62e01SGirisha Dengi 				smc_fid);
1429cbb62e01SGirisha Dengi 			status = INTEL_SIP_SMC_STATUS_REJECTED;
1430cbb62e01SGirisha Dengi 			SMC_RET1(handle, status);
1431cbb62e01SGirisha Dengi 		}
1432cbb62e01SGirisha Dengi 
1433cbb62e01SGirisha Dengi 		/* Make sure we have valid command payload length and buffer */
1434cbb62e01SGirisha Dengi 		if (cmd_payload_len != 0U) {
1435cbb62e01SGirisha Dengi 			cmd_payload_addr = (uint32_t *)x3;
1436cbb62e01SGirisha Dengi 			if (cmd_payload_addr == NULL) {
1437cbb62e01SGirisha Dengi 				ERROR("MBOX: 0x%x: Command payload address is NULL\n",
1438cbb62e01SGirisha Dengi 					smc_fid);
1439cbb62e01SGirisha Dengi 				status = INTEL_SIP_SMC_STATUS_REJECTED;
1440cbb62e01SGirisha Dengi 				SMC_RET1(handle, status);
1441cbb62e01SGirisha Dengi 			}
1442cbb62e01SGirisha Dengi 		}
1443cbb62e01SGirisha Dengi 
1444cbb62e01SGirisha Dengi 		/* Make sure we have valid response payload length and buffer */
1445cbb62e01SGirisha Dengi 		if (resp_payload_len != 0U) {
1446cbb62e01SGirisha Dengi 			resp_payload_addr = (uint32_t *)x5;
1447cbb62e01SGirisha Dengi 			if (resp_payload_addr == NULL) {
1448cbb62e01SGirisha Dengi 				ERROR("MBOX: 0x%x: Response payload address is NULL\n",
1449cbb62e01SGirisha Dengi 					smc_fid);
1450cbb62e01SGirisha Dengi 				status = INTEL_SIP_SMC_STATUS_REJECTED;
1451cbb62e01SGirisha Dengi 				SMC_RET1(handle, status);
1452cbb62e01SGirisha Dengi 			}
1453cbb62e01SGirisha Dengi 		}
1454cbb62e01SGirisha Dengi 
1455cbb62e01SGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1456cbb62e01SGirisha Dengi 						   GET_JOB_ID(x1),
1457cbb62e01SGirisha Dengi 						   mbox_cmd,
1458cbb62e01SGirisha Dengi 						   (uint32_t *)cmd_payload_addr,
1459cbb62e01SGirisha Dengi 						   cmd_payload_len,
1460cbb62e01SGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1461cbb62e01SGirisha Dengi 						   sip_smc_ret_nbytes_cb,
1462cbb62e01SGirisha Dengi 						   (uint32_t *)resp_payload_addr,
1463cbb62e01SGirisha Dengi 						   resp_payload_len);
1464cbb62e01SGirisha Dengi 
1465cbb62e01SGirisha Dengi 		SMC_RET1(handle, status);
1466cbb62e01SGirisha Dengi 	}
1467cbb62e01SGirisha Dengi 
1468597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_RANDOM_NUMBER_EXT:
1469597fff5fSGirisha Dengi 	{
1470597fff5fSGirisha Dengi 		uint32_t session_id = (uint32_t)x2;
1471597fff5fSGirisha Dengi 		uint32_t context_id = (uint32_t)x3;
1472597fff5fSGirisha Dengi 		uint64_t ret_random_addr = (uint64_t)x4;
1473597fff5fSGirisha Dengi 		uint32_t random_len = (uint32_t)SMC_GET_GP(handle, CTX_GPREG_X5);
1474597fff5fSGirisha Dengi 		uint32_t crypto_header = 0U;
1475597fff5fSGirisha Dengi 
1476597fff5fSGirisha Dengi 		if ((random_len > (FCS_RANDOM_EXT_MAX_WORD_SIZE * MBOX_WORD_BYTE)) ||
1477597fff5fSGirisha Dengi 		    (random_len == 0U) ||
1478597fff5fSGirisha Dengi 		    (!is_size_4_bytes_aligned(random_len))) {
1479597fff5fSGirisha Dengi 			ERROR("MBOX: 0x%x is rejected\n", smc_fid);
1480597fff5fSGirisha Dengi 			status = INTEL_SIP_SMC_STATUS_REJECTED;
1481597fff5fSGirisha Dengi 			SMC_RET1(handle, status);
1482597fff5fSGirisha Dengi 		}
1483597fff5fSGirisha Dengi 
1484597fff5fSGirisha Dengi 		crypto_header = ((FCS_CS_FIELD_FLAG_INIT | FCS_CS_FIELD_FLAG_FINALIZE) <<
1485597fff5fSGirisha Dengi 				  FCS_CS_FIELD_FLAG_OFFSET);
1486597fff5fSGirisha Dengi 		fcs_rng_payload payload = {session_id, context_id,
1487597fff5fSGirisha Dengi 					   crypto_header, random_len};
1488597fff5fSGirisha Dengi 
1489597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1490597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
1491597fff5fSGirisha Dengi 						   MBOX_FCS_RANDOM_GEN,
1492597fff5fSGirisha Dengi 						   (uint32_t *)&payload,
1493597fff5fSGirisha Dengi 						   sizeof(payload) / MBOX_WORD_BYTE,
1494597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1495597fff5fSGirisha Dengi 						   sip_smc_ret_nbytes_cb,
1496597fff5fSGirisha Dengi 						   (uint32_t *)ret_random_addr,
1497597fff5fSGirisha Dengi 						   2);
1498597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1499597fff5fSGirisha Dengi 	}
1500597fff5fSGirisha Dengi 
1501597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_GET_PROVISION_DATA:
1502597fff5fSGirisha Dengi 	{
1503597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1504597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
1505597fff5fSGirisha Dengi 						   MBOX_FCS_GET_PROVISION,
1506597fff5fSGirisha Dengi 						   NULL,
1507597fff5fSGirisha Dengi 						   0U,
1508597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1509597fff5fSGirisha Dengi 						   sip_smc_ret_nbytes_cb,
1510597fff5fSGirisha Dengi 						   (uint32_t *)x2,
1511597fff5fSGirisha Dengi 						   2);
1512597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1513597fff5fSGirisha Dengi 	}
1514597fff5fSGirisha Dengi 
1515597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_CNTR_SET_PREAUTH:
1516597fff5fSGirisha Dengi 	{
1517597fff5fSGirisha Dengi 		status = intel_fcs_cntr_set_preauth(smc_fid, x1, x2, x3,
1518597fff5fSGirisha Dengi 					x4, &mbox_error);
1519597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1520597fff5fSGirisha Dengi 	}
1521597fff5fSGirisha Dengi 
1522597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_CHIP_ID:
1523597fff5fSGirisha Dengi 	{
1524597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1525597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
1526597fff5fSGirisha Dengi 						   MBOX_CMD_GET_CHIPID,
1527597fff5fSGirisha Dengi 						   NULL,
1528597fff5fSGirisha Dengi 						   0U,
1529597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1530597fff5fSGirisha Dengi 						   sip_smc_get_chipid_cb,
1531597fff5fSGirisha Dengi 						   NULL,
1532597fff5fSGirisha Dengi 						   0);
1533597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1534597fff5fSGirisha Dengi 	}
1535597fff5fSGirisha Dengi 
1536597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_GET_ATTESTATION_CERT:
1537597fff5fSGirisha Dengi 	{
1538597fff5fSGirisha Dengi 		status = intel_fcs_get_attestation_cert(smc_fid, x1, x2, x3,
1539597fff5fSGirisha Dengi 					(uint32_t *) &x4, &mbox_error);
1540597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1541597fff5fSGirisha Dengi 	}
1542597fff5fSGirisha Dengi 
1543597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_CREATE_CERT_ON_RELOAD:
1544597fff5fSGirisha Dengi 	{
1545597fff5fSGirisha Dengi 		status = intel_fcs_create_cert_on_reload(smc_fid, x1,
1546597fff5fSGirisha Dengi 					x2, &mbox_error);
1547597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1548597fff5fSGirisha Dengi 	}
1549597fff5fSGirisha Dengi 
1550597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_CRYPTION_EXT:
1551597fff5fSGirisha Dengi 	{
1552597fff5fSGirisha Dengi 		if (x4 == FCS_MODE_ENCRYPT) {
1553597fff5fSGirisha Dengi 			status = intel_fcs_encryption_ext(smc_fid, x1, x2, x3,
1554597fff5fSGirisha Dengi 					x5, x6, x7, (uint32_t *) &x8,
1555597fff5fSGirisha Dengi 					&mbox_error, x10, x11);
1556597fff5fSGirisha Dengi 		} else if (x4 == FCS_MODE_DECRYPT) {
1557597fff5fSGirisha Dengi 			status = intel_fcs_decryption_ext(smc_fid, x1, x2, x3,
1558597fff5fSGirisha Dengi 					x5, x6, x7, (uint32_t *) &x8,
1559597fff5fSGirisha Dengi 					&mbox_error, x9, x10, x11);
1560597fff5fSGirisha Dengi 		} else {
1561597fff5fSGirisha Dengi 			ERROR("MBOX: 0x%x: Wrong crypto mode\n", smc_fid);
1562597fff5fSGirisha Dengi 			status = INTEL_SIP_SMC_STATUS_REJECTED;
1563597fff5fSGirisha Dengi 		}
1564597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1565597fff5fSGirisha Dengi 	}
1566597fff5fSGirisha Dengi 
1567597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_SEND_CERTIFICATE:
1568597fff5fSGirisha Dengi 	{
1569597fff5fSGirisha Dengi 		status = intel_fcs_send_cert(smc_fid, x1, x2, x3, &mbox_error);
1570597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1571597fff5fSGirisha Dengi 	}
1572597fff5fSGirisha Dengi 
1573597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_OPEN_CS_SESSION:
1574597fff5fSGirisha Dengi 	{
1575597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1576597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
1577597fff5fSGirisha Dengi 						   MBOX_FCS_OPEN_CS_SESSION,
1578597fff5fSGirisha Dengi 						   NULL,
1579597fff5fSGirisha Dengi 						   0U,
1580597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1581597fff5fSGirisha Dengi 						   sip_smc_cmd_cb_ret3,
1582597fff5fSGirisha Dengi 						   NULL,
1583597fff5fSGirisha Dengi 						   0);
1584597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1585597fff5fSGirisha Dengi 	}
1586597fff5fSGirisha Dengi 
1587597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_CLOSE_CS_SESSION:
1588597fff5fSGirisha Dengi 	{
1589597fff5fSGirisha Dengi 		uint32_t session_id = (uint32_t)x2;
1590597fff5fSGirisha Dengi 
1591597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1592597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
1593597fff5fSGirisha Dengi 						   MBOX_FCS_CLOSE_CS_SESSION,
1594597fff5fSGirisha Dengi 						   &session_id,
1595597fff5fSGirisha Dengi 						   1U,
1596597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1597597fff5fSGirisha Dengi 						   sip_smc_cmd_cb_ret2,
1598597fff5fSGirisha Dengi 						   NULL,
1599597fff5fSGirisha Dengi 						   0);
1600597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1601597fff5fSGirisha Dengi 	}
1602597fff5fSGirisha Dengi 
1603597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_IMPORT_CS_KEY:
1604597fff5fSGirisha Dengi 	{
1605597fff5fSGirisha Dengi 		uint64_t key_addr = x2;
1606597fff5fSGirisha Dengi 		uint32_t key_len_words = (uint32_t)x3 / MBOX_WORD_BYTE;
1607597fff5fSGirisha Dengi 
1608597fff5fSGirisha Dengi 		if ((key_len_words > FCS_CS_KEY_OBJ_MAX_WORD_SIZE) ||
1609597fff5fSGirisha Dengi 		    (!is_address_in_ddr_range(key_addr, key_len_words * 4))) {
1610597fff5fSGirisha Dengi 			ERROR("MBOX: 0x%x: Addr not in DDR range or key len exceeds\n",
1611597fff5fSGirisha Dengi 				smc_fid);
1612597fff5fSGirisha Dengi 			status = INTEL_SIP_SMC_STATUS_REJECTED;
1613597fff5fSGirisha Dengi 			SMC_RET1(handle, status);
1614597fff5fSGirisha Dengi 		}
1615597fff5fSGirisha Dengi 
1616597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1617597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
1618597fff5fSGirisha Dengi 						   MBOX_FCS_IMPORT_CS_KEY,
1619597fff5fSGirisha Dengi 						   (uint32_t *)key_addr,
1620597fff5fSGirisha Dengi 						   key_len_words,
1621597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1622597fff5fSGirisha Dengi 						   sip_smc_cmd_cb_ret3,
1623597fff5fSGirisha Dengi 						   NULL,
1624597fff5fSGirisha Dengi 						   0);
1625597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1626597fff5fSGirisha Dengi 	}
1627597fff5fSGirisha Dengi 
1628597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_CREATE_CS_KEY:
1629597fff5fSGirisha Dengi 	{
1630597fff5fSGirisha Dengi 		uint64_t key_addr = x2;
1631597fff5fSGirisha Dengi 		uint32_t key_len_words = (uint32_t)x3 / MBOX_WORD_BYTE;
1632597fff5fSGirisha Dengi 
1633597fff5fSGirisha Dengi 		if (!is_address_in_ddr_range(key_addr, key_len_words * 4)) {
1634597fff5fSGirisha Dengi 			ERROR("MBOX: 0x%x: Addr not in DDR range\n", smc_fid);
1635597fff5fSGirisha Dengi 			status = INTEL_SIP_SMC_STATUS_REJECTED;
1636597fff5fSGirisha Dengi 			SMC_RET1(handle, status);
1637597fff5fSGirisha Dengi 		}
1638597fff5fSGirisha Dengi 
1639597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1640597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
1641597fff5fSGirisha Dengi 						   MBOX_FCS_CREATE_CS_KEY,
1642597fff5fSGirisha Dengi 						   (uint32_t *)key_addr,
1643597fff5fSGirisha Dengi 						   key_len_words,
1644597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1645597fff5fSGirisha Dengi 						   sip_smc_cmd_cb_ret3,
1646597fff5fSGirisha Dengi 						   NULL,
1647597fff5fSGirisha Dengi 						   0);
1648597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1649597fff5fSGirisha Dengi 	}
1650597fff5fSGirisha Dengi 
1651597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_EXPORT_CS_KEY:
1652597fff5fSGirisha Dengi 	{
1653597fff5fSGirisha Dengi 		uint32_t session_id = (uint32_t)x2;
1654597fff5fSGirisha Dengi 		uint32_t key_uid = (uint32_t)x3;
1655597fff5fSGirisha Dengi 		uint64_t ret_key_addr = (uint64_t)x4;
1656597fff5fSGirisha Dengi 		uint32_t key_len = (uint32_t)SMC_GET_GP(handle, CTX_GPREG_X5);
1657597fff5fSGirisha Dengi 
1658597fff5fSGirisha Dengi 		if (!is_address_in_ddr_range(ret_key_addr, key_len)) {
1659597fff5fSGirisha Dengi 			ERROR("MBOX: 0x%x: Addr not in DDR range\n", smc_fid);
1660597fff5fSGirisha Dengi 			status = INTEL_SIP_SMC_STATUS_REJECTED;
1661597fff5fSGirisha Dengi 			SMC_RET1(handle, status);
1662597fff5fSGirisha Dengi 		}
1663597fff5fSGirisha Dengi 
1664597fff5fSGirisha Dengi 		fcs_cs_key_payload payload = {session_id, RESERVED_AS_ZERO,
1665597fff5fSGirisha Dengi 					      RESERVED_AS_ZERO, key_uid};
1666597fff5fSGirisha Dengi 
1667597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1668597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
1669597fff5fSGirisha Dengi 						   MBOX_FCS_EXPORT_CS_KEY,
1670597fff5fSGirisha Dengi 						   (uint32_t *)&payload,
1671597fff5fSGirisha Dengi 						   sizeof(payload) / MBOX_WORD_BYTE,
1672597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1673597fff5fSGirisha Dengi 						   sip_smc_ret_nbytes_cb,
1674597fff5fSGirisha Dengi 						   (uint32_t *)ret_key_addr,
1675597fff5fSGirisha Dengi 						   2);
1676597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1677597fff5fSGirisha Dengi 	}
1678597fff5fSGirisha Dengi 
1679597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_REMOVE_CS_KEY:
1680597fff5fSGirisha Dengi 	{
1681597fff5fSGirisha Dengi 		uint32_t session_id = (uint32_t)x2;
1682597fff5fSGirisha Dengi 		uint32_t key_uid = (uint32_t)x3;
1683597fff5fSGirisha Dengi 
1684597fff5fSGirisha Dengi 		fcs_cs_key_payload payload = {session_id, RESERVED_AS_ZERO,
1685597fff5fSGirisha Dengi 					      RESERVED_AS_ZERO, key_uid};
1686597fff5fSGirisha Dengi 
1687597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1688597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
1689597fff5fSGirisha Dengi 						   MBOX_FCS_REMOVE_CS_KEY,
1690597fff5fSGirisha Dengi 						   (uint32_t *)&payload,
1691597fff5fSGirisha Dengi 						   sizeof(payload) / MBOX_WORD_BYTE,
1692597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1693597fff5fSGirisha Dengi 						   sip_smc_cmd_cb_ret3,
1694597fff5fSGirisha Dengi 						   NULL,
1695597fff5fSGirisha Dengi 						   0);
1696597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1697597fff5fSGirisha Dengi 	}
1698597fff5fSGirisha Dengi 
1699597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_GET_CS_KEY_INFO:
1700597fff5fSGirisha Dengi 	{
1701597fff5fSGirisha Dengi 		uint32_t session_id = (uint32_t)x2;
1702597fff5fSGirisha Dengi 		uint32_t key_uid = (uint32_t)x3;
1703597fff5fSGirisha Dengi 		uint64_t ret_key_addr = (uint64_t)x4;
1704597fff5fSGirisha Dengi 		uint32_t key_len = (uint32_t)SMC_GET_GP(handle, CTX_GPREG_X5);
1705597fff5fSGirisha Dengi 
1706597fff5fSGirisha Dengi 		if (!is_address_in_ddr_range(ret_key_addr, key_len)) {
1707597fff5fSGirisha Dengi 			ERROR("MBOX: 0x%x: Addr not in DDR range\n", smc_fid);
1708597fff5fSGirisha Dengi 			status = INTEL_SIP_SMC_STATUS_REJECTED;
1709597fff5fSGirisha Dengi 			SMC_RET1(handle, status);
1710597fff5fSGirisha Dengi 		}
1711597fff5fSGirisha Dengi 
1712597fff5fSGirisha Dengi 		fcs_cs_key_payload payload = {session_id, RESERVED_AS_ZERO,
1713597fff5fSGirisha Dengi 					      RESERVED_AS_ZERO, key_uid};
1714597fff5fSGirisha Dengi 
1715597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1716597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
1717597fff5fSGirisha Dengi 						   MBOX_FCS_GET_CS_KEY_INFO,
1718597fff5fSGirisha Dengi 						   (uint32_t *)&payload,
1719597fff5fSGirisha Dengi 						   sizeof(payload) / MBOX_WORD_BYTE,
1720597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1721597fff5fSGirisha Dengi 						   sip_smc_ret_nbytes_cb,
1722597fff5fSGirisha Dengi 						   (uint32_t *)ret_key_addr,
1723597fff5fSGirisha Dengi 						   2);
1724597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1725597fff5fSGirisha Dengi 	}
1726597fff5fSGirisha Dengi 
1727597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_AES_CRYPT_INIT:
1728597fff5fSGirisha Dengi 	{
1729597fff5fSGirisha Dengi 		status = intel_fcs_aes_crypt_init(x2, x3, x4, x5,
1730597fff5fSGirisha Dengi 					x6, &mbox_error);
1731597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1732597fff5fSGirisha Dengi 	}
1733597fff5fSGirisha Dengi 
1734597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_AES_CRYPT_UPDATE:
1735597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_AES_CRYPT_FINALIZE:
1736597fff5fSGirisha Dengi 	{
1737597fff5fSGirisha Dengi 		uint32_t job_id = 0U;
1738597fff5fSGirisha Dengi 		bool is_final = (smc_fid == ALTERA_SIP_SMC_ASYNC_FCS_AES_CRYPT_FINALIZE) ?
1739597fff5fSGirisha Dengi 				true : false;
1740597fff5fSGirisha Dengi 
1741597fff5fSGirisha Dengi 		status = intel_fcs_aes_crypt_update_finalize(smc_fid, x1, x2,
1742597fff5fSGirisha Dengi 					x3, x4, x5, x6, x7, x8, is_final,
1743597fff5fSGirisha Dengi 					&job_id, x9, x10);
1744597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1745597fff5fSGirisha Dengi 	}
1746597fff5fSGirisha Dengi 
1747597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_GET_DIGEST_INIT:
1748597fff5fSGirisha Dengi 	{
1749597fff5fSGirisha Dengi 		status = intel_fcs_get_digest_init(x2, x3, x4, x5, x6,
1750597fff5fSGirisha Dengi 					&mbox_error);
1751597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1752597fff5fSGirisha Dengi 	}
1753597fff5fSGirisha Dengi 
1754597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_GET_DIGEST_UPDATE:
1755597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_GET_DIGEST_FINALIZE:
1756597fff5fSGirisha Dengi 	{
1757597fff5fSGirisha Dengi 		bool is_final = (smc_fid == ALTERA_SIP_SMC_ASYNC_FCS_GET_DIGEST_FINALIZE) ?
1758597fff5fSGirisha Dengi 				true : false;
1759597fff5fSGirisha Dengi 
1760597fff5fSGirisha Dengi 		status = intel_fcs_get_digest_update_finalize(smc_fid, x1, x2,
1761597fff5fSGirisha Dengi 					x3, x4, x5, x6, (uint32_t *) &x7,
1762597fff5fSGirisha Dengi 					is_final, &mbox_error, x8);
1763597fff5fSGirisha Dengi 
1764597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1765597fff5fSGirisha Dengi 	}
1766597fff5fSGirisha Dengi 
1767597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_MAC_VERIFY_INIT:
1768597fff5fSGirisha Dengi 	{
1769597fff5fSGirisha Dengi 		status = intel_fcs_mac_verify_init(x2, x3, x4, x5, x6,
1770597fff5fSGirisha Dengi 					&mbox_error);
1771597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1772597fff5fSGirisha Dengi 	}
1773597fff5fSGirisha Dengi 
1774597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_MAC_VERIFY_UPDATE:
1775597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_MAC_VERIFY_FINALIZE:
1776597fff5fSGirisha Dengi 	{
1777597fff5fSGirisha Dengi 		bool is_final = (smc_fid == ALTERA_SIP_SMC_ASYNC_FCS_MAC_VERIFY_FINALIZE) ?
1778597fff5fSGirisha Dengi 				true : false;
1779597fff5fSGirisha Dengi 
1780597fff5fSGirisha Dengi 		status = intel_fcs_mac_verify_update_finalize(smc_fid, x1, x2,
1781597fff5fSGirisha Dengi 					x3, x4, x5, x6, (uint32_t *) &x7, x8,
1782597fff5fSGirisha Dengi 					is_final, &mbox_error, x9);
1783597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1784597fff5fSGirisha Dengi 	}
1785597fff5fSGirisha Dengi 
1786597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_HASH_SIGN_INIT:
1787597fff5fSGirisha Dengi 	{
1788597fff5fSGirisha Dengi 		status = intel_fcs_ecdsa_hash_sign_init(x2, x3, x4, x5, x6,
1789597fff5fSGirisha Dengi 					&mbox_error);
1790597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1791597fff5fSGirisha Dengi 	}
1792597fff5fSGirisha Dengi 
1793597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_HASH_SIGN_FINALIZE:
1794597fff5fSGirisha Dengi 	{
1795597fff5fSGirisha Dengi 		status = intel_fcs_ecdsa_hash_sign_finalize(smc_fid, x1, x2, x3,
1796597fff5fSGirisha Dengi 					x4, x5, x6, (uint32_t *) &x7,
1797597fff5fSGirisha Dengi 					&mbox_error);
1798597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1799597fff5fSGirisha Dengi 	}
1800597fff5fSGirisha Dengi 
1801597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIGN_INIT:
1802597fff5fSGirisha Dengi 	{
1803597fff5fSGirisha Dengi 		status = intel_fcs_ecdsa_sha2_data_sign_init(x2, x3, x4, x5, x6,
1804597fff5fSGirisha Dengi 					&mbox_error);
1805597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1806597fff5fSGirisha Dengi 	}
1807597fff5fSGirisha Dengi 
1808597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIGN_UPDATE:
1809597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE:
1810597fff5fSGirisha Dengi 	{
1811597fff5fSGirisha Dengi 		bool is_final = (smc_fid == ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE)
1812597fff5fSGirisha Dengi 				? true : false;
1813597fff5fSGirisha Dengi 
1814597fff5fSGirisha Dengi 		status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(smc_fid,
1815597fff5fSGirisha Dengi 					x1, x2, x3, x4, x5, x6, (uint32_t *) &x7,
1816597fff5fSGirisha Dengi 					is_final, &mbox_error, x8);
1817597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1818597fff5fSGirisha Dengi 	}
1819597fff5fSGirisha Dengi 
1820597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_HASH_SIG_VERIFY_INIT:
1821597fff5fSGirisha Dengi 	{
1822597fff5fSGirisha Dengi 		status = intel_fcs_ecdsa_hash_sig_verify_init(x2, x3, x4, x5,
1823597fff5fSGirisha Dengi 					x6, &mbox_error);
1824597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1825597fff5fSGirisha Dengi 	}
1826597fff5fSGirisha Dengi 
1827597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_HASH_SIG_VERIFY_FINALIZE:
1828597fff5fSGirisha Dengi 	{
1829597fff5fSGirisha Dengi 		status = intel_fcs_ecdsa_hash_sig_verify_finalize(smc_fid, x1,
1830597fff5fSGirisha Dengi 					x2, x3, x4, x5, x6, (uint32_t *) &x7,
1831597fff5fSGirisha Dengi 					&mbox_error);
1832597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1833597fff5fSGirisha Dengi 	}
1834597fff5fSGirisha Dengi 
1835597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_INIT:
1836597fff5fSGirisha Dengi 	{
1837597fff5fSGirisha Dengi 		status = intel_fcs_ecdsa_sha2_data_sig_verify_init(x2, x3, x4,
1838597fff5fSGirisha Dengi 					x5, x6, &mbox_error);
1839597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1840597fff5fSGirisha Dengi 	}
1841597fff5fSGirisha Dengi 
1842597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_UPDATE:
1843597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE:
1844597fff5fSGirisha Dengi 	{
1845597fff5fSGirisha Dengi 		bool is_final = (smc_fid ==
1846597fff5fSGirisha Dengi 				ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE) ?
1847597fff5fSGirisha Dengi 				true : false;
1848597fff5fSGirisha Dengi 
1849597fff5fSGirisha Dengi 		status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(
1850597fff5fSGirisha Dengi 					smc_fid, x1, x2, x3, x4, x5, x6,
1851597fff5fSGirisha Dengi 					(uint32_t *) &x7, x8, is_final,
1852597fff5fSGirisha Dengi 					&mbox_error, x9);
1853597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1854597fff5fSGirisha Dengi 	}
1855597fff5fSGirisha Dengi 
1856597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_GET_PUBKEY_INIT:
1857597fff5fSGirisha Dengi 	{
1858597fff5fSGirisha Dengi 		status = intel_fcs_ecdsa_get_pubkey_init(x2, x3, x4, x5, x6,
1859597fff5fSGirisha Dengi 					&mbox_error);
1860597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1861597fff5fSGirisha Dengi 	}
1862597fff5fSGirisha Dengi 
1863597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_GET_PUBKEY_FINALIZE:
1864597fff5fSGirisha Dengi 	{
1865597fff5fSGirisha Dengi 		status = intel_fcs_ecdsa_get_pubkey_finalize(smc_fid, x1, x2, x3,
1866597fff5fSGirisha Dengi 					x4, (uint32_t *) &x5, &mbox_error);
1867597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1868597fff5fSGirisha Dengi 	}
1869597fff5fSGirisha Dengi 
1870597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDH_REQUEST_INIT:
1871597fff5fSGirisha Dengi 	{
1872597fff5fSGirisha Dengi 		status = intel_fcs_ecdh_request_init(x2, x3, x4, x5, x6,
1873597fff5fSGirisha Dengi 					&mbox_error);
1874597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1875597fff5fSGirisha Dengi 	}
1876597fff5fSGirisha Dengi 
1877597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDH_REQUEST_FINALIZE:
1878597fff5fSGirisha Dengi 	{
1879597fff5fSGirisha Dengi 		uint32_t dest_size = (uint32_t)x7;
1880597fff5fSGirisha Dengi 
1881597fff5fSGirisha Dengi 		NOTICE("MBOX: %s, %d: x7 0x%x, dest_size 0x%x\n",
1882597fff5fSGirisha Dengi 			__func__, __LINE__, (uint32_t)x7, dest_size);
1883597fff5fSGirisha Dengi 
1884597fff5fSGirisha Dengi 		status = intel_fcs_ecdh_request_finalize(smc_fid, x1, x2, x3,
1885597fff5fSGirisha Dengi 					x4, x5, x6, (uint32_t *) &dest_size,
1886597fff5fSGirisha Dengi 					&mbox_error);
1887597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1888597fff5fSGirisha Dengi 	}
1889597fff5fSGirisha Dengi 
1890597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_MCTP_MSG:
1891597fff5fSGirisha Dengi 	{
1892597fff5fSGirisha Dengi 		uint32_t *src_addr = (uint32_t *)x2;
1893597fff5fSGirisha Dengi 		uint32_t src_size = (uint32_t)x3;
1894597fff5fSGirisha Dengi 		uint32_t *dst_addr = (uint32_t *)x4;
1895597fff5fSGirisha Dengi 
1896597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1897597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
1898597fff5fSGirisha Dengi 						   MBOX_CMD_MCTP_MSG,
1899597fff5fSGirisha Dengi 						   src_addr,
1900597fff5fSGirisha Dengi 						   src_size / MBOX_WORD_BYTE,
1901597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1902597fff5fSGirisha Dengi 						   sip_smc_ret_nbytes_cb,
1903597fff5fSGirisha Dengi 						   dst_addr,
1904597fff5fSGirisha Dengi 						   2);
1905597fff5fSGirisha Dengi 
1906597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1907597fff5fSGirisha Dengi 	}
1908597fff5fSGirisha Dengi 
1909597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_HKDF_REQUEST:
1910597fff5fSGirisha Dengi 	{
1911597fff5fSGirisha Dengi 		status = intel_fcs_hkdf_request(smc_fid, x1, x2, x3, x4, x5, x6,
1912597fff5fSGirisha Dengi 					x7);
1913597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1914597fff5fSGirisha Dengi 	}
1915597fff5fSGirisha Dengi 
1916204d5e67SSieu Mun Tang 	default:
1917204d5e67SSieu Mun Tang 		return socfpga_sip_handler(smc_fid, x1, x2, x3, x4,
1918204d5e67SSieu Mun Tang 					   cookie, handle, flags);
1919204d5e67SSieu Mun Tang 	} /* switch (smc_fid) */
1920204d5e67SSieu Mun Tang }
1921204d5e67SSieu Mun Tang #endif
1922204d5e67SSieu Mun Tang 
1923c76d4239SHadi Asyrafi /*
1924c76d4239SHadi Asyrafi  * This function is responsible for handling all SiP calls from the NS world
1925c76d4239SHadi Asyrafi  */
1926c76d4239SHadi Asyrafi 
1927ad47f142SSieu Mun Tang uintptr_t sip_smc_handler_v1(uint32_t smc_fid,
1928c76d4239SHadi Asyrafi 			 u_register_t x1,
1929c76d4239SHadi Asyrafi 			 u_register_t x2,
1930c76d4239SHadi Asyrafi 			 u_register_t x3,
1931c76d4239SHadi Asyrafi 			 u_register_t x4,
1932c76d4239SHadi Asyrafi 			 void *cookie,
1933c76d4239SHadi Asyrafi 			 void *handle,
1934c76d4239SHadi Asyrafi 			 u_register_t flags)
1935c76d4239SHadi Asyrafi {
1936d1740831SSieu Mun Tang 	uint32_t retval = 0, completed_addr[3];
1937d1740831SSieu Mun Tang 	uint32_t retval2 = 0;
193877902fcaSSieu Mun Tang 	uint32_t mbox_error = 0;
1939fcf906c9SBoon Khai Ng 	uint32_t err_states = 0;
1940fffcb25cSJit Loon Lim 	uint64_t retval64, rsu_respbuf[9];
1941fffcb25cSJit Loon Lim 	uint32_t seu_respbuf[3];
1942286b96f4SSieu Mun Tang 	int status = INTEL_SIP_SMC_STATUS_OK;
1943a250c04bSSieu Mun Tang 	int mbox_status;
1944*cfde1170SBoyan Karatotev 	unsigned int len_in_resp = 0;
1945c05ea296SSieu Mun Tang 	u_register_t x5, x6, x7;
1946f8e6a09cSAbdul Halim, Muhammad Hadi Asyrafi 
1947c76d4239SHadi Asyrafi 	switch (smc_fid) {
1948c76d4239SHadi Asyrafi 	case SIP_SVC_UID:
1949c76d4239SHadi Asyrafi 		/* Return UID to the caller */
1950c76d4239SHadi Asyrafi 		SMC_UUID_RET(handle, intl_svc_uid);
195113d33d52SHadi Asyrafi 
1952c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE:
1953fcf906c9SBoon Khai Ng 		status = intel_mailbox_fpga_config_isdone(&err_states);
1954fcf906c9SBoon Khai Ng 		SMC_RET4(handle, status, err_states, 0, 0);
195513d33d52SHadi Asyrafi 
1956c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM:
1957c76d4239SHadi Asyrafi 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
1958c76d4239SHadi Asyrafi 			INTEL_SIP_SMC_FPGA_CONFIG_ADDR,
1959c76d4239SHadi Asyrafi 			INTEL_SIP_SMC_FPGA_CONFIG_SIZE -
1960c76d4239SHadi Asyrafi 				INTEL_SIP_SMC_FPGA_CONFIG_ADDR);
196113d33d52SHadi Asyrafi 
1962c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_START:
1963c76d4239SHadi Asyrafi 		status = intel_fpga_config_start(x1);
1964c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
196513d33d52SHadi Asyrafi 
1966c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_WRITE:
1967c76d4239SHadi Asyrafi 		status = intel_fpga_config_write(x1, x2);
1968c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
196913d33d52SHadi Asyrafi 
1970c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE:
1971c76d4239SHadi Asyrafi 		status = intel_fpga_config_completed_write(completed_addr,
1972aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 							&retval, &rcv_id);
1973aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		switch (retval) {
1974c76d4239SHadi Asyrafi 		case 1:
1975c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
1976c76d4239SHadi Asyrafi 				completed_addr[0], 0, 0);
197713d33d52SHadi Asyrafi 
1978c76d4239SHadi Asyrafi 		case 2:
1979c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
1980c76d4239SHadi Asyrafi 				completed_addr[0],
1981c76d4239SHadi Asyrafi 				completed_addr[1], 0);
198213d33d52SHadi Asyrafi 
1983c76d4239SHadi Asyrafi 		case 3:
1984c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
1985c76d4239SHadi Asyrafi 				completed_addr[0],
1986c76d4239SHadi Asyrafi 				completed_addr[1],
1987c76d4239SHadi Asyrafi 				completed_addr[2]);
198813d33d52SHadi Asyrafi 
1989c76d4239SHadi Asyrafi 		case 0:
1990c76d4239SHadi Asyrafi 			SMC_RET4(handle, status, 0, 0, 0);
199113d33d52SHadi Asyrafi 
1992c76d4239SHadi Asyrafi 		default:
1993cefb37ebSTien Hock, Loh 			mailbox_clear_response();
1994c76d4239SHadi Asyrafi 			SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR);
1995c76d4239SHadi Asyrafi 		}
199613d33d52SHadi Asyrafi 
199713d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_READ:
1998aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_secure_reg_read(x1, &retval);
1999aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
200013d33d52SHadi Asyrafi 
200113d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_WRITE:
2002aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_secure_reg_write(x1, (uint32_t)x2, &retval);
2003aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
200413d33d52SHadi Asyrafi 
200513d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_UPDATE:
200613d33d52SHadi Asyrafi 		status = intel_secure_reg_update(x1, (uint32_t)x2,
2007aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 						 (uint32_t)x3, &retval);
2008aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
2009c76d4239SHadi Asyrafi 
2010e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_STATUS:
2011e1f97d9cSHadi Asyrafi 		status = intel_rsu_status(rsu_respbuf,
2012e1f97d9cSHadi Asyrafi 					ARRAY_SIZE(rsu_respbuf));
2013e1f97d9cSHadi Asyrafi 		if (status) {
2014e1f97d9cSHadi Asyrafi 			SMC_RET1(handle, status);
2015e1f97d9cSHadi Asyrafi 		} else {
2016e1f97d9cSHadi Asyrafi 			SMC_RET4(handle, rsu_respbuf[0], rsu_respbuf[1],
2017e1f97d9cSHadi Asyrafi 					rsu_respbuf[2], rsu_respbuf[3]);
2018e1f97d9cSHadi Asyrafi 		}
2019e1f97d9cSHadi Asyrafi 
2020e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_UPDATE:
2021e1f97d9cSHadi Asyrafi 		status = intel_rsu_update(x1);
2022e1f97d9cSHadi Asyrafi 		SMC_RET1(handle, status);
2023e1f97d9cSHadi Asyrafi 
2024e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_NOTIFY:
2025e1f97d9cSHadi Asyrafi 		status = intel_rsu_notify(x1);
2026e1f97d9cSHadi Asyrafi 		SMC_RET1(handle, status);
2027e1f97d9cSHadi Asyrafi 
2028e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_RETRY_COUNTER:
2029e1f97d9cSHadi Asyrafi 		status = intel_rsu_retry_counter((uint32_t *)rsu_respbuf,
2030aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 						ARRAY_SIZE(rsu_respbuf), &retval);
2031e1f97d9cSHadi Asyrafi 		if (status) {
2032e1f97d9cSHadi Asyrafi 			SMC_RET1(handle, status);
2033e1f97d9cSHadi Asyrafi 		} else {
2034aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 			SMC_RET2(handle, status, retval);
2035e1f97d9cSHadi Asyrafi 		}
2036e1f97d9cSHadi Asyrafi 
203744eb782eSChee Hong Ang 	case INTEL_SIP_SMC_RSU_DCMF_VERSION:
203844eb782eSChee Hong Ang 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
203944eb782eSChee Hong Ang 			 ((uint64_t)rsu_dcmf_ver[1] << 32) | rsu_dcmf_ver[0],
204044eb782eSChee Hong Ang 			 ((uint64_t)rsu_dcmf_ver[3] << 32) | rsu_dcmf_ver[2]);
204144eb782eSChee Hong Ang 
204244eb782eSChee Hong Ang 	case INTEL_SIP_SMC_RSU_COPY_DCMF_VERSION:
204344eb782eSChee Hong Ang 		status = intel_rsu_copy_dcmf_version(x1, x2);
204444eb782eSChee Hong Ang 		SMC_RET1(handle, status);
204544eb782eSChee Hong Ang 
20468fb1b484SKah Jing Lee 	case INTEL_SIP_SMC_RSU_GET_DEVICE_INFO:
20478fb1b484SKah Jing Lee 		status = intel_rsu_get_device_info((uint32_t *)rsu_respbuf,
20488fb1b484SKah Jing Lee 					ARRAY_SIZE(rsu_respbuf));
20498fb1b484SKah Jing Lee 		if (status) {
20508fb1b484SKah Jing Lee 			SMC_RET1(handle, status);
20518fb1b484SKah Jing Lee 		} else {
20528fb1b484SKah Jing Lee 			SMC_RET5(handle, status, rsu_respbuf[0], rsu_respbuf[1],
20538fb1b484SKah Jing Lee 				 rsu_respbuf[2], rsu_respbuf[3]);
20548fb1b484SKah Jing Lee 		}
20558fb1b484SKah Jing Lee 
2056984e236eSSieu Mun Tang 	case INTEL_SIP_SMC_RSU_DCMF_STATUS:
2057984e236eSSieu Mun Tang 		SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK,
2058984e236eSSieu Mun Tang 			 ((uint64_t)rsu_dcmf_stat[3] << 48) |
2059984e236eSSieu Mun Tang 			 ((uint64_t)rsu_dcmf_stat[2] << 32) |
2060984e236eSSieu Mun Tang 			 ((uint64_t)rsu_dcmf_stat[1] << 16) |
2061984e236eSSieu Mun Tang 			 rsu_dcmf_stat[0]);
2062984e236eSSieu Mun Tang 
2063984e236eSSieu Mun Tang 	case INTEL_SIP_SMC_RSU_COPY_DCMF_STATUS:
2064984e236eSSieu Mun Tang 		status = intel_rsu_copy_dcmf_status(x1);
2065984e236eSSieu Mun Tang 		SMC_RET1(handle, status);
2066984e236eSSieu Mun Tang 
20674c26957bSChee Hong Ang 	case INTEL_SIP_SMC_RSU_MAX_RETRY:
20684c26957bSChee Hong Ang 		SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK, rsu_max_retry);
20694c26957bSChee Hong Ang 
20704c26957bSChee Hong Ang 	case INTEL_SIP_SMC_RSU_COPY_MAX_RETRY:
20714c26957bSChee Hong Ang 		rsu_max_retry = x1;
20724c26957bSChee Hong Ang 		SMC_RET1(handle, INTEL_SIP_SMC_STATUS_OK);
20734c26957bSChee Hong Ang 
2074c703d752SSieu Mun Tang 	case INTEL_SIP_SMC_ECC_DBE:
2075c703d752SSieu Mun Tang 		status = intel_ecc_dbe_notification(x1);
2076c703d752SSieu Mun Tang 		SMC_RET1(handle, status);
2077c703d752SSieu Mun Tang 
2078b703facaSSieu Mun Tang 	case INTEL_SIP_SMC_SERVICE_COMPLETED:
2079b703facaSSieu Mun Tang 		status = intel_smc_service_completed(x1, x2, x3, &rcv_id,
2080b703facaSSieu Mun Tang 						&len_in_resp, &mbox_error);
2081b703facaSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x1, len_in_resp);
2082b703facaSSieu Mun Tang 
2083c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 	case INTEL_SIP_SMC_FIRMWARE_VERSION:
2084c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_smc_fw_version(&retval);
2085c026dfe3SSieu Mun Tang 		SMC_RET2(handle, status, retval);
2086c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 
20870c5d62adSHadi Asyrafi 	case INTEL_SIP_SMC_MBOX_SEND_CMD:
20880c5d62adSHadi Asyrafi 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
20890c5d62adSHadi Asyrafi 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
2090ac097fdfSSieu Mun Tang 		status = intel_mbox_send_cmd(x1, (uint32_t *)x2, x3, x4, x5, x6,
2091ac097fdfSSieu Mun Tang 						&mbox_status, &len_in_resp);
2092108514ffSSieu Mun Tang 		SMC_RET3(handle, status, mbox_status, len_in_resp);
20930c5d62adSHadi Asyrafi 
209493a5b97eSSieu Mun Tang 	case INTEL_SIP_SMC_GET_USERCODE:
209593a5b97eSSieu Mun Tang 		status = intel_smc_get_usercode(&retval);
209693a5b97eSSieu Mun Tang 		SMC_RET2(handle, status, retval);
209793a5b97eSSieu Mun Tang 
209802d3ef33SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CRYPTION:
209902d3ef33SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
210002d3ef33SSieu Mun Tang 
210102d3ef33SSieu Mun Tang 		if (x1 == FCS_MODE_DECRYPT) {
210202d3ef33SSieu Mun Tang 			status = intel_fcs_decryption(x2, x3, x4, x5, &send_id);
210302d3ef33SSieu Mun Tang 		} else if (x1 == FCS_MODE_ENCRYPT) {
210402d3ef33SSieu Mun Tang 			status = intel_fcs_encryption(x2, x3, x4, x5, &send_id);
210502d3ef33SSieu Mun Tang 		} else {
210602d3ef33SSieu Mun Tang 			status = INTEL_SIP_SMC_STATUS_REJECTED;
210702d3ef33SSieu Mun Tang 		}
210802d3ef33SSieu Mun Tang 
210902d3ef33SSieu Mun Tang 		SMC_RET3(handle, status, x4, x5);
211002d3ef33SSieu Mun Tang 
2111537ff052SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CRYPTION_EXT:
2112537ff052SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
2113537ff052SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
2114537ff052SSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
2115537ff052SSieu Mun Tang 
2116537ff052SSieu Mun Tang 		if (x3 == FCS_MODE_DECRYPT) {
2117597fff5fSGirisha Dengi 			status = intel_fcs_decryption_ext(smc_fid, 0, x1, x2, x4, x5, x6,
2118597fff5fSGirisha Dengi 					(uint32_t *) &x7, &mbox_error, 0, 0, 0);
2119537ff052SSieu Mun Tang 		} else if (x3 == FCS_MODE_ENCRYPT) {
2120597fff5fSGirisha Dengi 			status = intel_fcs_encryption_ext(smc_fid, 0, x1, x2, x4, x5, x6,
2121597fff5fSGirisha Dengi 					(uint32_t *) &x7, &mbox_error, 0, 0);
2122537ff052SSieu Mun Tang 		} else {
2123537ff052SSieu Mun Tang 			status = INTEL_SIP_SMC_STATUS_REJECTED;
2124537ff052SSieu Mun Tang 		}
2125537ff052SSieu Mun Tang 
2126537ff052SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x6, x7);
2127537ff052SSieu Mun Tang 
21284837a640SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_RANDOM_NUMBER:
21294837a640SSieu Mun Tang 		status = intel_fcs_random_number_gen(x1, &retval64,
21304837a640SSieu Mun Tang 							&mbox_error);
21314837a640SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x1, retval64);
21324837a640SSieu Mun Tang 
213324f9dc8aSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_RANDOM_NUMBER_EXT:
213424f9dc8aSSieu Mun Tang 		status = intel_fcs_random_number_gen_ext(x1, x2, x3,
213524f9dc8aSSieu Mun Tang 							&send_id);
213624f9dc8aSSieu Mun Tang 		SMC_RET1(handle, status);
213724f9dc8aSSieu Mun Tang 
21384837a640SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_SEND_CERTIFICATE:
2139597fff5fSGirisha Dengi 		status = intel_fcs_send_cert(smc_fid, 0, x1, x2, &send_id);
21404837a640SSieu Mun Tang 		SMC_RET1(handle, status);
21414837a640SSieu Mun Tang 
21424837a640SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_PROVISION_DATA:
21434837a640SSieu Mun Tang 		status = intel_fcs_get_provision_data(&send_id);
21444837a640SSieu Mun Tang 		SMC_RET1(handle, status);
21454837a640SSieu Mun Tang 
21467facacecSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CNTR_SET_PREAUTH:
2147597fff5fSGirisha Dengi 		status = intel_fcs_cntr_set_preauth(smc_fid, 0, x1, x2, x3,
21487facacecSSieu Mun Tang 							&mbox_error);
21497facacecSSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
21507facacecSSieu Mun Tang 
215111f4f030SSieu Mun Tang 	case INTEL_SIP_SMC_HPS_SET_BRIDGES:
215211f4f030SSieu Mun Tang 		status = intel_hps_set_bridges(x1, x2);
215311f4f030SSieu Mun Tang 		SMC_RET1(handle, status);
215411f4f030SSieu Mun Tang 
2155ad47f142SSieu Mun Tang 	case INTEL_SIP_SMC_HWMON_READTEMP:
2156ad47f142SSieu Mun Tang 		status = intel_hwmon_readtemp(x1, &retval);
2157ad47f142SSieu Mun Tang 		SMC_RET2(handle, status, retval);
2158ad47f142SSieu Mun Tang 
2159ad47f142SSieu Mun Tang 	case INTEL_SIP_SMC_HWMON_READVOLT:
2160ad47f142SSieu Mun Tang 		status = intel_hwmon_readvolt(x1, &retval);
2161ad47f142SSieu Mun Tang 		SMC_RET2(handle, status, retval);
2162ad47f142SSieu Mun Tang 
2163d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_PSGSIGMA_TEARDOWN:
2164d1740831SSieu Mun Tang 		status = intel_fcs_sigma_teardown(x1, &mbox_error);
2165d1740831SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
2166d1740831SSieu Mun Tang 
2167d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CHIP_ID:
2168d1740831SSieu Mun Tang 		status = intel_fcs_chip_id(&retval, &retval2, &mbox_error);
2169d1740831SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, retval, retval2);
2170d1740831SSieu Mun Tang 
2171d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ATTESTATION_SUBKEY:
2172d1740831SSieu Mun Tang 		status = intel_fcs_attestation_subkey(x1, x2, x3,
2173d1740831SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
2174d1740831SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
2175d1740831SSieu Mun Tang 
2176d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ATTESTATION_MEASUREMENTS:
2177d1740831SSieu Mun Tang 		status = intel_fcs_get_measurement(x1, x2, x3,
2178d1740831SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
2179d1740831SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
2180d1740831SSieu Mun Tang 
2181581182c1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_ATTESTATION_CERT:
2182597fff5fSGirisha Dengi 		status = intel_fcs_get_attestation_cert(smc_fid, 0, x1, x2,
2183581182c1SSieu Mun Tang 					(uint32_t *) &x3, &mbox_error);
2184581182c1SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x2, x3);
2185581182c1SSieu Mun Tang 
2186581182c1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CREATE_CERT_ON_RELOAD:
2187597fff5fSGirisha Dengi 		status = intel_fcs_create_cert_on_reload(smc_fid, 0, x1, &mbox_error);
2188581182c1SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
2189581182c1SSieu Mun Tang 
21906dc00c24SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_OPEN_CS_SESSION:
21916dc00c24SSieu Mun Tang 		status = intel_fcs_open_crypto_service_session(&retval, &mbox_error);
21926dc00c24SSieu Mun Tang 		SMC_RET3(handle, status, mbox_error, retval);
21936dc00c24SSieu Mun Tang 
21946dc00c24SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CLOSE_CS_SESSION:
21956dc00c24SSieu Mun Tang 		status = intel_fcs_close_crypto_service_session(x1, &mbox_error);
21966dc00c24SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
21976dc00c24SSieu Mun Tang 
2198342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_IMPORT_CS_KEY:
2199342a0618SSieu Mun Tang 		status = intel_fcs_import_crypto_service_key(x1, x2, &send_id);
2200342a0618SSieu Mun Tang 		SMC_RET1(handle, status);
2201342a0618SSieu Mun Tang 
2202342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_EXPORT_CS_KEY:
2203342a0618SSieu Mun Tang 		status = intel_fcs_export_crypto_service_key(x1, x2, x3,
2204342a0618SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
2205342a0618SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
2206342a0618SSieu Mun Tang 
2207342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_REMOVE_CS_KEY:
2208342a0618SSieu Mun Tang 		status = intel_fcs_remove_crypto_service_key(x1, x2,
2209342a0618SSieu Mun Tang 					&mbox_error);
2210342a0618SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
2211342a0618SSieu Mun Tang 
2212342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_CS_KEY_INFO:
2213342a0618SSieu Mun Tang 		status = intel_fcs_get_crypto_service_key_info(x1, x2, x3,
2214342a0618SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
2215342a0618SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
2216342a0618SSieu Mun Tang 
22177e8249a2SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_INIT:
22187e8249a2SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
22197e8249a2SSieu Mun Tang 		status = intel_fcs_get_digest_init(x1, x2, x3,
22207e8249a2SSieu Mun Tang 					x4, x5, &mbox_error);
22217e8249a2SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
22227e8249a2SSieu Mun Tang 
222370a7e6afSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_UPDATE:
222470a7e6afSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
222570a7e6afSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
2226597fff5fSGirisha Dengi 		status = intel_fcs_get_digest_update_finalize(smc_fid, 0, x1, x2,
2227597fff5fSGirisha Dengi 					x3, x4, x5, (uint32_t *) &x6, false,
2228597fff5fSGirisha Dengi 					&mbox_error, 0);
222970a7e6afSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
223070a7e6afSSieu Mun Tang 
22317e8249a2SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_FINALIZE:
22327e8249a2SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
22337e8249a2SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
2234597fff5fSGirisha Dengi 		status = intel_fcs_get_digest_update_finalize(smc_fid, 0, x1, x2,
2235597fff5fSGirisha Dengi 					x3, x4, x5, (uint32_t *) &x6, true,
2236597fff5fSGirisha Dengi 					&mbox_error, 0);
22377e8249a2SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
22387e8249a2SSieu Mun Tang 
22394687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_UPDATE:
22404687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
22414687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
22424687021dSSieu Mun Tang 		status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3,
22434687021dSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, false,
22444687021dSSieu Mun Tang 					&mbox_error, &send_id);
22454687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
22464687021dSSieu Mun Tang 
22474687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_FINALIZE:
22484687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
22494687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
22504687021dSSieu Mun Tang 		status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3,
22514687021dSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, true,
22524687021dSSieu Mun Tang 					&mbox_error, &send_id);
22534687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
22544687021dSSieu Mun Tang 
2255c05ea296SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_INIT:
2256c05ea296SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
2257c05ea296SSieu Mun Tang 		status = intel_fcs_mac_verify_init(x1, x2, x3,
2258c05ea296SSieu Mun Tang 					x4, x5, &mbox_error);
2259c05ea296SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
2260c05ea296SSieu Mun Tang 
226170a7e6afSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_UPDATE:
226270a7e6afSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
226370a7e6afSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
226470a7e6afSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
2265597fff5fSGirisha Dengi 		status = intel_fcs_mac_verify_update_finalize(smc_fid, 0, x1, x2,
2266597fff5fSGirisha Dengi 					x3, x4, x5, (uint32_t *) &x6, x7, false,
2267597fff5fSGirisha Dengi 					&mbox_error, 0);
226870a7e6afSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
226970a7e6afSSieu Mun Tang 
2270c05ea296SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_FINALIZE:
2271c05ea296SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
2272c05ea296SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
2273c05ea296SSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
2274597fff5fSGirisha Dengi 		status = intel_fcs_mac_verify_update_finalize(smc_fid, 0, x1, x2,
2275597fff5fSGirisha Dengi 					x3, x4, x5, (uint32_t *) &x6, x7, true,
2276597fff5fSGirisha Dengi 					&mbox_error, 0);
2277c05ea296SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
2278c05ea296SSieu Mun Tang 
22794687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_UPDATE:
22804687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
22814687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
22824687021dSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
22834687021dSSieu Mun Tang 		status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3,
22844687021dSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, x7,
22854687021dSSieu Mun Tang 					false, &mbox_error, &send_id);
22864687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
22874687021dSSieu Mun Tang 
22884687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_FINALIZE:
22894687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
22904687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
22914687021dSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
22924687021dSSieu Mun Tang 		status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3,
22934687021dSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, x7,
22944687021dSSieu Mun Tang 					true, &mbox_error, &send_id);
22954687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
22964687021dSSieu Mun Tang 
229707912da1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_INIT:
229807912da1SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
229907912da1SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_init(x1, x2, x3,
230007912da1SSieu Mun Tang 					x4, x5, &mbox_error);
230107912da1SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
230207912da1SSieu Mun Tang 
23031d97dd74SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_UPDATE:
23041d97dd74SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
23051d97dd74SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
2306597fff5fSGirisha Dengi 		status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(smc_fid,
2307597fff5fSGirisha Dengi 					0, x1, x2, x3, x4, x5, (uint32_t *) &x6,
2308597fff5fSGirisha Dengi 					false, &mbox_error, 0);
23091d97dd74SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
23101d97dd74SSieu Mun Tang 
231107912da1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE:
231207912da1SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
231307912da1SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
2314597fff5fSGirisha Dengi 		status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(smc_fid,
2315597fff5fSGirisha Dengi 					0, x1, x2, x3, x4, x5, (uint32_t *) &x6,
2316597fff5fSGirisha Dengi 					true, &mbox_error, 0);
231707912da1SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
231807912da1SSieu Mun Tang 
23194687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_UPDATE:
23204687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
23214687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
23224687021dSSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1,
23234687021dSSieu Mun Tang 					x2, x3, x4, x5, (uint32_t *) &x6, false,
23244687021dSSieu Mun Tang 					&mbox_error, &send_id);
23254687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
23264687021dSSieu Mun Tang 
23274687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_FINALIZE:
23284687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
23294687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
23304687021dSSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1,
23314687021dSSieu Mun Tang 					x2, x3, x4, x5, (uint32_t *) &x6, true,
23324687021dSSieu Mun Tang 					&mbox_error, &send_id);
23334687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
23344687021dSSieu Mun Tang 
233569254105SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_INIT:
233669254105SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
233769254105SSieu Mun Tang 		status = intel_fcs_ecdsa_hash_sign_init(x1, x2, x3,
233869254105SSieu Mun Tang 					x4, x5, &mbox_error);
233969254105SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
234069254105SSieu Mun Tang 
234169254105SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_FINALIZE:
234269254105SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
234369254105SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
2344597fff5fSGirisha Dengi 		status = intel_fcs_ecdsa_hash_sign_finalize(smc_fid, 0, x1, x2,
2345597fff5fSGirisha Dengi 					x3, x4, x5, (uint32_t *) &x6,
2346597fff5fSGirisha Dengi 					&mbox_error);
234769254105SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
234869254105SSieu Mun Tang 
23497e25eb87SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_INIT:
23507e25eb87SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
23517e25eb87SSieu Mun Tang 		status = intel_fcs_ecdsa_hash_sig_verify_init(x1, x2, x3,
23527e25eb87SSieu Mun Tang 					x4, x5, &mbox_error);
23537e25eb87SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
23547e25eb87SSieu Mun Tang 
23557e25eb87SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_FINALIZE:
23567e25eb87SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
23577e25eb87SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
2358597fff5fSGirisha Dengi 		status = intel_fcs_ecdsa_hash_sig_verify_finalize(smc_fid, 0, x1,
2359597fff5fSGirisha Dengi 					x2, x3, x4, x5, (uint32_t *) &x6,
2360597fff5fSGirisha Dengi 					&mbox_error);
23617e25eb87SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
23627e25eb87SSieu Mun Tang 
236358305060SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_INIT:
236458305060SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
236558305060SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_init(x1, x2, x3,
236658305060SSieu Mun Tang 					x4, x5, &mbox_error);
236758305060SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
236858305060SSieu Mun Tang 
23691d97dd74SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_UPDATE:
23701d97dd74SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
23711d97dd74SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
23721d97dd74SSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
23731d97dd74SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(
2374597fff5fSGirisha Dengi 					smc_fid, 0, x1, x2, x3, x4, x5,
2375597fff5fSGirisha Dengi 					(uint32_t *) &x6, x7, false,
2376597fff5fSGirisha Dengi 					&mbox_error, 0);
23771d97dd74SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
23781d97dd74SSieu Mun Tang 
23794687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_UPDATE:
23804687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
23814687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
23824687021dSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
23834687021dSSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize(
23844687021dSSieu Mun Tang 					x1, x2, x3, x4, x5, (uint32_t *) &x6,
23854687021dSSieu Mun Tang 					x7, false, &mbox_error, &send_id);
23864687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
23874687021dSSieu Mun Tang 
23884687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_FINALIZE:
23894687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
23904687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
23914687021dSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
23924687021dSSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize(
23934687021dSSieu Mun Tang 					x1, x2, x3, x4, x5, (uint32_t *) &x6,
23944687021dSSieu Mun Tang 					x7, true, &mbox_error, &send_id);
23954687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
23964687021dSSieu Mun Tang 
239758305060SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE:
239858305060SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
239958305060SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
240058305060SSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
24011d97dd74SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(
2402597fff5fSGirisha Dengi 					smc_fid, 0, x1, x2, x3, x4, x5,
2403597fff5fSGirisha Dengi 					(uint32_t *) &x6, x7, true,
2404597fff5fSGirisha Dengi 					&mbox_error, 0);
240558305060SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
240607912da1SSieu Mun Tang 
2407d2fee94aSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_INIT:
2408d2fee94aSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
2409d2fee94aSSieu Mun Tang 		status = intel_fcs_ecdsa_get_pubkey_init(x1, x2, x3,
2410d2fee94aSSieu Mun Tang 					x4, x5, &mbox_error);
2411d2fee94aSSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
2412d2fee94aSSieu Mun Tang 
2413d2fee94aSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_FINALIZE:
2414597fff5fSGirisha Dengi 		status = intel_fcs_ecdsa_get_pubkey_finalize(
2415597fff5fSGirisha Dengi 				INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_FINALIZE, 0,
2416597fff5fSGirisha Dengi 				x1, x2, x3, (uint32_t *) &x4, &mbox_error);
2417d2fee94aSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
2418d2fee94aSSieu Mun Tang 
241949446866SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDH_REQUEST_INIT:
242049446866SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
242149446866SSieu Mun Tang 		status = intel_fcs_ecdh_request_init(x1, x2, x3,
242249446866SSieu Mun Tang 					x4, x5, &mbox_error);
242349446866SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
242449446866SSieu Mun Tang 
242549446866SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDH_REQUEST_FINALIZE:
242649446866SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
242749446866SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
2428597fff5fSGirisha Dengi 		status = intel_fcs_ecdh_request_finalize(smc_fid, 0, x1, x2, x3,
242949446866SSieu Mun Tang 					 x4, x5, (uint32_t *) &x6, &mbox_error);
243049446866SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
243149446866SSieu Mun Tang 
24326726390eSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_AES_CRYPT_INIT:
24336726390eSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
24346726390eSSieu Mun Tang 		status = intel_fcs_aes_crypt_init(x1, x2, x3, x4, x5,
24356726390eSSieu Mun Tang 					&mbox_error);
24366726390eSSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
24376726390eSSieu Mun Tang 
2438dcb144f1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_AES_CRYPT_UPDATE:
2439dcb144f1SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
2440dcb144f1SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
2441597fff5fSGirisha Dengi 		status = intel_fcs_aes_crypt_update_finalize(smc_fid, 0, x1, x2,
2442597fff5fSGirisha Dengi 					x3, x4, x5, x6, 0, false, &send_id, 0, 0);
2443dcb144f1SSieu Mun Tang 		SMC_RET1(handle, status);
2444dcb144f1SSieu Mun Tang 
24456726390eSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_AES_CRYPT_FINALIZE:
24466726390eSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
24476726390eSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
2448597fff5fSGirisha Dengi 		status = intel_fcs_aes_crypt_update_finalize(smc_fid, 0, x1, x2,
2449597fff5fSGirisha Dengi 					x3, x4, x5, x6, 0, true, &send_id, 0, 0);
24506726390eSSieu Mun Tang 		SMC_RET1(handle, status);
24516726390eSSieu Mun Tang 
2452ea906b9bSSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
2453ea906b9bSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_SDM_REMAPPER_CONFIG:
2454ea906b9bSSieu Mun Tang 		status = intel_smmu_hps_remapper_config(x1);
2455ea906b9bSSieu Mun Tang 		SMC_RET1(handle, status);
2456ea906b9bSSieu Mun Tang #endif
2457ea906b9bSSieu Mun Tang 
245877902fcaSSieu Mun Tang 	case INTEL_SIP_SMC_GET_ROM_PATCH_SHA384:
245977902fcaSSieu Mun Tang 		status = intel_fcs_get_rom_patch_sha384(x1, &retval64,
246077902fcaSSieu Mun Tang 							&mbox_error);
246177902fcaSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x1, retval64);
246277902fcaSSieu Mun Tang 
2463f0c40b89SSieu Mun Tang 	case INTEL_SIP_SMC_SVC_VERSION:
2464f0c40b89SSieu Mun Tang 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
2465f0c40b89SSieu Mun Tang 					SIP_SVC_VERSION_MAJOR,
2466f0c40b89SSieu Mun Tang 					SIP_SVC_VERSION_MINOR);
2467f0c40b89SSieu Mun Tang 
246891239f2cSJit Loon Lim 	case INTEL_SIP_SMC_SEU_ERR_STATUS:
246991239f2cSJit Loon Lim 		status = intel_sdm_seu_err_read(seu_respbuf,
247091239f2cSJit Loon Lim 					ARRAY_SIZE(seu_respbuf));
247191239f2cSJit Loon Lim 		if (status) {
247291239f2cSJit Loon Lim 			SMC_RET1(handle, status);
247391239f2cSJit Loon Lim 		} else {
247491239f2cSJit Loon Lim 			SMC_RET3(handle, seu_respbuf[0], seu_respbuf[1], seu_respbuf[2]);
247591239f2cSJit Loon Lim 		}
247691239f2cSJit Loon Lim 
2477fffcb25cSJit Loon Lim 	case INTEL_SIP_SMC_SAFE_INJECT_SEU_ERR:
2478fffcb25cSJit Loon Lim 		status = intel_sdm_safe_inject_seu_err((uint32_t *)&x1, (uint32_t)x2);
2479fffcb25cSJit Loon Lim 		SMC_RET1(handle, status);
2480fffcb25cSJit Loon Lim 
2481d1c58d86SGirisha Dengi 	case INTEL_SIP_SMC_ATF_BUILD_VER:
2482d1c58d86SGirisha Dengi 		SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, VERSION_MAJOR,
2483d1c58d86SGirisha Dengi 			 VERSION_MINOR, VERSION_PATCH);
2484d1c58d86SGirisha Dengi 
2485bdcd41ddSRabara, Niravkumar L #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
2486bdcd41ddSRabara, Niravkumar L 	case INTEL_SIP_SMC_INJECT_IO96B_ECC_ERR:
2487bdcd41ddSRabara, Niravkumar L 		intel_inject_io96b_ecc_err((uint32_t *)&x1, (uint32_t)x2);
2488bdcd41ddSRabara, Niravkumar L 		SMC_RET1(handle, INTEL_SIP_SMC_STATUS_OK);
2489bdcd41ddSRabara, Niravkumar L #endif
2490bdcd41ddSRabara, Niravkumar L 
2491c76d4239SHadi Asyrafi 	default:
2492c76d4239SHadi Asyrafi 		return socfpga_sip_handler(smc_fid, x1, x2, x3, x4,
2493c76d4239SHadi Asyrafi 			cookie, handle, flags);
2494c76d4239SHadi Asyrafi 	}
2495c76d4239SHadi Asyrafi }
2496c76d4239SHadi Asyrafi 
2497ad47f142SSieu Mun Tang uintptr_t sip_smc_handler(uint32_t smc_fid,
2498ad47f142SSieu Mun Tang 			 u_register_t x1,
2499ad47f142SSieu Mun Tang 			 u_register_t x2,
2500ad47f142SSieu Mun Tang 			 u_register_t x3,
2501ad47f142SSieu Mun Tang 			 u_register_t x4,
2502ad47f142SSieu Mun Tang 			 void *cookie,
2503ad47f142SSieu Mun Tang 			 void *handle,
2504ad47f142SSieu Mun Tang 			 u_register_t flags)
2505ad47f142SSieu Mun Tang {
2506ad47f142SSieu Mun Tang 	uint32_t cmd = smc_fid & INTEL_SIP_SMC_CMD_MASK;
2507ad47f142SSieu Mun Tang 
2508ad47f142SSieu Mun Tang 	if (cmd >= INTEL_SIP_SMC_CMD_V2_RANGE_BEGIN &&
2509ad47f142SSieu Mun Tang 	    cmd <= INTEL_SIP_SMC_CMD_V2_RANGE_END) {
2510ad47f142SSieu Mun Tang 		return sip_smc_handler_v2(smc_fid, x1, x2, x3, x4,
2511ad47f142SSieu Mun Tang 			cookie, handle, flags);
2512204d5e67SSieu Mun Tang 	}
2513204d5e67SSieu Mun Tang #if SIP_SVC_V3
2514204d5e67SSieu Mun Tang 	else if ((cmd >= INTEL_SIP_SMC_CMD_V3_RANGE_BEGIN) &&
2515204d5e67SSieu Mun Tang 		(cmd <= INTEL_SIP_SMC_CMD_V3_RANGE_END)) {
2516204d5e67SSieu Mun Tang 		uintptr_t ret = sip_smc_handler_v3(smc_fid, x1, x2, x3, x4,
2517204d5e67SSieu Mun Tang 						   cookie, handle, flags);
2518204d5e67SSieu Mun Tang 		return ret;
2519204d5e67SSieu Mun Tang 	}
2520204d5e67SSieu Mun Tang #endif
2521204d5e67SSieu Mun Tang 	else {
2522ad47f142SSieu Mun Tang 		return sip_smc_handler_v1(smc_fid, x1, x2, x3, x4,
2523ad47f142SSieu Mun Tang 			cookie, handle, flags);
2524ad47f142SSieu Mun Tang 	}
2525ad47f142SSieu Mun Tang }
2526ad47f142SSieu Mun Tang 
2527c76d4239SHadi Asyrafi DECLARE_RT_SVC(
2528c76d4239SHadi Asyrafi 	socfpga_sip_svc,
2529c76d4239SHadi Asyrafi 	OEN_SIP_START,
2530c76d4239SHadi Asyrafi 	OEN_SIP_END,
2531c76d4239SHadi Asyrafi 	SMC_TYPE_FAST,
2532c76d4239SHadi Asyrafi 	NULL,
2533c76d4239SHadi Asyrafi 	sip_smc_handler
2534c76d4239SHadi Asyrafi );
2535c76d4239SHadi Asyrafi 
2536c76d4239SHadi Asyrafi DECLARE_RT_SVC(
2537c76d4239SHadi Asyrafi 	socfpga_sip_svc_std,
2538c76d4239SHadi Asyrafi 	OEN_SIP_START,
2539c76d4239SHadi Asyrafi 	OEN_SIP_END,
2540c76d4239SHadi Asyrafi 	SMC_TYPE_YIELD,
2541c76d4239SHadi Asyrafi 	NULL,
2542c76d4239SHadi Asyrafi 	sip_smc_handler
2543c76d4239SHadi Asyrafi );
2544