xref: /rk3399_ARM-atf/plat/intel/soc/common/socfpga_sip_svc.c (revision cefb37eb39f1d077b55cd3f00323c8bb215cfe30)
1c76d4239SHadi Asyrafi /*
2c76d4239SHadi Asyrafi  * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved.
3c76d4239SHadi Asyrafi  *
4c76d4239SHadi Asyrafi  * SPDX-License-Identifier: BSD-3-Clause
5c76d4239SHadi Asyrafi  */
6c76d4239SHadi Asyrafi 
7c76d4239SHadi Asyrafi #include <assert.h>
8c76d4239SHadi Asyrafi #include <common/debug.h>
9c76d4239SHadi Asyrafi #include <common/runtime_svc.h>
10c76d4239SHadi Asyrafi #include <tools_share/uuid.h>
11c76d4239SHadi Asyrafi 
12c76d4239SHadi Asyrafi #include "socfpga_mailbox.h"
13d25041bfSHadi Asyrafi #include "socfpga_sip_svc.h"
14c76d4239SHadi Asyrafi 
15c76d4239SHadi Asyrafi /* Number of SiP Calls implemented */
16c76d4239SHadi Asyrafi #define SIP_NUM_CALLS		0x3
17c76d4239SHadi Asyrafi 
18c76d4239SHadi Asyrafi /* Total buffer the driver can hold */
19c76d4239SHadi Asyrafi #define FPGA_CONFIG_BUFFER_SIZE 4
20c76d4239SHadi Asyrafi 
21*cefb37ebSTien Hock, Loh static int current_block;
22*cefb37ebSTien Hock, Loh static int read_block;
23*cefb37ebSTien Hock, Loh static int current_buffer;
24*cefb37ebSTien Hock, Loh static int send_id;
25*cefb37ebSTien Hock, Loh static int rcv_id;
26*cefb37ebSTien Hock, Loh static int max_blocks;
27*cefb37ebSTien Hock, Loh static uint32_t bytes_per_block;
28*cefb37ebSTien Hock, Loh static uint32_t blocks_submitted;
29c76d4239SHadi Asyrafi 
30c76d4239SHadi Asyrafi struct fpga_config_info {
31c76d4239SHadi Asyrafi 	uint32_t addr;
32c76d4239SHadi Asyrafi 	int size;
33c76d4239SHadi Asyrafi 	int size_written;
34c76d4239SHadi Asyrafi 	uint32_t write_requested;
35c76d4239SHadi Asyrafi 	int subblocks_sent;
36c76d4239SHadi Asyrafi 	int block_number;
37c76d4239SHadi Asyrafi };
38c76d4239SHadi Asyrafi 
39c76d4239SHadi Asyrafi /*  SiP Service UUID */
40c76d4239SHadi Asyrafi DEFINE_SVC_UUID2(intl_svc_uid,
41c76d4239SHadi Asyrafi 		0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a,
42c76d4239SHadi Asyrafi 		0xfa, 0x88, 0x88, 0x17, 0x68, 0x81);
43c76d4239SHadi Asyrafi 
44c76d4239SHadi Asyrafi uint64_t socfpga_sip_handler(uint32_t smc_fid,
45c76d4239SHadi Asyrafi 				   uint64_t x1,
46c76d4239SHadi Asyrafi 				   uint64_t x2,
47c76d4239SHadi Asyrafi 				   uint64_t x3,
48c76d4239SHadi Asyrafi 				   uint64_t x4,
49c76d4239SHadi Asyrafi 				   void *cookie,
50c76d4239SHadi Asyrafi 				   void *handle,
51c76d4239SHadi Asyrafi 				   uint64_t flags)
52c76d4239SHadi Asyrafi {
53c76d4239SHadi Asyrafi 	ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid);
54c76d4239SHadi Asyrafi 	SMC_RET1(handle, SMC_UNK);
55c76d4239SHadi Asyrafi }
56c76d4239SHadi Asyrafi 
57c76d4239SHadi Asyrafi struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE];
58c76d4239SHadi Asyrafi 
59c76d4239SHadi Asyrafi static void intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer)
60c76d4239SHadi Asyrafi {
61c76d4239SHadi Asyrafi 	uint32_t args[3];
62c76d4239SHadi Asyrafi 
63c76d4239SHadi Asyrafi 	while (max_blocks > 0 && buffer->size > buffer->size_written) {
64c76d4239SHadi Asyrafi 		if (buffer->size - buffer->size_written <=
65c76d4239SHadi Asyrafi 			bytes_per_block) {
66c76d4239SHadi Asyrafi 			args[0] = (1<<8);
67c76d4239SHadi Asyrafi 			args[1] = buffer->addr + buffer->size_written;
68c76d4239SHadi Asyrafi 			args[2] = buffer->size - buffer->size_written;
69c76d4239SHadi Asyrafi 			buffer->size_written +=
70c76d4239SHadi Asyrafi 				buffer->size - buffer->size_written;
71c76d4239SHadi Asyrafi 			buffer->subblocks_sent++;
72*cefb37ebSTien Hock, Loh 			mailbox_send_cmd_async(
73*cefb37ebSTien Hock, Loh 				send_id++ % MBOX_MAX_JOB_ID,
74c76d4239SHadi Asyrafi 				MBOX_RECONFIG_DATA,
75c76d4239SHadi Asyrafi 				args, 3, 0);
76c76d4239SHadi Asyrafi 			current_buffer++;
77c76d4239SHadi Asyrafi 			current_buffer %= FPGA_CONFIG_BUFFER_SIZE;
78c76d4239SHadi Asyrafi 		} else {
79c76d4239SHadi Asyrafi 			args[0] = (1<<8);
80c76d4239SHadi Asyrafi 			args[1] = buffer->addr + buffer->size_written;
81c76d4239SHadi Asyrafi 			args[2] = bytes_per_block;
82c76d4239SHadi Asyrafi 			buffer->size_written += bytes_per_block;
83*cefb37ebSTien Hock, Loh 			mailbox_send_cmd_async(
84*cefb37ebSTien Hock, Loh 				send_id++ % MBOX_MAX_JOB_ID,
85c76d4239SHadi Asyrafi 				MBOX_RECONFIG_DATA,
86c76d4239SHadi Asyrafi 				args, 3, 0);
87c76d4239SHadi Asyrafi 			buffer->subblocks_sent++;
88c76d4239SHadi Asyrafi 		}
89c76d4239SHadi Asyrafi 		max_blocks--;
90c76d4239SHadi Asyrafi 	}
91c76d4239SHadi Asyrafi }
92c76d4239SHadi Asyrafi 
93c76d4239SHadi Asyrafi static int intel_fpga_sdm_write_all(void)
94c76d4239SHadi Asyrafi {
95c76d4239SHadi Asyrafi 	int i;
96c76d4239SHadi Asyrafi 
97c76d4239SHadi Asyrafi 	for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++)
98c76d4239SHadi Asyrafi 		intel_fpga_sdm_write_buffer(
99c76d4239SHadi Asyrafi 			&fpga_config_buffers[current_buffer]);
100c76d4239SHadi Asyrafi 
101c76d4239SHadi Asyrafi 	return 0;
102c76d4239SHadi Asyrafi }
103c76d4239SHadi Asyrafi 
104c76d4239SHadi Asyrafi uint32_t intel_mailbox_fpga_config_isdone(void)
105c76d4239SHadi Asyrafi {
106ec7d0055SHadi Asyrafi 	return intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS);
107c76d4239SHadi Asyrafi }
108c76d4239SHadi Asyrafi 
109c76d4239SHadi Asyrafi static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed)
110c76d4239SHadi Asyrafi {
111c76d4239SHadi Asyrafi 	int i;
112c76d4239SHadi Asyrafi 
113c76d4239SHadi Asyrafi 	for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
114c76d4239SHadi Asyrafi 		if (fpga_config_buffers[i].block_number == current_block) {
115c76d4239SHadi Asyrafi 			fpga_config_buffers[i].subblocks_sent--;
116c76d4239SHadi Asyrafi 			if (fpga_config_buffers[i].subblocks_sent == 0
117c76d4239SHadi Asyrafi 			&& fpga_config_buffers[i].size <=
118c76d4239SHadi Asyrafi 			fpga_config_buffers[i].size_written) {
119c76d4239SHadi Asyrafi 				fpga_config_buffers[i].write_requested = 0;
120c76d4239SHadi Asyrafi 				current_block++;
121c76d4239SHadi Asyrafi 				*buffer_addr_completed =
122c76d4239SHadi Asyrafi 					fpga_config_buffers[i].addr;
123c76d4239SHadi Asyrafi 				return 0;
124c76d4239SHadi Asyrafi 			}
125c76d4239SHadi Asyrafi 		}
126c76d4239SHadi Asyrafi 	}
127c76d4239SHadi Asyrafi 
128c76d4239SHadi Asyrafi 	return -1;
129c76d4239SHadi Asyrafi }
130c76d4239SHadi Asyrafi 
131c76d4239SHadi Asyrafi unsigned int address_in_ddr(uint32_t *addr)
132c76d4239SHadi Asyrafi {
133c76d4239SHadi Asyrafi 	if (((unsigned long long)addr > DRAM_BASE) &&
134c76d4239SHadi Asyrafi 		((unsigned long long)addr < DRAM_BASE + DRAM_SIZE))
135c76d4239SHadi Asyrafi 		return 0;
136c76d4239SHadi Asyrafi 
137c76d4239SHadi Asyrafi 	return -1;
138c76d4239SHadi Asyrafi }
139c76d4239SHadi Asyrafi 
140*cefb37ebSTien Hock, Loh int mailbox_poll_response(int job_id, int urgent, uint32_t *response);
141*cefb37ebSTien Hock, Loh 
142c76d4239SHadi Asyrafi int intel_fpga_config_completed_write(uint32_t *completed_addr,
143c76d4239SHadi Asyrafi 					uint32_t *count)
144c76d4239SHadi Asyrafi {
145c76d4239SHadi Asyrafi 	uint32_t status = INTEL_SIP_SMC_STATUS_OK;
146c76d4239SHadi Asyrafi 	*count = 0;
147c76d4239SHadi Asyrafi 	int resp_len = 0;
148c76d4239SHadi Asyrafi 	uint32_t resp[5];
149c76d4239SHadi Asyrafi 	int all_completed = 1;
150c76d4239SHadi Asyrafi 
151*cefb37ebSTien Hock, Loh 	while (*count < 3) {
152c76d4239SHadi Asyrafi 
153*cefb37ebSTien Hock, Loh 		resp_len = mailbox_read_response(
154*cefb37ebSTien Hock, Loh 			rcv_id % MBOX_MAX_JOB_ID, resp);
155c76d4239SHadi Asyrafi 
156*cefb37ebSTien Hock, Loh 		if (resp_len < 0)
157*cefb37ebSTien Hock, Loh 			break;
158c76d4239SHadi Asyrafi 
159c76d4239SHadi Asyrafi 		max_blocks++;
160*cefb37ebSTien Hock, Loh 		rcv_id++;
161*cefb37ebSTien Hock, Loh 
162c76d4239SHadi Asyrafi 		if (mark_last_buffer_xfer_completed(
163c76d4239SHadi Asyrafi 			&completed_addr[*count]) == 0)
164c76d4239SHadi Asyrafi 			*count = *count + 1;
165c76d4239SHadi Asyrafi 		else
166c76d4239SHadi Asyrafi 			break;
167c76d4239SHadi Asyrafi 	}
168c76d4239SHadi Asyrafi 
169c76d4239SHadi Asyrafi 	if (*count <= 0) {
170c76d4239SHadi Asyrafi 		if (resp_len != MBOX_NO_RESPONSE &&
171c76d4239SHadi Asyrafi 			resp_len != MBOX_TIMEOUT && resp_len != 0) {
172*cefb37ebSTien Hock, Loh 			mailbox_clear_response();
173c76d4239SHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_ERROR;
174c76d4239SHadi Asyrafi 		}
175c76d4239SHadi Asyrafi 
176c76d4239SHadi Asyrafi 		*count = 0;
177c76d4239SHadi Asyrafi 	}
178c76d4239SHadi Asyrafi 
179c76d4239SHadi Asyrafi 	intel_fpga_sdm_write_all();
180c76d4239SHadi Asyrafi 
181c76d4239SHadi Asyrafi 	if (*count > 0)
182c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_OK;
183c76d4239SHadi Asyrafi 	else if (*count == 0)
184c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_BUSY;
185c76d4239SHadi Asyrafi 
186c76d4239SHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
187c76d4239SHadi Asyrafi 		if (fpga_config_buffers[i].write_requested != 0) {
188c76d4239SHadi Asyrafi 			all_completed = 0;
189c76d4239SHadi Asyrafi 			break;
190c76d4239SHadi Asyrafi 		}
191c76d4239SHadi Asyrafi 	}
192c76d4239SHadi Asyrafi 
193c76d4239SHadi Asyrafi 	if (all_completed == 1)
194c76d4239SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_OK;
195c76d4239SHadi Asyrafi 
196c76d4239SHadi Asyrafi 	return status;
197c76d4239SHadi Asyrafi }
198c76d4239SHadi Asyrafi 
199c76d4239SHadi Asyrafi int intel_fpga_config_start(uint32_t config_type)
200c76d4239SHadi Asyrafi {
201c76d4239SHadi Asyrafi 	uint32_t response[3];
202c76d4239SHadi Asyrafi 	int status = 0;
203c76d4239SHadi Asyrafi 
204*cefb37ebSTien Hock, Loh 	mailbox_clear_response();
205*cefb37ebSTien Hock, Loh 
206*cefb37ebSTien Hock, Loh 	mailbox_send_cmd(1, MBOX_CMD_CANCEL, 0, 0, 0, response);
207*cefb37ebSTien Hock, Loh 
208*cefb37ebSTien Hock, Loh 	status = mailbox_send_cmd(1, MBOX_RECONFIG, 0, 0, 0,
209c76d4239SHadi Asyrafi 			response);
210c76d4239SHadi Asyrafi 
211c76d4239SHadi Asyrafi 	if (status < 0)
212c76d4239SHadi Asyrafi 		return status;
213c76d4239SHadi Asyrafi 
214c76d4239SHadi Asyrafi 	max_blocks = response[0];
215c76d4239SHadi Asyrafi 	bytes_per_block = response[1];
216c76d4239SHadi Asyrafi 
217c76d4239SHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
218c76d4239SHadi Asyrafi 		fpga_config_buffers[i].size = 0;
219c76d4239SHadi Asyrafi 		fpga_config_buffers[i].size_written = 0;
220c76d4239SHadi Asyrafi 		fpga_config_buffers[i].addr = 0;
221c76d4239SHadi Asyrafi 		fpga_config_buffers[i].write_requested = 0;
222c76d4239SHadi Asyrafi 		fpga_config_buffers[i].block_number = 0;
223c76d4239SHadi Asyrafi 		fpga_config_buffers[i].subblocks_sent = 0;
224c76d4239SHadi Asyrafi 	}
225c76d4239SHadi Asyrafi 
226c76d4239SHadi Asyrafi 	blocks_submitted = 0;
227c76d4239SHadi Asyrafi 	current_block = 0;
228*cefb37ebSTien Hock, Loh 	read_block = 0;
229c76d4239SHadi Asyrafi 	current_buffer = 0;
230*cefb37ebSTien Hock, Loh 	send_id = 0;
231*cefb37ebSTien Hock, Loh 	rcv_id = 0;
232c76d4239SHadi Asyrafi 
233c76d4239SHadi Asyrafi 	return 0;
234c76d4239SHadi Asyrafi }
235c76d4239SHadi Asyrafi 
236c76d4239SHadi Asyrafi 
237c76d4239SHadi Asyrafi uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size)
238c76d4239SHadi Asyrafi {
239c76d4239SHadi Asyrafi 	int i = 0;
240c76d4239SHadi Asyrafi 	uint32_t status = INTEL_SIP_SMC_STATUS_OK;
241c76d4239SHadi Asyrafi 
242c76d4239SHadi Asyrafi 	if (mem < DRAM_BASE || mem > DRAM_BASE + DRAM_SIZE)
243c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_REJECTED;
244c76d4239SHadi Asyrafi 
245c76d4239SHadi Asyrafi 	if (mem + size > DRAM_BASE + DRAM_SIZE)
246c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_REJECTED;
247c76d4239SHadi Asyrafi 
248c76d4239SHadi Asyrafi 	for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
249c76d4239SHadi Asyrafi 		if (!fpga_config_buffers[i].write_requested) {
250c76d4239SHadi Asyrafi 			fpga_config_buffers[i].addr = mem;
251c76d4239SHadi Asyrafi 			fpga_config_buffers[i].size = size;
252c76d4239SHadi Asyrafi 			fpga_config_buffers[i].size_written = 0;
253c76d4239SHadi Asyrafi 			fpga_config_buffers[i].write_requested = 1;
254c76d4239SHadi Asyrafi 			fpga_config_buffers[i].block_number =
255c76d4239SHadi Asyrafi 				blocks_submitted++;
256c76d4239SHadi Asyrafi 			fpga_config_buffers[i].subblocks_sent = 0;
257c76d4239SHadi Asyrafi 			break;
258c76d4239SHadi Asyrafi 		}
259c76d4239SHadi Asyrafi 	}
260c76d4239SHadi Asyrafi 
261c76d4239SHadi Asyrafi 
262c76d4239SHadi Asyrafi 	if (i == FPGA_CONFIG_BUFFER_SIZE) {
263c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_REJECTED;
264c76d4239SHadi Asyrafi 		return status;
265c76d4239SHadi Asyrafi 	} else if (i == FPGA_CONFIG_BUFFER_SIZE - 1) {
266c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_BUSY;
267c76d4239SHadi Asyrafi 	}
268c76d4239SHadi Asyrafi 
269c76d4239SHadi Asyrafi 	intel_fpga_sdm_write_all();
270c76d4239SHadi Asyrafi 
271c76d4239SHadi Asyrafi 	return status;
272c76d4239SHadi Asyrafi }
273c76d4239SHadi Asyrafi 
274c76d4239SHadi Asyrafi /*
275c76d4239SHadi Asyrafi  * This function is responsible for handling all SiP calls from the NS world
276c76d4239SHadi Asyrafi  */
277c76d4239SHadi Asyrafi 
278c76d4239SHadi Asyrafi uintptr_t sip_smc_handler(uint32_t smc_fid,
279c76d4239SHadi Asyrafi 			 u_register_t x1,
280c76d4239SHadi Asyrafi 			 u_register_t x2,
281c76d4239SHadi Asyrafi 			 u_register_t x3,
282c76d4239SHadi Asyrafi 			 u_register_t x4,
283c76d4239SHadi Asyrafi 			 void *cookie,
284c76d4239SHadi Asyrafi 			 void *handle,
285c76d4239SHadi Asyrafi 			 u_register_t flags)
286c76d4239SHadi Asyrafi {
287c76d4239SHadi Asyrafi 	uint32_t status = INTEL_SIP_SMC_STATUS_OK;
288c76d4239SHadi Asyrafi 	uint32_t completed_addr[3];
289c76d4239SHadi Asyrafi 	uint32_t count = 0;
290c76d4239SHadi Asyrafi 
291c76d4239SHadi Asyrafi 	switch (smc_fid) {
292c76d4239SHadi Asyrafi 	case SIP_SVC_UID:
293c76d4239SHadi Asyrafi 		/* Return UID to the caller */
294c76d4239SHadi Asyrafi 		SMC_UUID_RET(handle, intl_svc_uid);
295c76d4239SHadi Asyrafi 		break;
296c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE:
297c76d4239SHadi Asyrafi 		status = intel_mailbox_fpga_config_isdone();
298c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
299c76d4239SHadi Asyrafi 		break;
300c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM:
301c76d4239SHadi Asyrafi 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
302c76d4239SHadi Asyrafi 			INTEL_SIP_SMC_FPGA_CONFIG_ADDR,
303c76d4239SHadi Asyrafi 			INTEL_SIP_SMC_FPGA_CONFIG_SIZE -
304c76d4239SHadi Asyrafi 				INTEL_SIP_SMC_FPGA_CONFIG_ADDR);
305c76d4239SHadi Asyrafi 		break;
306c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_START:
307c76d4239SHadi Asyrafi 		status = intel_fpga_config_start(x1);
308c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
309c76d4239SHadi Asyrafi 		break;
310c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_WRITE:
311c76d4239SHadi Asyrafi 		status = intel_fpga_config_write(x1, x2);
312c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
313c76d4239SHadi Asyrafi 		break;
314c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE:
315c76d4239SHadi Asyrafi 		status = intel_fpga_config_completed_write(completed_addr,
316c76d4239SHadi Asyrafi 								&count);
317c76d4239SHadi Asyrafi 		switch (count) {
318c76d4239SHadi Asyrafi 		case 1:
319c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
320c76d4239SHadi Asyrafi 				completed_addr[0], 0, 0);
321c76d4239SHadi Asyrafi 			break;
322c76d4239SHadi Asyrafi 		case 2:
323c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
324c76d4239SHadi Asyrafi 				completed_addr[0],
325c76d4239SHadi Asyrafi 				completed_addr[1], 0);
326c76d4239SHadi Asyrafi 			break;
327c76d4239SHadi Asyrafi 		case 3:
328c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
329c76d4239SHadi Asyrafi 				completed_addr[0],
330c76d4239SHadi Asyrafi 				completed_addr[1],
331c76d4239SHadi Asyrafi 				completed_addr[2]);
332c76d4239SHadi Asyrafi 			break;
333c76d4239SHadi Asyrafi 		case 0:
334c76d4239SHadi Asyrafi 			SMC_RET4(handle, status, 0, 0, 0);
335c76d4239SHadi Asyrafi 			break;
336c76d4239SHadi Asyrafi 		default:
337*cefb37ebSTien Hock, Loh 			mailbox_clear_response();
338c76d4239SHadi Asyrafi 			SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR);
339c76d4239SHadi Asyrafi 		}
340c76d4239SHadi Asyrafi 		break;
341c76d4239SHadi Asyrafi 
342c76d4239SHadi Asyrafi 	default:
343c76d4239SHadi Asyrafi 		return socfpga_sip_handler(smc_fid, x1, x2, x3, x4,
344c76d4239SHadi Asyrafi 			cookie, handle, flags);
345c76d4239SHadi Asyrafi 	}
346c76d4239SHadi Asyrafi }
347c76d4239SHadi Asyrafi 
348c76d4239SHadi Asyrafi DECLARE_RT_SVC(
349c76d4239SHadi Asyrafi 	socfpga_sip_svc,
350c76d4239SHadi Asyrafi 	OEN_SIP_START,
351c76d4239SHadi Asyrafi 	OEN_SIP_END,
352c76d4239SHadi Asyrafi 	SMC_TYPE_FAST,
353c76d4239SHadi Asyrafi 	NULL,
354c76d4239SHadi Asyrafi 	sip_smc_handler
355c76d4239SHadi Asyrafi );
356c76d4239SHadi Asyrafi 
357c76d4239SHadi Asyrafi DECLARE_RT_SVC(
358c76d4239SHadi Asyrafi 	socfpga_sip_svc_std,
359c76d4239SHadi Asyrafi 	OEN_SIP_START,
360c76d4239SHadi Asyrafi 	OEN_SIP_END,
361c76d4239SHadi Asyrafi 	SMC_TYPE_YIELD,
362c76d4239SHadi Asyrafi 	NULL,
363c76d4239SHadi Asyrafi 	sip_smc_handler
364c76d4239SHadi Asyrafi );
365