xref: /rk3399_ARM-atf/plat/intel/soc/common/socfpga_sip_svc.c (revision c418064eb5ae2f223457e4a25a91f379e8cf5223)
1c76d4239SHadi Asyrafi /*
212d71ac6SAbdul Halim, Muhammad Hadi Asyrafi  * Copyright (c) 2019-2022, ARM Limited and Contributors. All rights reserved.
3c76d4239SHadi Asyrafi  *
4c76d4239SHadi Asyrafi  * SPDX-License-Identifier: BSD-3-Clause
5c76d4239SHadi Asyrafi  */
6c76d4239SHadi Asyrafi 
7c76d4239SHadi Asyrafi #include <assert.h>
8c76d4239SHadi Asyrafi #include <common/debug.h>
9c76d4239SHadi Asyrafi #include <common/runtime_svc.h>
1013d33d52SHadi Asyrafi #include <lib/mmio.h>
11c76d4239SHadi Asyrafi #include <tools_share/uuid.h>
12c76d4239SHadi Asyrafi 
13286b96f4SSieu Mun Tang #include "socfpga_fcs.h"
14c76d4239SHadi Asyrafi #include "socfpga_mailbox.h"
159c8f3af5SHadi Asyrafi #include "socfpga_reset_manager.h"
16d25041bfSHadi Asyrafi #include "socfpga_sip_svc.h"
17c76d4239SHadi Asyrafi 
18c76d4239SHadi Asyrafi 
19c76d4239SHadi Asyrafi /* Total buffer the driver can hold */
20c76d4239SHadi Asyrafi #define FPGA_CONFIG_BUFFER_SIZE 4
21c76d4239SHadi Asyrafi 
22673afd6fSSieu Mun Tang static config_type request_type = NO_REQUEST;
23aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static int current_block, current_buffer;
24ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi static int read_block, max_blocks;
25aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t send_id, rcv_id;
26aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t bytes_per_block, blocks_submitted;
27276a4366SSieu Mun Tang static bool bridge_disable;
28c76d4239SHadi Asyrafi 
29984e236eSSieu Mun Tang /* RSU static variables */
3044eb782eSChee Hong Ang static uint32_t rsu_dcmf_ver[4] = {0};
31984e236eSSieu Mun Tang static uint16_t rsu_dcmf_stat[4] = {0};
32673afd6fSSieu Mun Tang static uint32_t rsu_max_retry;
33c76d4239SHadi Asyrafi 
34c76d4239SHadi Asyrafi /*  SiP Service UUID */
35c76d4239SHadi Asyrafi DEFINE_SVC_UUID2(intl_svc_uid,
36c76d4239SHadi Asyrafi 		0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a,
37c76d4239SHadi Asyrafi 		0xfa, 0x88, 0x88, 0x17, 0x68, 0x81);
38c76d4239SHadi Asyrafi 
39e5ebe87bSHadi Asyrafi static uint64_t socfpga_sip_handler(uint32_t smc_fid,
40c76d4239SHadi Asyrafi 				   uint64_t x1,
41c76d4239SHadi Asyrafi 				   uint64_t x2,
42c76d4239SHadi Asyrafi 				   uint64_t x3,
43c76d4239SHadi Asyrafi 				   uint64_t x4,
44c76d4239SHadi Asyrafi 				   void *cookie,
45c76d4239SHadi Asyrafi 				   void *handle,
46c76d4239SHadi Asyrafi 				   uint64_t flags)
47c76d4239SHadi Asyrafi {
48c76d4239SHadi Asyrafi 	ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid);
49c76d4239SHadi Asyrafi 	SMC_RET1(handle, SMC_UNK);
50c76d4239SHadi Asyrafi }
51c76d4239SHadi Asyrafi 
52c76d4239SHadi Asyrafi struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE];
53c76d4239SHadi Asyrafi 
547c58fd4eSHadi Asyrafi static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer)
55c76d4239SHadi Asyrafi {
56ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi 	uint32_t args[3];
57c76d4239SHadi Asyrafi 
58c76d4239SHadi Asyrafi 	while (max_blocks > 0 && buffer->size > buffer->size_written) {
59c76d4239SHadi Asyrafi 		args[0] = (1<<8);
60c76d4239SHadi Asyrafi 		args[1] = buffer->addr + buffer->size_written;
617c58fd4eSHadi Asyrafi 		if (buffer->size - buffer->size_written <= bytes_per_block) {
62c76d4239SHadi Asyrafi 			args[2] = buffer->size - buffer->size_written;
63c76d4239SHadi Asyrafi 			current_buffer++;
64c76d4239SHadi Asyrafi 			current_buffer %= FPGA_CONFIG_BUFFER_SIZE;
65581182c1SSieu Mun Tang 		} else {
66c76d4239SHadi Asyrafi 			args[2] = bytes_per_block;
67581182c1SSieu Mun Tang 		}
687c58fd4eSHadi Asyrafi 
697c58fd4eSHadi Asyrafi 		buffer->size_written += args[2];
70aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		mailbox_send_cmd_async(&send_id, MBOX_RECONFIG_DATA, args,
71d57318b7SAbdul Halim, Muhammad Hadi Asyrafi 					3U, CMD_INDIRECT);
727c58fd4eSHadi Asyrafi 
73c76d4239SHadi Asyrafi 		buffer->subblocks_sent++;
74c76d4239SHadi Asyrafi 		max_blocks--;
75c76d4239SHadi Asyrafi 	}
767c58fd4eSHadi Asyrafi 
777c58fd4eSHadi Asyrafi 	return !max_blocks;
78c76d4239SHadi Asyrafi }
79c76d4239SHadi Asyrafi 
80c76d4239SHadi Asyrafi static int intel_fpga_sdm_write_all(void)
81c76d4239SHadi Asyrafi {
82581182c1SSieu Mun Tang 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
837c58fd4eSHadi Asyrafi 		if (intel_fpga_sdm_write_buffer(
84581182c1SSieu Mun Tang 			&fpga_config_buffers[current_buffer])) {
857c58fd4eSHadi Asyrafi 			break;
86581182c1SSieu Mun Tang 		}
87581182c1SSieu Mun Tang 	}
88c76d4239SHadi Asyrafi 	return 0;
89c76d4239SHadi Asyrafi }
90c76d4239SHadi Asyrafi 
91673afd6fSSieu Mun Tang static uint32_t intel_mailbox_fpga_config_isdone(void)
92c76d4239SHadi Asyrafi {
93dfdd38c2SHadi Asyrafi 	uint32_t ret;
94dfdd38c2SHadi Asyrafi 
95673afd6fSSieu Mun Tang 	switch (request_type) {
96673afd6fSSieu Mun Tang 	case RECONFIGURATION:
97673afd6fSSieu Mun Tang 		ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS,
98673afd6fSSieu Mun Tang 							true);
99673afd6fSSieu Mun Tang 		break;
100673afd6fSSieu Mun Tang 	case BITSTREAM_AUTH:
101673afd6fSSieu Mun Tang 		ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS,
102673afd6fSSieu Mun Tang 							false);
103673afd6fSSieu Mun Tang 		break;
104673afd6fSSieu Mun Tang 	default:
105673afd6fSSieu Mun Tang 		ret = intel_mailbox_get_config_status(MBOX_CONFIG_STATUS,
106673afd6fSSieu Mun Tang 							false);
107673afd6fSSieu Mun Tang 		break;
10852cf9c2cSKris Chaplin 	}
1097c58fd4eSHadi Asyrafi 
110e40910e2SAbdul Halim, Muhammad Hadi Asyrafi 	if (ret != 0U) {
11152cf9c2cSKris Chaplin 		if (ret == MBOX_CFGSTAT_STATE_CONFIG) {
1127c58fd4eSHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_BUSY;
11352cf9c2cSKris Chaplin 		} else {
114673afd6fSSieu Mun Tang 			request_type = NO_REQUEST;
1157c58fd4eSHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_ERROR;
1167c58fd4eSHadi Asyrafi 		}
11752cf9c2cSKris Chaplin 	}
1187c58fd4eSHadi Asyrafi 
119673afd6fSSieu Mun Tang 	if (bridge_disable != 0U) {
12011f4f030SSieu Mun Tang 		socfpga_bridges_enable(~0);	/* Enable bridge */
121276a4366SSieu Mun Tang 		bridge_disable = false;
1229c8f3af5SHadi Asyrafi 	}
123673afd6fSSieu Mun Tang 	request_type = NO_REQUEST;
1249c8f3af5SHadi Asyrafi 
1257c58fd4eSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
126c76d4239SHadi Asyrafi }
127c76d4239SHadi Asyrafi 
128c76d4239SHadi Asyrafi static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed)
129c76d4239SHadi Asyrafi {
130c76d4239SHadi Asyrafi 	int i;
131c76d4239SHadi Asyrafi 
132c76d4239SHadi Asyrafi 	for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
133c76d4239SHadi Asyrafi 		if (fpga_config_buffers[i].block_number == current_block) {
134c76d4239SHadi Asyrafi 			fpga_config_buffers[i].subblocks_sent--;
135c76d4239SHadi Asyrafi 			if (fpga_config_buffers[i].subblocks_sent == 0
136c76d4239SHadi Asyrafi 			&& fpga_config_buffers[i].size <=
137c76d4239SHadi Asyrafi 			fpga_config_buffers[i].size_written) {
138c76d4239SHadi Asyrafi 				fpga_config_buffers[i].write_requested = 0;
139c76d4239SHadi Asyrafi 				current_block++;
140c76d4239SHadi Asyrafi 				*buffer_addr_completed =
141c76d4239SHadi Asyrafi 					fpga_config_buffers[i].addr;
142c76d4239SHadi Asyrafi 				return 0;
143c76d4239SHadi Asyrafi 			}
144c76d4239SHadi Asyrafi 		}
145c76d4239SHadi Asyrafi 	}
146c76d4239SHadi Asyrafi 
147c76d4239SHadi Asyrafi 	return -1;
148c76d4239SHadi Asyrafi }
149c76d4239SHadi Asyrafi 
150e5ebe87bSHadi Asyrafi static int intel_fpga_config_completed_write(uint32_t *completed_addr,
151aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 					uint32_t *count, uint32_t *job_id)
152c76d4239SHadi Asyrafi {
153c76d4239SHadi Asyrafi 	uint32_t resp[5];
154a250c04bSSieu Mun Tang 	unsigned int resp_len = ARRAY_SIZE(resp);
155a250c04bSSieu Mun Tang 	int status = INTEL_SIP_SMC_STATUS_OK;
156c76d4239SHadi Asyrafi 	int all_completed = 1;
157a250c04bSSieu Mun Tang 	*count = 0;
158c76d4239SHadi Asyrafi 
159cefb37ebSTien Hock, Loh 	while (*count < 3) {
160c76d4239SHadi Asyrafi 
161a250c04bSSieu Mun Tang 		status = mailbox_read_response(job_id,
162a250c04bSSieu Mun Tang 				resp, &resp_len);
163c76d4239SHadi Asyrafi 
164286b96f4SSieu Mun Tang 		if (status < 0) {
165cefb37ebSTien Hock, Loh 			break;
166286b96f4SSieu Mun Tang 		}
167c76d4239SHadi Asyrafi 
168c76d4239SHadi Asyrafi 		max_blocks++;
169cefb37ebSTien Hock, Loh 
170c76d4239SHadi Asyrafi 		if (mark_last_buffer_xfer_completed(
171286b96f4SSieu Mun Tang 			&completed_addr[*count]) == 0) {
172c76d4239SHadi Asyrafi 			*count = *count + 1;
173286b96f4SSieu Mun Tang 		} else {
174c76d4239SHadi Asyrafi 			break;
175c76d4239SHadi Asyrafi 		}
176286b96f4SSieu Mun Tang 	}
177c76d4239SHadi Asyrafi 
178c76d4239SHadi Asyrafi 	if (*count <= 0) {
179286b96f4SSieu Mun Tang 		if (status != MBOX_NO_RESPONSE &&
180286b96f4SSieu Mun Tang 			status != MBOX_TIMEOUT && resp_len != 0) {
181cefb37ebSTien Hock, Loh 			mailbox_clear_response();
182673afd6fSSieu Mun Tang 			request_type = NO_REQUEST;
183c76d4239SHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_ERROR;
184c76d4239SHadi Asyrafi 		}
185c76d4239SHadi Asyrafi 
186c76d4239SHadi Asyrafi 		*count = 0;
187c76d4239SHadi Asyrafi 	}
188c76d4239SHadi Asyrafi 
189c76d4239SHadi Asyrafi 	intel_fpga_sdm_write_all();
190c76d4239SHadi Asyrafi 
191581182c1SSieu Mun Tang 	if (*count > 0) {
192c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_OK;
193581182c1SSieu Mun Tang 	} else if (*count == 0) {
194c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_BUSY;
195581182c1SSieu Mun Tang 	}
196c76d4239SHadi Asyrafi 
197c76d4239SHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
198c76d4239SHadi Asyrafi 		if (fpga_config_buffers[i].write_requested != 0) {
199c76d4239SHadi Asyrafi 			all_completed = 0;
200c76d4239SHadi Asyrafi 			break;
201c76d4239SHadi Asyrafi 		}
202c76d4239SHadi Asyrafi 	}
203c76d4239SHadi Asyrafi 
204581182c1SSieu Mun Tang 	if (all_completed == 1) {
205c76d4239SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_OK;
206581182c1SSieu Mun Tang 	}
207c76d4239SHadi Asyrafi 
208c76d4239SHadi Asyrafi 	return status;
209c76d4239SHadi Asyrafi }
210c76d4239SHadi Asyrafi 
211276a4366SSieu Mun Tang static int intel_fpga_config_start(uint32_t flag)
212c76d4239SHadi Asyrafi {
213a250c04bSSieu Mun Tang 	uint32_t argument = 0x1;
214c76d4239SHadi Asyrafi 	uint32_t response[3];
215c76d4239SHadi Asyrafi 	int status = 0;
216a250c04bSSieu Mun Tang 	unsigned int size = 0;
217a250c04bSSieu Mun Tang 	unsigned int resp_len = ARRAY_SIZE(response);
218c76d4239SHadi Asyrafi 
219673afd6fSSieu Mun Tang 	request_type = RECONFIGURATION;
220673afd6fSSieu Mun Tang 
221276a4366SSieu Mun Tang 	if (!CONFIG_TEST_FLAG(flag, PARTIAL_CONFIG)) {
222276a4366SSieu Mun Tang 		bridge_disable = true;
223276a4366SSieu Mun Tang 	}
224276a4366SSieu Mun Tang 
225276a4366SSieu Mun Tang 	if (CONFIG_TEST_FLAG(flag, AUTHENTICATION)) {
226276a4366SSieu Mun Tang 		size = 1;
227276a4366SSieu Mun Tang 		bridge_disable = false;
228673afd6fSSieu Mun Tang 		request_type = BITSTREAM_AUTH;
229ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi 	}
2309c8f3af5SHadi Asyrafi 
231cefb37ebSTien Hock, Loh 	mailbox_clear_response();
232cefb37ebSTien Hock, Loh 
233a250c04bSSieu Mun Tang 	mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_CANCEL, NULL, 0U,
234a250c04bSSieu Mun Tang 			CMD_CASUAL, NULL, NULL);
235cefb37ebSTien Hock, Loh 
236a250c04bSSieu Mun Tang 	status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_RECONFIG, &argument, size,
237a250c04bSSieu Mun Tang 			CMD_CASUAL, response, &resp_len);
238c76d4239SHadi Asyrafi 
239e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 	if (status < 0) {
240276a4366SSieu Mun Tang 		bridge_disable = false;
241673afd6fSSieu Mun Tang 		request_type = NO_REQUEST;
242e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
243e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 	}
244c76d4239SHadi Asyrafi 
245c76d4239SHadi Asyrafi 	max_blocks = response[0];
246c76d4239SHadi Asyrafi 	bytes_per_block = response[1];
247c76d4239SHadi Asyrafi 
248c76d4239SHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
249c76d4239SHadi Asyrafi 		fpga_config_buffers[i].size = 0;
250c76d4239SHadi Asyrafi 		fpga_config_buffers[i].size_written = 0;
251c76d4239SHadi Asyrafi 		fpga_config_buffers[i].addr = 0;
252c76d4239SHadi Asyrafi 		fpga_config_buffers[i].write_requested = 0;
253c76d4239SHadi Asyrafi 		fpga_config_buffers[i].block_number = 0;
254c76d4239SHadi Asyrafi 		fpga_config_buffers[i].subblocks_sent = 0;
255c76d4239SHadi Asyrafi 	}
256c76d4239SHadi Asyrafi 
257c76d4239SHadi Asyrafi 	blocks_submitted = 0;
258c76d4239SHadi Asyrafi 	current_block = 0;
259cefb37ebSTien Hock, Loh 	read_block = 0;
260c76d4239SHadi Asyrafi 	current_buffer = 0;
261c76d4239SHadi Asyrafi 
262276a4366SSieu Mun Tang 	/* Disable bridge on full reconfiguration */
263276a4366SSieu Mun Tang 	if (bridge_disable) {
26411f4f030SSieu Mun Tang 		socfpga_bridges_disable(~0);
2659c8f3af5SHadi Asyrafi 	}
2669c8f3af5SHadi Asyrafi 
267e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
268c76d4239SHadi Asyrafi }
269c76d4239SHadi Asyrafi 
2707c58fd4eSHadi Asyrafi static bool is_fpga_config_buffer_full(void)
2717c58fd4eSHadi Asyrafi {
272581182c1SSieu Mun Tang 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
273581182c1SSieu Mun Tang 		if (!fpga_config_buffers[i].write_requested) {
2747c58fd4eSHadi Asyrafi 			return false;
275581182c1SSieu Mun Tang 		}
276581182c1SSieu Mun Tang 	}
2777c58fd4eSHadi Asyrafi 	return true;
2787c58fd4eSHadi Asyrafi }
2797c58fd4eSHadi Asyrafi 
280aad868b4SAbdul Halim, Muhammad Hadi Asyrafi bool is_address_in_ddr_range(uint64_t addr, uint64_t size)
2817c58fd4eSHadi Asyrafi {
28212d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 	if (!addr && !size) {
28312d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 		return true;
28412d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 	}
285581182c1SSieu Mun Tang 	if (size > (UINT64_MAX - addr)) {
2867c58fd4eSHadi Asyrafi 		return false;
287581182c1SSieu Mun Tang 	}
288581182c1SSieu Mun Tang 	if (addr < BL31_LIMIT) {
2891a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return false;
290581182c1SSieu Mun Tang 	}
291581182c1SSieu Mun Tang 	if (addr + size > DRAM_BASE + DRAM_SIZE) {
2921a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return false;
293581182c1SSieu Mun Tang 	}
2941a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
2951a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	return true;
2967c58fd4eSHadi Asyrafi }
297c76d4239SHadi Asyrafi 
298e5ebe87bSHadi Asyrafi static uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size)
299c76d4239SHadi Asyrafi {
3007c58fd4eSHadi Asyrafi 	int i;
301c76d4239SHadi Asyrafi 
3027c58fd4eSHadi Asyrafi 	intel_fpga_sdm_write_all();
303c76d4239SHadi Asyrafi 
3041a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	if (!is_address_in_ddr_range(mem, size) ||
305ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 		is_fpga_config_buffer_full()) {
3067c58fd4eSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_REJECTED;
307ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 	}
308c76d4239SHadi Asyrafi 
309c76d4239SHadi Asyrafi 	for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
3107c58fd4eSHadi Asyrafi 		int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE;
3117c58fd4eSHadi Asyrafi 
3127c58fd4eSHadi Asyrafi 		if (!fpga_config_buffers[j].write_requested) {
3137c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].addr = mem;
3147c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].size = size;
3157c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].size_written = 0;
3167c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].write_requested = 1;
3177c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].block_number =
318c76d4239SHadi Asyrafi 				blocks_submitted++;
3197c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].subblocks_sent = 0;
320c76d4239SHadi Asyrafi 			break;
321c76d4239SHadi Asyrafi 		}
322c76d4239SHadi Asyrafi 	}
323c76d4239SHadi Asyrafi 
324ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 	if (is_fpga_config_buffer_full()) {
3257c58fd4eSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_BUSY;
326ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 	}
327c76d4239SHadi Asyrafi 
3287c58fd4eSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
329c76d4239SHadi Asyrafi }
330c76d4239SHadi Asyrafi 
33113d33d52SHadi Asyrafi static int is_out_of_sec_range(uint64_t reg_addr)
33213d33d52SHadi Asyrafi {
3337e954dfcSSiew Chin Lim #if DEBUG
3347e954dfcSSiew Chin Lim 	return 0;
3357e954dfcSSiew Chin Lim #endif
3367e954dfcSSiew Chin Lim 
33713d33d52SHadi Asyrafi 	switch (reg_addr) {
33813d33d52SHadi Asyrafi 	case(0xF8011100):	/* ECCCTRL1 */
33913d33d52SHadi Asyrafi 	case(0xF8011104):	/* ECCCTRL2 */
34013d33d52SHadi Asyrafi 	case(0xF8011110):	/* ERRINTEN */
34113d33d52SHadi Asyrafi 	case(0xF8011114):	/* ERRINTENS */
34213d33d52SHadi Asyrafi 	case(0xF8011118):	/* ERRINTENR */
34313d33d52SHadi Asyrafi 	case(0xF801111C):	/* INTMODE */
34413d33d52SHadi Asyrafi 	case(0xF8011120):	/* INTSTAT */
34513d33d52SHadi Asyrafi 	case(0xF8011124):	/* DIAGINTTEST */
34613d33d52SHadi Asyrafi 	case(0xF801112C):	/* DERRADDRA */
3474687021dSSieu Mun Tang 	case(0xFA000000):	/* SMMU SCR0 */
3484687021dSSieu Mun Tang 	case(0xFA000004):	/* SMMU SCR1 */
3494687021dSSieu Mun Tang 	case(0xFA000400):	/* SMMU NSCR0 */
3504687021dSSieu Mun Tang 	case(0xFA004000):	/* SMMU SSD0_REG */
3514687021dSSieu Mun Tang 	case(0xFA000820):	/* SMMU SMR8 */
3524687021dSSieu Mun Tang 	case(0xFA000c20):	/* SMMU SCR8 */
3534687021dSSieu Mun Tang 	case(0xFA028000):	/* SMMU CB8_SCTRL */
3544687021dSSieu Mun Tang 	case(0xFA001020):	/* SMMU CBAR8 */
3554687021dSSieu Mun Tang 	case(0xFA028030):	/* SMMU TCR_LPAE */
3564687021dSSieu Mun Tang 	case(0xFA028020):	/* SMMU CB8_TTBR0_LOW */
3574687021dSSieu Mun Tang 	case(0xFA028024):	/* SMMU CB8_PRRR_HIGH */
3584687021dSSieu Mun Tang 	case(0xFA028038):	/* SMMU CB8_PRRR_MIR0 */
3594687021dSSieu Mun Tang 	case(0xFA02803C):	/* SMMU CB8_PRRR_MIR1 */
3604687021dSSieu Mun Tang 	case(0xFA028010):	/* SMMU_CB8)TCR2 */
3614687021dSSieu Mun Tang 	case(0xFFD080A4):	/* SDM SMMU STREAM ID REG */
3624687021dSSieu Mun Tang 	case(0xFA001820):	/* SMMU_CBA2R8 */
3634687021dSSieu Mun Tang 	case(0xFA000074):	/* SMMU_STLBGSTATUS */
3644687021dSSieu Mun Tang 	case(0xFA0287F4):	/* SMMU_CB8_TLBSTATUS */
3654687021dSSieu Mun Tang 	case(0xFA000060):	/* SMMU_STLBIALL */
3664687021dSSieu Mun Tang 	case(0xFA000070):	/* SMMU_STLBGSYNC */
3674687021dSSieu Mun Tang 	case(0xFA028618):	/* CB8_TLBALL */
3684687021dSSieu Mun Tang 	case(0xFA0287F0):	/* CB8_TLBSYNC */
36913d33d52SHadi Asyrafi 	case(0xFFD12028):	/* SDMMCGRP_CTRL */
37013d33d52SHadi Asyrafi 	case(0xFFD12044):	/* EMAC0 */
37113d33d52SHadi Asyrafi 	case(0xFFD12048):	/* EMAC1 */
37213d33d52SHadi Asyrafi 	case(0xFFD1204C):	/* EMAC2 */
37313d33d52SHadi Asyrafi 	case(0xFFD12090):	/* ECC_INT_MASK_VALUE */
37413d33d52SHadi Asyrafi 	case(0xFFD12094):	/* ECC_INT_MASK_SET */
37513d33d52SHadi Asyrafi 	case(0xFFD12098):	/* ECC_INT_MASK_CLEAR */
37613d33d52SHadi Asyrafi 	case(0xFFD1209C):	/* ECC_INTSTATUS_SERR */
37713d33d52SHadi Asyrafi 	case(0xFFD120A0):	/* ECC_INTSTATUS_DERR */
37813d33d52SHadi Asyrafi 	case(0xFFD120C0):	/* NOC_TIMEOUT */
37913d33d52SHadi Asyrafi 	case(0xFFD120C4):	/* NOC_IDLEREQ_SET */
38013d33d52SHadi Asyrafi 	case(0xFFD120C8):	/* NOC_IDLEREQ_CLR */
38113d33d52SHadi Asyrafi 	case(0xFFD120D0):	/* NOC_IDLEACK */
38213d33d52SHadi Asyrafi 	case(0xFFD120D4):	/* NOC_IDLESTATUS */
38313d33d52SHadi Asyrafi 	case(0xFFD12200):	/* BOOT_SCRATCH_COLD0 */
38413d33d52SHadi Asyrafi 	case(0xFFD12204):	/* BOOT_SCRATCH_COLD1 */
38513d33d52SHadi Asyrafi 	case(0xFFD12220):	/* BOOT_SCRATCH_COLD8 */
38613d33d52SHadi Asyrafi 	case(0xFFD12224):	/* BOOT_SCRATCH_COLD9 */
38713d33d52SHadi Asyrafi 		return 0;
38813d33d52SHadi Asyrafi 
38913d33d52SHadi Asyrafi 	default:
39013d33d52SHadi Asyrafi 		break;
39113d33d52SHadi Asyrafi 	}
39213d33d52SHadi Asyrafi 
39313d33d52SHadi Asyrafi 	return -1;
39413d33d52SHadi Asyrafi }
39513d33d52SHadi Asyrafi 
39613d33d52SHadi Asyrafi /* Secure register access */
39713d33d52SHadi Asyrafi uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval)
39813d33d52SHadi Asyrafi {
399581182c1SSieu Mun Tang 	if (is_out_of_sec_range(reg_addr)) {
40013d33d52SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
401581182c1SSieu Mun Tang 	}
40213d33d52SHadi Asyrafi 
40313d33d52SHadi Asyrafi 	*retval = mmio_read_32(reg_addr);
40413d33d52SHadi Asyrafi 
40513d33d52SHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
40613d33d52SHadi Asyrafi }
40713d33d52SHadi Asyrafi 
40813d33d52SHadi Asyrafi uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val,
40913d33d52SHadi Asyrafi 				uint32_t *retval)
41013d33d52SHadi Asyrafi {
411581182c1SSieu Mun Tang 	if (is_out_of_sec_range(reg_addr)) {
41213d33d52SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
413581182c1SSieu Mun Tang 	}
41413d33d52SHadi Asyrafi 
41513d33d52SHadi Asyrafi 	mmio_write_32(reg_addr, val);
41613d33d52SHadi Asyrafi 
41713d33d52SHadi Asyrafi 	return intel_secure_reg_read(reg_addr, retval);
41813d33d52SHadi Asyrafi }
41913d33d52SHadi Asyrafi 
42013d33d52SHadi Asyrafi uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask,
42113d33d52SHadi Asyrafi 				 uint32_t val, uint32_t *retval)
42213d33d52SHadi Asyrafi {
42313d33d52SHadi Asyrafi 	if (!intel_secure_reg_read(reg_addr, retval)) {
42413d33d52SHadi Asyrafi 		*retval &= ~mask;
425c9c07099SSiew Chin Lim 		*retval |= val & mask;
42613d33d52SHadi Asyrafi 		return intel_secure_reg_write(reg_addr, *retval, retval);
42713d33d52SHadi Asyrafi 	}
42813d33d52SHadi Asyrafi 
42913d33d52SHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_ERROR;
43013d33d52SHadi Asyrafi }
43113d33d52SHadi Asyrafi 
432e1f97d9cSHadi Asyrafi /* Intel Remote System Update (RSU) services */
433e1f97d9cSHadi Asyrafi uint64_t intel_rsu_update_address;
434e1f97d9cSHadi Asyrafi 
435d57318b7SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_status(uint64_t *respbuf, unsigned int respbuf_sz)
436e1f97d9cSHadi Asyrafi {
437581182c1SSieu Mun Tang 	if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) {
438960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
439581182c1SSieu Mun Tang 	}
440e1f97d9cSHadi Asyrafi 
441e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
442e1f97d9cSHadi Asyrafi }
443e1f97d9cSHadi Asyrafi 
444e1f97d9cSHadi Asyrafi static uint32_t intel_rsu_update(uint64_t update_address)
445e1f97d9cSHadi Asyrafi {
446*c418064eSJit Loon Lim 	if (update_address > SIZE_MAX) {
447*c418064eSJit Loon Lim 		return INTEL_SIP_SMC_STATUS_REJECTED;
448*c418064eSJit Loon Lim 	}
449*c418064eSJit Loon Lim 
450e1f97d9cSHadi Asyrafi 	intel_rsu_update_address = update_address;
451e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
452e1f97d9cSHadi Asyrafi }
453e1f97d9cSHadi Asyrafi 
454ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_notify(uint32_t execution_stage)
455e1f97d9cSHadi Asyrafi {
456581182c1SSieu Mun Tang 	if (mailbox_hps_stage_notify(execution_stage) < 0) {
457960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
458581182c1SSieu Mun Tang 	}
459e1f97d9cSHadi Asyrafi 
460e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
461e1f97d9cSHadi Asyrafi }
462e1f97d9cSHadi Asyrafi 
463e1f97d9cSHadi Asyrafi static uint32_t intel_rsu_retry_counter(uint32_t *respbuf, uint32_t respbuf_sz,
464e1f97d9cSHadi Asyrafi 					uint32_t *ret_stat)
465e1f97d9cSHadi Asyrafi {
466581182c1SSieu Mun Tang 	if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) {
467960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
468581182c1SSieu Mun Tang 	}
469e1f97d9cSHadi Asyrafi 
470e1f97d9cSHadi Asyrafi 	*ret_stat = respbuf[8];
471e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
472e1f97d9cSHadi Asyrafi }
473e1f97d9cSHadi Asyrafi 
47444eb782eSChee Hong Ang static uint32_t intel_rsu_copy_dcmf_version(uint64_t dcmf_ver_1_0,
47544eb782eSChee Hong Ang 					    uint64_t dcmf_ver_3_2)
47644eb782eSChee Hong Ang {
47744eb782eSChee Hong Ang 	rsu_dcmf_ver[0] = dcmf_ver_1_0;
47844eb782eSChee Hong Ang 	rsu_dcmf_ver[1] = dcmf_ver_1_0 >> 32;
47944eb782eSChee Hong Ang 	rsu_dcmf_ver[2] = dcmf_ver_3_2;
48044eb782eSChee Hong Ang 	rsu_dcmf_ver[3] = dcmf_ver_3_2 >> 32;
48144eb782eSChee Hong Ang 
48244eb782eSChee Hong Ang 	return INTEL_SIP_SMC_STATUS_OK;
48344eb782eSChee Hong Ang }
48444eb782eSChee Hong Ang 
485984e236eSSieu Mun Tang static uint32_t intel_rsu_copy_dcmf_status(uint64_t dcmf_stat)
486984e236eSSieu Mun Tang {
487984e236eSSieu Mun Tang 	rsu_dcmf_stat[0] = 0xFFFF & (dcmf_stat >> (0 * 16));
488984e236eSSieu Mun Tang 	rsu_dcmf_stat[1] = 0xFFFF & (dcmf_stat >> (1 * 16));
489984e236eSSieu Mun Tang 	rsu_dcmf_stat[2] = 0xFFFF & (dcmf_stat >> (2 * 16));
490984e236eSSieu Mun Tang 	rsu_dcmf_stat[3] = 0xFFFF & (dcmf_stat >> (3 * 16));
491984e236eSSieu Mun Tang 
492984e236eSSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
493984e236eSSieu Mun Tang }
494984e236eSSieu Mun Tang 
49552cf9c2cSKris Chaplin /* Intel HWMON services */
49652cf9c2cSKris Chaplin static uint32_t intel_hwmon_readtemp(uint32_t chan, uint32_t *retval)
49752cf9c2cSKris Chaplin {
49852cf9c2cSKris Chaplin 	if (mailbox_hwmon_readtemp(chan, retval) < 0) {
49952cf9c2cSKris Chaplin 		return INTEL_SIP_SMC_STATUS_ERROR;
50052cf9c2cSKris Chaplin 	}
50152cf9c2cSKris Chaplin 
50252cf9c2cSKris Chaplin 	return INTEL_SIP_SMC_STATUS_OK;
50352cf9c2cSKris Chaplin }
50452cf9c2cSKris Chaplin 
50552cf9c2cSKris Chaplin static uint32_t intel_hwmon_readvolt(uint32_t chan, uint32_t *retval)
50652cf9c2cSKris Chaplin {
50752cf9c2cSKris Chaplin 	if (mailbox_hwmon_readvolt(chan, retval) < 0) {
50852cf9c2cSKris Chaplin 		return INTEL_SIP_SMC_STATUS_ERROR;
50952cf9c2cSKris Chaplin 	}
51052cf9c2cSKris Chaplin 
51152cf9c2cSKris Chaplin 	return INTEL_SIP_SMC_STATUS_OK;
51252cf9c2cSKris Chaplin }
51352cf9c2cSKris Chaplin 
5140c5d62adSHadi Asyrafi /* Mailbox services */
515c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_smc_fw_version(uint32_t *fw_version)
516c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi {
517c026dfe3SSieu Mun Tang 	int status;
518c026dfe3SSieu Mun Tang 	unsigned int resp_len = CONFIG_STATUS_WORD_SIZE;
519c026dfe3SSieu Mun Tang 	uint32_t resp_data[CONFIG_STATUS_WORD_SIZE] = {0U};
520c026dfe3SSieu Mun Tang 
521c026dfe3SSieu Mun Tang 	status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CONFIG_STATUS, NULL, 0U,
522c026dfe3SSieu Mun Tang 			CMD_CASUAL, resp_data, &resp_len);
523c026dfe3SSieu Mun Tang 
524c026dfe3SSieu Mun Tang 	if (status < 0) {
525c026dfe3SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
526c026dfe3SSieu Mun Tang 	}
527c026dfe3SSieu Mun Tang 
528c026dfe3SSieu Mun Tang 	if (resp_len <= CONFIG_STATUS_FW_VER_OFFSET) {
529c026dfe3SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
530c026dfe3SSieu Mun Tang 	}
531c026dfe3SSieu Mun Tang 
532c026dfe3SSieu Mun Tang 	*fw_version = resp_data[CONFIG_STATUS_FW_VER_OFFSET] & CONFIG_STATUS_FW_VER_MASK;
533c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 
534c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
535c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi }
536c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 
537a250c04bSSieu Mun Tang static uint32_t intel_mbox_send_cmd(uint32_t cmd, uint32_t *args,
538ac097fdfSSieu Mun Tang 				unsigned int len, uint32_t urgent, uint64_t response,
539a250c04bSSieu Mun Tang 				unsigned int resp_len, int *mbox_status,
540a250c04bSSieu Mun Tang 				unsigned int *len_in_resp)
5410c5d62adSHadi Asyrafi {
5421a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	*len_in_resp = 0;
543651841f2SSieu Mun Tang 	*mbox_status = GENERIC_RESPONSE_ERROR;
5441a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
545581182c1SSieu Mun Tang 	if (!is_address_in_ddr_range((uint64_t)args, sizeof(uint32_t) * len)) {
5461a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_STATUS_REJECTED;
547581182c1SSieu Mun Tang 	}
5481a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
5490c5d62adSHadi Asyrafi 	int status = mailbox_send_cmd(MBOX_JOB_ID, cmd, args, len, urgent,
550ac097fdfSSieu Mun Tang 					(uint32_t *) response, &resp_len);
5510c5d62adSHadi Asyrafi 
5520c5d62adSHadi Asyrafi 	if (status < 0) {
5530c5d62adSHadi Asyrafi 		*mbox_status = -status;
5540c5d62adSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
5550c5d62adSHadi Asyrafi 	}
5560c5d62adSHadi Asyrafi 
5570c5d62adSHadi Asyrafi 	*mbox_status = 0;
558a250c04bSSieu Mun Tang 	*len_in_resp = resp_len;
559ac097fdfSSieu Mun Tang 
560ac097fdfSSieu Mun Tang 	flush_dcache_range(response, resp_len * MBOX_WORD_BYTE);
561ac097fdfSSieu Mun Tang 
5620c5d62adSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
5630c5d62adSHadi Asyrafi }
5640c5d62adSHadi Asyrafi 
56593a5b97eSSieu Mun Tang static int intel_smc_get_usercode(uint32_t *user_code)
56693a5b97eSSieu Mun Tang {
56793a5b97eSSieu Mun Tang 	int status;
56893a5b97eSSieu Mun Tang 	unsigned int resp_len = sizeof(user_code) / MBOX_WORD_BYTE;
56993a5b97eSSieu Mun Tang 
57093a5b97eSSieu Mun Tang 	status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_GET_USERCODE, NULL,
57193a5b97eSSieu Mun Tang 				0U, CMD_CASUAL, user_code, &resp_len);
57293a5b97eSSieu Mun Tang 
57393a5b97eSSieu Mun Tang 	if (status < 0) {
57493a5b97eSSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
57593a5b97eSSieu Mun Tang 	}
57693a5b97eSSieu Mun Tang 
57793a5b97eSSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
57893a5b97eSSieu Mun Tang }
57993a5b97eSSieu Mun Tang 
5804837a640SSieu Mun Tang uint32_t intel_smc_service_completed(uint64_t addr, uint32_t size,
5814837a640SSieu Mun Tang 				uint32_t mode, uint32_t *job_id,
5824837a640SSieu Mun Tang 				uint32_t *ret_size, uint32_t *mbox_error)
5834837a640SSieu Mun Tang {
5844837a640SSieu Mun Tang 	int status = 0;
5854837a640SSieu Mun Tang 	uint32_t resp_len = size / MBOX_WORD_BYTE;
5864837a640SSieu Mun Tang 
5874837a640SSieu Mun Tang 	if (resp_len > MBOX_DATA_MAX_LEN) {
5884837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_REJECTED;
5894837a640SSieu Mun Tang 	}
5904837a640SSieu Mun Tang 
5914837a640SSieu Mun Tang 	if (!is_address_in_ddr_range(addr, size)) {
5924837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_REJECTED;
5934837a640SSieu Mun Tang 	}
5944837a640SSieu Mun Tang 
5954837a640SSieu Mun Tang 	if (mode == SERVICE_COMPLETED_MODE_ASYNC) {
5964837a640SSieu Mun Tang 		status = mailbox_read_response_async(job_id,
5974837a640SSieu Mun Tang 				NULL, (uint32_t *) addr, &resp_len, 0);
5984837a640SSieu Mun Tang 	} else {
5994837a640SSieu Mun Tang 		status = mailbox_read_response(job_id,
6004837a640SSieu Mun Tang 				(uint32_t *) addr, &resp_len);
6014837a640SSieu Mun Tang 
6024837a640SSieu Mun Tang 		if (status == MBOX_NO_RESPONSE) {
6034837a640SSieu Mun Tang 			status = MBOX_BUSY;
6044837a640SSieu Mun Tang 		}
6054837a640SSieu Mun Tang 	}
6064837a640SSieu Mun Tang 
6074837a640SSieu Mun Tang 	if (status == MBOX_NO_RESPONSE) {
6084837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_NO_RESPONSE;
6094837a640SSieu Mun Tang 	}
6104837a640SSieu Mun Tang 
6114837a640SSieu Mun Tang 	if (status == MBOX_BUSY) {
6124837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_BUSY;
6134837a640SSieu Mun Tang 	}
6144837a640SSieu Mun Tang 
6154837a640SSieu Mun Tang 	*ret_size = resp_len * MBOX_WORD_BYTE;
6164837a640SSieu Mun Tang 	flush_dcache_range(addr, *ret_size);
6174837a640SSieu Mun Tang 
61876ed3223SSieu Mun Tang 	if (status == MBOX_RET_SDOS_DECRYPTION_ERROR_102 ||
61976ed3223SSieu Mun Tang 		status == MBOX_RET_SDOS_DECRYPTION_ERROR_103) {
62076ed3223SSieu Mun Tang 		*mbox_error = -status;
62176ed3223SSieu Mun Tang 	} else if (status != MBOX_RET_OK) {
6224837a640SSieu Mun Tang 		*mbox_error = -status;
6234837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
6244837a640SSieu Mun Tang 	}
6254837a640SSieu Mun Tang 
6264837a640SSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
6274837a640SSieu Mun Tang }
6284837a640SSieu Mun Tang 
629b703facaSSieu Mun Tang /* Miscellaneous HPS services */
630b703facaSSieu Mun Tang uint32_t intel_hps_set_bridges(uint64_t enable, uint64_t mask)
631b703facaSSieu Mun Tang {
632b703facaSSieu Mun Tang 	int status = 0;
633b703facaSSieu Mun Tang 
634ad47f142SSieu Mun Tang 	if ((enable & SOCFPGA_BRIDGE_ENABLE) != 0U) {
635ad47f142SSieu Mun Tang 		if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) {
636b703facaSSieu Mun Tang 			status = socfpga_bridges_enable((uint32_t)mask);
637b703facaSSieu Mun Tang 		} else {
638b703facaSSieu Mun Tang 			status = socfpga_bridges_enable(~0);
639b703facaSSieu Mun Tang 		}
640b703facaSSieu Mun Tang 	} else {
641ad47f142SSieu Mun Tang 		if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) {
642b703facaSSieu Mun Tang 			status = socfpga_bridges_disable((uint32_t)mask);
643b703facaSSieu Mun Tang 		} else {
644b703facaSSieu Mun Tang 			status = socfpga_bridges_disable(~0);
645b703facaSSieu Mun Tang 		}
646b703facaSSieu Mun Tang 	}
647b703facaSSieu Mun Tang 
648b703facaSSieu Mun Tang 	if (status < 0) {
649b703facaSSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
650b703facaSSieu Mun Tang 	}
651b703facaSSieu Mun Tang 
652b703facaSSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
653b703facaSSieu Mun Tang }
654b703facaSSieu Mun Tang 
655c76d4239SHadi Asyrafi /*
656c76d4239SHadi Asyrafi  * This function is responsible for handling all SiP calls from the NS world
657c76d4239SHadi Asyrafi  */
658c76d4239SHadi Asyrafi 
659ad47f142SSieu Mun Tang uintptr_t sip_smc_handler_v1(uint32_t smc_fid,
660c76d4239SHadi Asyrafi 			 u_register_t x1,
661c76d4239SHadi Asyrafi 			 u_register_t x2,
662c76d4239SHadi Asyrafi 			 u_register_t x3,
663c76d4239SHadi Asyrafi 			 u_register_t x4,
664c76d4239SHadi Asyrafi 			 void *cookie,
665c76d4239SHadi Asyrafi 			 void *handle,
666c76d4239SHadi Asyrafi 			 u_register_t flags)
667c76d4239SHadi Asyrafi {
668d1740831SSieu Mun Tang 	uint32_t retval = 0, completed_addr[3];
669d1740831SSieu Mun Tang 	uint32_t retval2 = 0;
67077902fcaSSieu Mun Tang 	uint32_t mbox_error = 0;
67177902fcaSSieu Mun Tang 	uint64_t retval64, rsu_respbuf[9];
672286b96f4SSieu Mun Tang 	int status = INTEL_SIP_SMC_STATUS_OK;
673a250c04bSSieu Mun Tang 	int mbox_status;
674a250c04bSSieu Mun Tang 	unsigned int len_in_resp;
675c05ea296SSieu Mun Tang 	u_register_t x5, x6, x7;
676f8e6a09cSAbdul Halim, Muhammad Hadi Asyrafi 
677c76d4239SHadi Asyrafi 	switch (smc_fid) {
678c76d4239SHadi Asyrafi 	case SIP_SVC_UID:
679c76d4239SHadi Asyrafi 		/* Return UID to the caller */
680c76d4239SHadi Asyrafi 		SMC_UUID_RET(handle, intl_svc_uid);
68113d33d52SHadi Asyrafi 
682c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE:
683673afd6fSSieu Mun Tang 		status = intel_mailbox_fpga_config_isdone();
684c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
68513d33d52SHadi Asyrafi 
686c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM:
687c76d4239SHadi Asyrafi 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
688c76d4239SHadi Asyrafi 			INTEL_SIP_SMC_FPGA_CONFIG_ADDR,
689c76d4239SHadi Asyrafi 			INTEL_SIP_SMC_FPGA_CONFIG_SIZE -
690c76d4239SHadi Asyrafi 				INTEL_SIP_SMC_FPGA_CONFIG_ADDR);
69113d33d52SHadi Asyrafi 
692c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_START:
693c76d4239SHadi Asyrafi 		status = intel_fpga_config_start(x1);
694c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
69513d33d52SHadi Asyrafi 
696c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_WRITE:
697c76d4239SHadi Asyrafi 		status = intel_fpga_config_write(x1, x2);
698c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
69913d33d52SHadi Asyrafi 
700c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE:
701c76d4239SHadi Asyrafi 		status = intel_fpga_config_completed_write(completed_addr,
702aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 							&retval, &rcv_id);
703aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		switch (retval) {
704c76d4239SHadi Asyrafi 		case 1:
705c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
706c76d4239SHadi Asyrafi 				completed_addr[0], 0, 0);
70713d33d52SHadi Asyrafi 
708c76d4239SHadi Asyrafi 		case 2:
709c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
710c76d4239SHadi Asyrafi 				completed_addr[0],
711c76d4239SHadi Asyrafi 				completed_addr[1], 0);
71213d33d52SHadi Asyrafi 
713c76d4239SHadi Asyrafi 		case 3:
714c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
715c76d4239SHadi Asyrafi 				completed_addr[0],
716c76d4239SHadi Asyrafi 				completed_addr[1],
717c76d4239SHadi Asyrafi 				completed_addr[2]);
71813d33d52SHadi Asyrafi 
719c76d4239SHadi Asyrafi 		case 0:
720c76d4239SHadi Asyrafi 			SMC_RET4(handle, status, 0, 0, 0);
72113d33d52SHadi Asyrafi 
722c76d4239SHadi Asyrafi 		default:
723cefb37ebSTien Hock, Loh 			mailbox_clear_response();
724c76d4239SHadi Asyrafi 			SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR);
725c76d4239SHadi Asyrafi 		}
72613d33d52SHadi Asyrafi 
72713d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_READ:
728aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_secure_reg_read(x1, &retval);
729aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
73013d33d52SHadi Asyrafi 
73113d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_WRITE:
732aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_secure_reg_write(x1, (uint32_t)x2, &retval);
733aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
73413d33d52SHadi Asyrafi 
73513d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_UPDATE:
73613d33d52SHadi Asyrafi 		status = intel_secure_reg_update(x1, (uint32_t)x2,
737aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 						 (uint32_t)x3, &retval);
738aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
739c76d4239SHadi Asyrafi 
740e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_STATUS:
741e1f97d9cSHadi Asyrafi 		status = intel_rsu_status(rsu_respbuf,
742e1f97d9cSHadi Asyrafi 					ARRAY_SIZE(rsu_respbuf));
743e1f97d9cSHadi Asyrafi 		if (status) {
744e1f97d9cSHadi Asyrafi 			SMC_RET1(handle, status);
745e1f97d9cSHadi Asyrafi 		} else {
746e1f97d9cSHadi Asyrafi 			SMC_RET4(handle, rsu_respbuf[0], rsu_respbuf[1],
747e1f97d9cSHadi Asyrafi 					rsu_respbuf[2], rsu_respbuf[3]);
748e1f97d9cSHadi Asyrafi 		}
749e1f97d9cSHadi Asyrafi 
750e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_UPDATE:
751e1f97d9cSHadi Asyrafi 		status = intel_rsu_update(x1);
752e1f97d9cSHadi Asyrafi 		SMC_RET1(handle, status);
753e1f97d9cSHadi Asyrafi 
754e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_NOTIFY:
755e1f97d9cSHadi Asyrafi 		status = intel_rsu_notify(x1);
756e1f97d9cSHadi Asyrafi 		SMC_RET1(handle, status);
757e1f97d9cSHadi Asyrafi 
758e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_RETRY_COUNTER:
759e1f97d9cSHadi Asyrafi 		status = intel_rsu_retry_counter((uint32_t *)rsu_respbuf,
760aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 						ARRAY_SIZE(rsu_respbuf), &retval);
761e1f97d9cSHadi Asyrafi 		if (status) {
762e1f97d9cSHadi Asyrafi 			SMC_RET1(handle, status);
763e1f97d9cSHadi Asyrafi 		} else {
764aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 			SMC_RET2(handle, status, retval);
765e1f97d9cSHadi Asyrafi 		}
766e1f97d9cSHadi Asyrafi 
76744eb782eSChee Hong Ang 	case INTEL_SIP_SMC_RSU_DCMF_VERSION:
76844eb782eSChee Hong Ang 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
76944eb782eSChee Hong Ang 			 ((uint64_t)rsu_dcmf_ver[1] << 32) | rsu_dcmf_ver[0],
77044eb782eSChee Hong Ang 			 ((uint64_t)rsu_dcmf_ver[3] << 32) | rsu_dcmf_ver[2]);
77144eb782eSChee Hong Ang 
77244eb782eSChee Hong Ang 	case INTEL_SIP_SMC_RSU_COPY_DCMF_VERSION:
77344eb782eSChee Hong Ang 		status = intel_rsu_copy_dcmf_version(x1, x2);
77444eb782eSChee Hong Ang 		SMC_RET1(handle, status);
77544eb782eSChee Hong Ang 
776984e236eSSieu Mun Tang 	case INTEL_SIP_SMC_RSU_DCMF_STATUS:
777984e236eSSieu Mun Tang 		SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK,
778984e236eSSieu Mun Tang 			 ((uint64_t)rsu_dcmf_stat[3] << 48) |
779984e236eSSieu Mun Tang 			 ((uint64_t)rsu_dcmf_stat[2] << 32) |
780984e236eSSieu Mun Tang 			 ((uint64_t)rsu_dcmf_stat[1] << 16) |
781984e236eSSieu Mun Tang 			 rsu_dcmf_stat[0]);
782984e236eSSieu Mun Tang 
783984e236eSSieu Mun Tang 	case INTEL_SIP_SMC_RSU_COPY_DCMF_STATUS:
784984e236eSSieu Mun Tang 		status = intel_rsu_copy_dcmf_status(x1);
785984e236eSSieu Mun Tang 		SMC_RET1(handle, status);
786984e236eSSieu Mun Tang 
7874c26957bSChee Hong Ang 	case INTEL_SIP_SMC_RSU_MAX_RETRY:
7884c26957bSChee Hong Ang 		SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK, rsu_max_retry);
7894c26957bSChee Hong Ang 
7904c26957bSChee Hong Ang 	case INTEL_SIP_SMC_RSU_COPY_MAX_RETRY:
7914c26957bSChee Hong Ang 		rsu_max_retry = x1;
7924c26957bSChee Hong Ang 		SMC_RET1(handle, INTEL_SIP_SMC_STATUS_OK);
7934c26957bSChee Hong Ang 
794c703d752SSieu Mun Tang 	case INTEL_SIP_SMC_ECC_DBE:
795c703d752SSieu Mun Tang 		status = intel_ecc_dbe_notification(x1);
796c703d752SSieu Mun Tang 		SMC_RET1(handle, status);
797c703d752SSieu Mun Tang 
798b703facaSSieu Mun Tang 	case INTEL_SIP_SMC_SERVICE_COMPLETED:
799b703facaSSieu Mun Tang 		status = intel_smc_service_completed(x1, x2, x3, &rcv_id,
800b703facaSSieu Mun Tang 						&len_in_resp, &mbox_error);
801b703facaSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x1, len_in_resp);
802b703facaSSieu Mun Tang 
803c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 	case INTEL_SIP_SMC_FIRMWARE_VERSION:
804c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_smc_fw_version(&retval);
805c026dfe3SSieu Mun Tang 		SMC_RET2(handle, status, retval);
806c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 
8070c5d62adSHadi Asyrafi 	case INTEL_SIP_SMC_MBOX_SEND_CMD:
8080c5d62adSHadi Asyrafi 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
8090c5d62adSHadi Asyrafi 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
810ac097fdfSSieu Mun Tang 		status = intel_mbox_send_cmd(x1, (uint32_t *)x2, x3, x4, x5, x6,
811ac097fdfSSieu Mun Tang 						&mbox_status, &len_in_resp);
812108514ffSSieu Mun Tang 		SMC_RET3(handle, status, mbox_status, len_in_resp);
8130c5d62adSHadi Asyrafi 
81493a5b97eSSieu Mun Tang 	case INTEL_SIP_SMC_GET_USERCODE:
81593a5b97eSSieu Mun Tang 		status = intel_smc_get_usercode(&retval);
81693a5b97eSSieu Mun Tang 		SMC_RET2(handle, status, retval);
81793a5b97eSSieu Mun Tang 
81802d3ef33SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CRYPTION:
81902d3ef33SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
82002d3ef33SSieu Mun Tang 
82102d3ef33SSieu Mun Tang 		if (x1 == FCS_MODE_DECRYPT) {
82202d3ef33SSieu Mun Tang 			status = intel_fcs_decryption(x2, x3, x4, x5, &send_id);
82302d3ef33SSieu Mun Tang 		} else if (x1 == FCS_MODE_ENCRYPT) {
82402d3ef33SSieu Mun Tang 			status = intel_fcs_encryption(x2, x3, x4, x5, &send_id);
82502d3ef33SSieu Mun Tang 		} else {
82602d3ef33SSieu Mun Tang 			status = INTEL_SIP_SMC_STATUS_REJECTED;
82702d3ef33SSieu Mun Tang 		}
82802d3ef33SSieu Mun Tang 
82902d3ef33SSieu Mun Tang 		SMC_RET3(handle, status, x4, x5);
83002d3ef33SSieu Mun Tang 
831537ff052SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CRYPTION_EXT:
832537ff052SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
833537ff052SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
834537ff052SSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
835537ff052SSieu Mun Tang 
836537ff052SSieu Mun Tang 		if (x3 == FCS_MODE_DECRYPT) {
837537ff052SSieu Mun Tang 			status = intel_fcs_decryption_ext(x1, x2, x4, x5, x6,
838537ff052SSieu Mun Tang 					(uint32_t *) &x7, &mbox_error);
839537ff052SSieu Mun Tang 		} else if (x3 == FCS_MODE_ENCRYPT) {
840537ff052SSieu Mun Tang 			status = intel_fcs_encryption_ext(x1, x2, x4, x5, x6,
841537ff052SSieu Mun Tang 					(uint32_t *) &x7, &mbox_error);
842537ff052SSieu Mun Tang 		} else {
843537ff052SSieu Mun Tang 			status = INTEL_SIP_SMC_STATUS_REJECTED;
844537ff052SSieu Mun Tang 		}
845537ff052SSieu Mun Tang 
846537ff052SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x6, x7);
847537ff052SSieu Mun Tang 
8484837a640SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_RANDOM_NUMBER:
8494837a640SSieu Mun Tang 		status = intel_fcs_random_number_gen(x1, &retval64,
8504837a640SSieu Mun Tang 							&mbox_error);
8514837a640SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x1, retval64);
8524837a640SSieu Mun Tang 
85324f9dc8aSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_RANDOM_NUMBER_EXT:
85424f9dc8aSSieu Mun Tang 		status = intel_fcs_random_number_gen_ext(x1, x2, x3,
85524f9dc8aSSieu Mun Tang 							&send_id);
85624f9dc8aSSieu Mun Tang 		SMC_RET1(handle, status);
85724f9dc8aSSieu Mun Tang 
8584837a640SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_SEND_CERTIFICATE:
8594837a640SSieu Mun Tang 		status = intel_fcs_send_cert(x1, x2, &send_id);
8604837a640SSieu Mun Tang 		SMC_RET1(handle, status);
8614837a640SSieu Mun Tang 
8624837a640SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_PROVISION_DATA:
8634837a640SSieu Mun Tang 		status = intel_fcs_get_provision_data(&send_id);
8644837a640SSieu Mun Tang 		SMC_RET1(handle, status);
8654837a640SSieu Mun Tang 
8667facacecSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CNTR_SET_PREAUTH:
8677facacecSSieu Mun Tang 		status = intel_fcs_cntr_set_preauth(x1, x2, x3,
8687facacecSSieu Mun Tang 							&mbox_error);
8697facacecSSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
8707facacecSSieu Mun Tang 
87111f4f030SSieu Mun Tang 	case INTEL_SIP_SMC_HPS_SET_BRIDGES:
87211f4f030SSieu Mun Tang 		status = intel_hps_set_bridges(x1, x2);
87311f4f030SSieu Mun Tang 		SMC_RET1(handle, status);
87411f4f030SSieu Mun Tang 
875ad47f142SSieu Mun Tang 	case INTEL_SIP_SMC_HWMON_READTEMP:
876ad47f142SSieu Mun Tang 		status = intel_hwmon_readtemp(x1, &retval);
877ad47f142SSieu Mun Tang 		SMC_RET2(handle, status, retval);
878ad47f142SSieu Mun Tang 
879ad47f142SSieu Mun Tang 	case INTEL_SIP_SMC_HWMON_READVOLT:
880ad47f142SSieu Mun Tang 		status = intel_hwmon_readvolt(x1, &retval);
881ad47f142SSieu Mun Tang 		SMC_RET2(handle, status, retval);
882ad47f142SSieu Mun Tang 
883d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_PSGSIGMA_TEARDOWN:
884d1740831SSieu Mun Tang 		status = intel_fcs_sigma_teardown(x1, &mbox_error);
885d1740831SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
886d1740831SSieu Mun Tang 
887d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CHIP_ID:
888d1740831SSieu Mun Tang 		status = intel_fcs_chip_id(&retval, &retval2, &mbox_error);
889d1740831SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, retval, retval2);
890d1740831SSieu Mun Tang 
891d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ATTESTATION_SUBKEY:
892d1740831SSieu Mun Tang 		status = intel_fcs_attestation_subkey(x1, x2, x3,
893d1740831SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
894d1740831SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
895d1740831SSieu Mun Tang 
896d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ATTESTATION_MEASUREMENTS:
897d1740831SSieu Mun Tang 		status = intel_fcs_get_measurement(x1, x2, x3,
898d1740831SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
899d1740831SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
900d1740831SSieu Mun Tang 
901581182c1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_ATTESTATION_CERT:
902581182c1SSieu Mun Tang 		status = intel_fcs_get_attestation_cert(x1, x2,
903581182c1SSieu Mun Tang 					(uint32_t *) &x3, &mbox_error);
904581182c1SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x2, x3);
905581182c1SSieu Mun Tang 
906581182c1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CREATE_CERT_ON_RELOAD:
907581182c1SSieu Mun Tang 		status = intel_fcs_create_cert_on_reload(x1, &mbox_error);
908581182c1SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
909581182c1SSieu Mun Tang 
9106dc00c24SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_OPEN_CS_SESSION:
9116dc00c24SSieu Mun Tang 		status = intel_fcs_open_crypto_service_session(&retval, &mbox_error);
9126dc00c24SSieu Mun Tang 		SMC_RET3(handle, status, mbox_error, retval);
9136dc00c24SSieu Mun Tang 
9146dc00c24SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CLOSE_CS_SESSION:
9156dc00c24SSieu Mun Tang 		status = intel_fcs_close_crypto_service_session(x1, &mbox_error);
9166dc00c24SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
9176dc00c24SSieu Mun Tang 
918342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_IMPORT_CS_KEY:
919342a0618SSieu Mun Tang 		status = intel_fcs_import_crypto_service_key(x1, x2, &send_id);
920342a0618SSieu Mun Tang 		SMC_RET1(handle, status);
921342a0618SSieu Mun Tang 
922342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_EXPORT_CS_KEY:
923342a0618SSieu Mun Tang 		status = intel_fcs_export_crypto_service_key(x1, x2, x3,
924342a0618SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
925342a0618SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
926342a0618SSieu Mun Tang 
927342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_REMOVE_CS_KEY:
928342a0618SSieu Mun Tang 		status = intel_fcs_remove_crypto_service_key(x1, x2,
929342a0618SSieu Mun Tang 					&mbox_error);
930342a0618SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
931342a0618SSieu Mun Tang 
932342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_CS_KEY_INFO:
933342a0618SSieu Mun Tang 		status = intel_fcs_get_crypto_service_key_info(x1, x2, x3,
934342a0618SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
935342a0618SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
936342a0618SSieu Mun Tang 
9377e8249a2SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_INIT:
9387e8249a2SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
9397e8249a2SSieu Mun Tang 		status = intel_fcs_get_digest_init(x1, x2, x3,
9407e8249a2SSieu Mun Tang 					x4, x5, &mbox_error);
9417e8249a2SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
9427e8249a2SSieu Mun Tang 
94370a7e6afSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_UPDATE:
94470a7e6afSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
94570a7e6afSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
94670a7e6afSSieu Mun Tang 		status = intel_fcs_get_digest_update_finalize(x1, x2, x3,
94770a7e6afSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, false,
94870a7e6afSSieu Mun Tang 					&mbox_error);
94970a7e6afSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
95070a7e6afSSieu Mun Tang 
9517e8249a2SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_FINALIZE:
9527e8249a2SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
9537e8249a2SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
95470a7e6afSSieu Mun Tang 		status = intel_fcs_get_digest_update_finalize(x1, x2, x3,
95570a7e6afSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, true,
95670a7e6afSSieu Mun Tang 					&mbox_error);
9577e8249a2SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
9587e8249a2SSieu Mun Tang 
9594687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_UPDATE:
9604687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
9614687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
9624687021dSSieu Mun Tang 		status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3,
9634687021dSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, false,
9644687021dSSieu Mun Tang 					&mbox_error, &send_id);
9654687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
9664687021dSSieu Mun Tang 
9674687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_FINALIZE:
9684687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
9694687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
9704687021dSSieu Mun Tang 		status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3,
9714687021dSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, true,
9724687021dSSieu Mun Tang 					&mbox_error, &send_id);
9734687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
9744687021dSSieu Mun Tang 
975c05ea296SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_INIT:
976c05ea296SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
977c05ea296SSieu Mun Tang 		status = intel_fcs_mac_verify_init(x1, x2, x3,
978c05ea296SSieu Mun Tang 					x4, x5, &mbox_error);
979c05ea296SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
980c05ea296SSieu Mun Tang 
98170a7e6afSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_UPDATE:
98270a7e6afSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
98370a7e6afSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
98470a7e6afSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
98570a7e6afSSieu Mun Tang 		status = intel_fcs_mac_verify_update_finalize(x1, x2, x3,
98670a7e6afSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, x7,
98770a7e6afSSieu Mun Tang 					false, &mbox_error);
98870a7e6afSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
98970a7e6afSSieu Mun Tang 
990c05ea296SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_FINALIZE:
991c05ea296SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
992c05ea296SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
993c05ea296SSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
99470a7e6afSSieu Mun Tang 		status = intel_fcs_mac_verify_update_finalize(x1, x2, x3,
99570a7e6afSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, x7,
99670a7e6afSSieu Mun Tang 					true, &mbox_error);
997c05ea296SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
998c05ea296SSieu Mun Tang 
9994687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_UPDATE:
10004687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10014687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
10024687021dSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
10034687021dSSieu Mun Tang 		status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3,
10044687021dSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, x7,
10054687021dSSieu Mun Tang 					false, &mbox_error, &send_id);
10064687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
10074687021dSSieu Mun Tang 
10084687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_FINALIZE:
10094687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10104687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
10114687021dSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
10124687021dSSieu Mun Tang 		status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3,
10134687021dSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, x7,
10144687021dSSieu Mun Tang 					true, &mbox_error, &send_id);
10154687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
10164687021dSSieu Mun Tang 
101707912da1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_INIT:
101807912da1SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
101907912da1SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_init(x1, x2, x3,
102007912da1SSieu Mun Tang 					x4, x5, &mbox_error);
102107912da1SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
102207912da1SSieu Mun Tang 
10231d97dd74SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_UPDATE:
10241d97dd74SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10251d97dd74SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
10261d97dd74SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2,
10271d97dd74SSieu Mun Tang 					x3, x4, x5, (uint32_t *) &x6, false,
10281d97dd74SSieu Mun Tang 					&mbox_error);
10291d97dd74SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
10301d97dd74SSieu Mun Tang 
103107912da1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE:
103207912da1SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
103307912da1SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
10341d97dd74SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2,
10351d97dd74SSieu Mun Tang 					x3, x4, x5, (uint32_t *) &x6, true,
10361d97dd74SSieu Mun Tang 					&mbox_error);
103707912da1SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
103807912da1SSieu Mun Tang 
10394687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_UPDATE:
10404687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10414687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
10424687021dSSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1,
10434687021dSSieu Mun Tang 					x2, x3, x4, x5, (uint32_t *) &x6, false,
10444687021dSSieu Mun Tang 					&mbox_error, &send_id);
10454687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
10464687021dSSieu Mun Tang 
10474687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_FINALIZE:
10484687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10494687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
10504687021dSSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1,
10514687021dSSieu Mun Tang 					x2, x3, x4, x5, (uint32_t *) &x6, true,
10524687021dSSieu Mun Tang 					&mbox_error, &send_id);
10534687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
10544687021dSSieu Mun Tang 
105569254105SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_INIT:
105669254105SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
105769254105SSieu Mun Tang 		status = intel_fcs_ecdsa_hash_sign_init(x1, x2, x3,
105869254105SSieu Mun Tang 					x4, x5, &mbox_error);
105969254105SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
106069254105SSieu Mun Tang 
106169254105SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_FINALIZE:
106269254105SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
106369254105SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
106469254105SSieu Mun Tang 		status = intel_fcs_ecdsa_hash_sign_finalize(x1, x2, x3,
106569254105SSieu Mun Tang 					 x4, x5, (uint32_t *) &x6, &mbox_error);
106669254105SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
106769254105SSieu Mun Tang 
10687e25eb87SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_INIT:
10697e25eb87SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10707e25eb87SSieu Mun Tang 		status = intel_fcs_ecdsa_hash_sig_verify_init(x1, x2, x3,
10717e25eb87SSieu Mun Tang 					x4, x5, &mbox_error);
10727e25eb87SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
10737e25eb87SSieu Mun Tang 
10747e25eb87SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_FINALIZE:
10757e25eb87SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10767e25eb87SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
10777e25eb87SSieu Mun Tang 		status = intel_fcs_ecdsa_hash_sig_verify_finalize(x1, x2, x3,
10787e25eb87SSieu Mun Tang 					 x4, x5, (uint32_t *) &x6, &mbox_error);
10797e25eb87SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
10807e25eb87SSieu Mun Tang 
108158305060SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_INIT:
108258305060SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
108358305060SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_init(x1, x2, x3,
108458305060SSieu Mun Tang 					x4, x5, &mbox_error);
108558305060SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
108658305060SSieu Mun Tang 
10871d97dd74SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_UPDATE:
10881d97dd74SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10891d97dd74SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
10901d97dd74SSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
10911d97dd74SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(
10921d97dd74SSieu Mun Tang 					x1, x2, x3, x4, x5, (uint32_t *) &x6,
10931d97dd74SSieu Mun Tang 					x7, false, &mbox_error);
10941d97dd74SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
10951d97dd74SSieu Mun Tang 
10964687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_UPDATE:
10974687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10984687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
10994687021dSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
11004687021dSSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize(
11014687021dSSieu Mun Tang 					x1, x2, x3, x4, x5, (uint32_t *) &x6,
11024687021dSSieu Mun Tang 					x7, false, &mbox_error, &send_id);
11034687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
11044687021dSSieu Mun Tang 
11054687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_FINALIZE:
11064687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
11074687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
11084687021dSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
11094687021dSSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize(
11104687021dSSieu Mun Tang 					x1, x2, x3, x4, x5, (uint32_t *) &x6,
11114687021dSSieu Mun Tang 					x7, true, &mbox_error, &send_id);
11124687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
11134687021dSSieu Mun Tang 
111458305060SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE:
111558305060SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
111658305060SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
111758305060SSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
11181d97dd74SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(
11191d97dd74SSieu Mun Tang 					x1, x2, x3, x4, x5, (uint32_t *) &x6,
11201d97dd74SSieu Mun Tang 					x7, true, &mbox_error);
112158305060SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
112207912da1SSieu Mun Tang 
1123d2fee94aSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_INIT:
1124d2fee94aSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1125d2fee94aSSieu Mun Tang 		status = intel_fcs_ecdsa_get_pubkey_init(x1, x2, x3,
1126d2fee94aSSieu Mun Tang 					x4, x5, &mbox_error);
1127d2fee94aSSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
1128d2fee94aSSieu Mun Tang 
1129d2fee94aSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_FINALIZE:
1130d2fee94aSSieu Mun Tang 		status = intel_fcs_ecdsa_get_pubkey_finalize(x1, x2, x3,
1131d2fee94aSSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
1132d2fee94aSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
1133d2fee94aSSieu Mun Tang 
113449446866SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDH_REQUEST_INIT:
113549446866SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
113649446866SSieu Mun Tang 		status = intel_fcs_ecdh_request_init(x1, x2, x3,
113749446866SSieu Mun Tang 					x4, x5, &mbox_error);
113849446866SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
113949446866SSieu Mun Tang 
114049446866SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDH_REQUEST_FINALIZE:
114149446866SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
114249446866SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
114349446866SSieu Mun Tang 		status = intel_fcs_ecdh_request_finalize(x1, x2, x3,
114449446866SSieu Mun Tang 					 x4, x5, (uint32_t *) &x6, &mbox_error);
114549446866SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
114649446866SSieu Mun Tang 
11476726390eSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_AES_CRYPT_INIT:
11486726390eSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
11496726390eSSieu Mun Tang 		status = intel_fcs_aes_crypt_init(x1, x2, x3, x4, x5,
11506726390eSSieu Mun Tang 					&mbox_error);
11516726390eSSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
11526726390eSSieu Mun Tang 
1153dcb144f1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_AES_CRYPT_UPDATE:
1154dcb144f1SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1155dcb144f1SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1156dcb144f1SSieu Mun Tang 		status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4,
1157dcb144f1SSieu Mun Tang 					x5, x6, false, &send_id);
1158dcb144f1SSieu Mun Tang 		SMC_RET1(handle, status);
1159dcb144f1SSieu Mun Tang 
11606726390eSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_AES_CRYPT_FINALIZE:
11616726390eSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
11626726390eSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1163dcb144f1SSieu Mun Tang 		status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4,
1164dcb144f1SSieu Mun Tang 					x5, x6, true, &send_id);
11656726390eSSieu Mun Tang 		SMC_RET1(handle, status);
11666726390eSSieu Mun Tang 
116777902fcaSSieu Mun Tang 	case INTEL_SIP_SMC_GET_ROM_PATCH_SHA384:
116877902fcaSSieu Mun Tang 		status = intel_fcs_get_rom_patch_sha384(x1, &retval64,
116977902fcaSSieu Mun Tang 							&mbox_error);
117077902fcaSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x1, retval64);
117177902fcaSSieu Mun Tang 
1172f0c40b89SSieu Mun Tang 	case INTEL_SIP_SMC_SVC_VERSION:
1173f0c40b89SSieu Mun Tang 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
1174f0c40b89SSieu Mun Tang 					SIP_SVC_VERSION_MAJOR,
1175f0c40b89SSieu Mun Tang 					SIP_SVC_VERSION_MINOR);
1176f0c40b89SSieu Mun Tang 
1177c76d4239SHadi Asyrafi 	default:
1178c76d4239SHadi Asyrafi 		return socfpga_sip_handler(smc_fid, x1, x2, x3, x4,
1179c76d4239SHadi Asyrafi 			cookie, handle, flags);
1180c76d4239SHadi Asyrafi 	}
1181c76d4239SHadi Asyrafi }
1182c76d4239SHadi Asyrafi 
1183ad47f142SSieu Mun Tang uintptr_t sip_smc_handler(uint32_t smc_fid,
1184ad47f142SSieu Mun Tang 			 u_register_t x1,
1185ad47f142SSieu Mun Tang 			 u_register_t x2,
1186ad47f142SSieu Mun Tang 			 u_register_t x3,
1187ad47f142SSieu Mun Tang 			 u_register_t x4,
1188ad47f142SSieu Mun Tang 			 void *cookie,
1189ad47f142SSieu Mun Tang 			 void *handle,
1190ad47f142SSieu Mun Tang 			 u_register_t flags)
1191ad47f142SSieu Mun Tang {
1192ad47f142SSieu Mun Tang 	uint32_t cmd = smc_fid & INTEL_SIP_SMC_CMD_MASK;
1193ad47f142SSieu Mun Tang 
1194ad47f142SSieu Mun Tang 	if (cmd >= INTEL_SIP_SMC_CMD_V2_RANGE_BEGIN &&
1195ad47f142SSieu Mun Tang 	    cmd <= INTEL_SIP_SMC_CMD_V2_RANGE_END) {
1196ad47f142SSieu Mun Tang 		return sip_smc_handler_v2(smc_fid, x1, x2, x3, x4,
1197ad47f142SSieu Mun Tang 			cookie, handle, flags);
1198ad47f142SSieu Mun Tang 	} else {
1199ad47f142SSieu Mun Tang 		return sip_smc_handler_v1(smc_fid, x1, x2, x3, x4,
1200ad47f142SSieu Mun Tang 			cookie, handle, flags);
1201ad47f142SSieu Mun Tang 	}
1202ad47f142SSieu Mun Tang }
1203ad47f142SSieu Mun Tang 
1204c76d4239SHadi Asyrafi DECLARE_RT_SVC(
1205c76d4239SHadi Asyrafi 	socfpga_sip_svc,
1206c76d4239SHadi Asyrafi 	OEN_SIP_START,
1207c76d4239SHadi Asyrafi 	OEN_SIP_END,
1208c76d4239SHadi Asyrafi 	SMC_TYPE_FAST,
1209c76d4239SHadi Asyrafi 	NULL,
1210c76d4239SHadi Asyrafi 	sip_smc_handler
1211c76d4239SHadi Asyrafi );
1212c76d4239SHadi Asyrafi 
1213c76d4239SHadi Asyrafi DECLARE_RT_SVC(
1214c76d4239SHadi Asyrafi 	socfpga_sip_svc_std,
1215c76d4239SHadi Asyrafi 	OEN_SIP_START,
1216c76d4239SHadi Asyrafi 	OEN_SIP_END,
1217c76d4239SHadi Asyrafi 	SMC_TYPE_YIELD,
1218c76d4239SHadi Asyrafi 	NULL,
1219c76d4239SHadi Asyrafi 	sip_smc_handler
1220c76d4239SHadi Asyrafi );
1221