xref: /rk3399_ARM-atf/plat/intel/soc/common/socfpga_sip_svc.c (revision bdcd41dd1f5de3da0f8e774343ed0032770153de)
1c76d4239SHadi Asyrafi /*
26197dc98SJit Loon Lim  * Copyright (c) 2019-2023, ARM Limited and Contributors. All rights reserved.
38fb1b484SKah Jing Lee  * Copyright (c) 2019-2023, Intel Corporation. All rights reserved.
48a0a006aSJit Loon Lim  * Copyright (c) 2024-2025, Altera Corporation. All rights reserved.
5c76d4239SHadi Asyrafi  *
6c76d4239SHadi Asyrafi  * SPDX-License-Identifier: BSD-3-Clause
7c76d4239SHadi Asyrafi  */
8c76d4239SHadi Asyrafi 
9c76d4239SHadi Asyrafi #include <assert.h>
10c76d4239SHadi Asyrafi #include <common/debug.h>
11c76d4239SHadi Asyrafi #include <common/runtime_svc.h>
12*bdcd41ddSRabara, Niravkumar L #include <drivers/delay_timer.h>
1313d33d52SHadi Asyrafi #include <lib/mmio.h>
14c76d4239SHadi Asyrafi #include <tools_share/uuid.h>
15c76d4239SHadi Asyrafi 
16286b96f4SSieu Mun Tang #include "socfpga_fcs.h"
17c76d4239SHadi Asyrafi #include "socfpga_mailbox.h"
186197dc98SJit Loon Lim #include "socfpga_plat_def.h"
199c8f3af5SHadi Asyrafi #include "socfpga_reset_manager.h"
20d25041bfSHadi Asyrafi #include "socfpga_sip_svc.h"
216197dc98SJit Loon Lim #include "socfpga_system_manager.h"
22c76d4239SHadi Asyrafi 
23c76d4239SHadi Asyrafi /* Total buffer the driver can hold */
24c76d4239SHadi Asyrafi #define FPGA_CONFIG_BUFFER_SIZE 4
25c76d4239SHadi Asyrafi 
26673afd6fSSieu Mun Tang static config_type request_type = NO_REQUEST;
27aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static int current_block, current_buffer;
28ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi static int read_block, max_blocks;
29aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t send_id, rcv_id;
30aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t bytes_per_block, blocks_submitted;
31276a4366SSieu Mun Tang static bool bridge_disable;
32ea906b9bSSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
33ea906b9bSSieu Mun Tang static uint32_t g_remapper_bypass;
34ea906b9bSSieu Mun Tang #endif
35c76d4239SHadi Asyrafi 
36984e236eSSieu Mun Tang /* RSU static variables */
3744eb782eSChee Hong Ang static uint32_t rsu_dcmf_ver[4] = {0};
38984e236eSSieu Mun Tang static uint16_t rsu_dcmf_stat[4] = {0};
39673afd6fSSieu Mun Tang static uint32_t rsu_max_retry;
40c76d4239SHadi Asyrafi 
41c76d4239SHadi Asyrafi /*  SiP Service UUID */
42c76d4239SHadi Asyrafi DEFINE_SVC_UUID2(intl_svc_uid,
43c76d4239SHadi Asyrafi 		0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a,
44c76d4239SHadi Asyrafi 		0xfa, 0x88, 0x88, 0x17, 0x68, 0x81);
45c76d4239SHadi Asyrafi 
46e5ebe87bSHadi Asyrafi static uint64_t socfpga_sip_handler(uint32_t smc_fid,
47c76d4239SHadi Asyrafi 				   uint64_t x1,
48c76d4239SHadi Asyrafi 				   uint64_t x2,
49c76d4239SHadi Asyrafi 				   uint64_t x3,
50c76d4239SHadi Asyrafi 				   uint64_t x4,
51c76d4239SHadi Asyrafi 				   void *cookie,
52c76d4239SHadi Asyrafi 				   void *handle,
53c76d4239SHadi Asyrafi 				   uint64_t flags)
54c76d4239SHadi Asyrafi {
55c76d4239SHadi Asyrafi 	ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid);
56c76d4239SHadi Asyrafi 	SMC_RET1(handle, SMC_UNK);
57c76d4239SHadi Asyrafi }
58c76d4239SHadi Asyrafi 
59c76d4239SHadi Asyrafi struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE];
60c76d4239SHadi Asyrafi 
617c58fd4eSHadi Asyrafi static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer)
62c76d4239SHadi Asyrafi {
63ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi 	uint32_t args[3];
64c76d4239SHadi Asyrafi 
65c76d4239SHadi Asyrafi 	while (max_blocks > 0 && buffer->size > buffer->size_written) {
66c76d4239SHadi Asyrafi 		args[0] = (1<<8);
67c76d4239SHadi Asyrafi 		args[1] = buffer->addr + buffer->size_written;
687c58fd4eSHadi Asyrafi 		if (buffer->size - buffer->size_written <= bytes_per_block) {
69c76d4239SHadi Asyrafi 			args[2] = buffer->size - buffer->size_written;
70c76d4239SHadi Asyrafi 			current_buffer++;
71c76d4239SHadi Asyrafi 			current_buffer %= FPGA_CONFIG_BUFFER_SIZE;
72581182c1SSieu Mun Tang 		} else {
73c76d4239SHadi Asyrafi 			args[2] = bytes_per_block;
74581182c1SSieu Mun Tang 		}
757c58fd4eSHadi Asyrafi 
767c58fd4eSHadi Asyrafi 		buffer->size_written += args[2];
77aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		mailbox_send_cmd_async(&send_id, MBOX_RECONFIG_DATA, args,
78d57318b7SAbdul Halim, Muhammad Hadi Asyrafi 					3U, CMD_INDIRECT);
797c58fd4eSHadi Asyrafi 
80c76d4239SHadi Asyrafi 		buffer->subblocks_sent++;
81c76d4239SHadi Asyrafi 		max_blocks--;
82c76d4239SHadi Asyrafi 	}
837c58fd4eSHadi Asyrafi 
847c58fd4eSHadi Asyrafi 	return !max_blocks;
85c76d4239SHadi Asyrafi }
86c76d4239SHadi Asyrafi 
87c76d4239SHadi Asyrafi static int intel_fpga_sdm_write_all(void)
88c76d4239SHadi Asyrafi {
89581182c1SSieu Mun Tang 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
907c58fd4eSHadi Asyrafi 		if (intel_fpga_sdm_write_buffer(
91581182c1SSieu Mun Tang 			&fpga_config_buffers[current_buffer])) {
927c58fd4eSHadi Asyrafi 			break;
93581182c1SSieu Mun Tang 		}
94581182c1SSieu Mun Tang 	}
95c76d4239SHadi Asyrafi 	return 0;
96c76d4239SHadi Asyrafi }
97c76d4239SHadi Asyrafi 
98fcf906c9SBoon Khai Ng static uint32_t intel_mailbox_fpga_config_isdone(uint32_t *err_states)
99c76d4239SHadi Asyrafi {
100dfdd38c2SHadi Asyrafi 	uint32_t ret;
101dfdd38c2SHadi Asyrafi 
102fcf906c9SBoon Khai Ng 	if (err_states == NULL)
103fcf906c9SBoon Khai Ng 		return INTEL_SIP_SMC_STATUS_REJECTED;
104fcf906c9SBoon Khai Ng 
105673afd6fSSieu Mun Tang 	switch (request_type) {
106673afd6fSSieu Mun Tang 	case RECONFIGURATION:
107673afd6fSSieu Mun Tang 		ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS,
108fcf906c9SBoon Khai Ng 							true, err_states);
109673afd6fSSieu Mun Tang 		break;
110673afd6fSSieu Mun Tang 	case BITSTREAM_AUTH:
111673afd6fSSieu Mun Tang 		ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS,
112fcf906c9SBoon Khai Ng 							false, err_states);
113673afd6fSSieu Mun Tang 		break;
114673afd6fSSieu Mun Tang 	default:
115673afd6fSSieu Mun Tang 		ret = intel_mailbox_get_config_status(MBOX_CONFIG_STATUS,
116fcf906c9SBoon Khai Ng 							false, err_states);
117673afd6fSSieu Mun Tang 		break;
11852cf9c2cSKris Chaplin 	}
1197c58fd4eSHadi Asyrafi 
120e40910e2SAbdul Halim, Muhammad Hadi Asyrafi 	if (ret != 0U) {
12152cf9c2cSKris Chaplin 		if (ret == MBOX_CFGSTAT_STATE_CONFIG) {
1227c58fd4eSHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_BUSY;
12352cf9c2cSKris Chaplin 		} else {
124673afd6fSSieu Mun Tang 			request_type = NO_REQUEST;
1257c58fd4eSHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_ERROR;
1267c58fd4eSHadi Asyrafi 		}
12752cf9c2cSKris Chaplin 	}
1287c58fd4eSHadi Asyrafi 
129673afd6fSSieu Mun Tang 	if (bridge_disable != 0U) {
13011f4f030SSieu Mun Tang 		socfpga_bridges_enable(~0);	/* Enable bridge */
131276a4366SSieu Mun Tang 		bridge_disable = false;
1329c8f3af5SHadi Asyrafi 	}
133673afd6fSSieu Mun Tang 	request_type = NO_REQUEST;
1349c8f3af5SHadi Asyrafi 
1357c58fd4eSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
136c76d4239SHadi Asyrafi }
137c76d4239SHadi Asyrafi 
138c76d4239SHadi Asyrafi static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed)
139c76d4239SHadi Asyrafi {
140c76d4239SHadi Asyrafi 	int i;
141c76d4239SHadi Asyrafi 
142c76d4239SHadi Asyrafi 	for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
143c76d4239SHadi Asyrafi 		if (fpga_config_buffers[i].block_number == current_block) {
144c76d4239SHadi Asyrafi 			fpga_config_buffers[i].subblocks_sent--;
145c76d4239SHadi Asyrafi 			if (fpga_config_buffers[i].subblocks_sent == 0
146c76d4239SHadi Asyrafi 			&& fpga_config_buffers[i].size <=
147c76d4239SHadi Asyrafi 			fpga_config_buffers[i].size_written) {
148c76d4239SHadi Asyrafi 				fpga_config_buffers[i].write_requested = 0;
149c76d4239SHadi Asyrafi 				current_block++;
150c76d4239SHadi Asyrafi 				*buffer_addr_completed =
151c76d4239SHadi Asyrafi 					fpga_config_buffers[i].addr;
152c76d4239SHadi Asyrafi 				return 0;
153c76d4239SHadi Asyrafi 			}
154c76d4239SHadi Asyrafi 		}
155c76d4239SHadi Asyrafi 	}
156c76d4239SHadi Asyrafi 
157c76d4239SHadi Asyrafi 	return -1;
158c76d4239SHadi Asyrafi }
159c76d4239SHadi Asyrafi 
160e5ebe87bSHadi Asyrafi static int intel_fpga_config_completed_write(uint32_t *completed_addr,
161aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 					uint32_t *count, uint32_t *job_id)
162c76d4239SHadi Asyrafi {
163c76d4239SHadi Asyrafi 	uint32_t resp[5];
164a250c04bSSieu Mun Tang 	unsigned int resp_len = ARRAY_SIZE(resp);
165a250c04bSSieu Mun Tang 	int status = INTEL_SIP_SMC_STATUS_OK;
166c76d4239SHadi Asyrafi 	int all_completed = 1;
167a250c04bSSieu Mun Tang 	*count = 0;
168c76d4239SHadi Asyrafi 
169cefb37ebSTien Hock, Loh 	while (*count < 3) {
170c76d4239SHadi Asyrafi 
171a250c04bSSieu Mun Tang 		status = mailbox_read_response(job_id,
172a250c04bSSieu Mun Tang 				resp, &resp_len);
173c76d4239SHadi Asyrafi 
174286b96f4SSieu Mun Tang 		if (status < 0) {
175cefb37ebSTien Hock, Loh 			break;
176286b96f4SSieu Mun Tang 		}
177c76d4239SHadi Asyrafi 
178c76d4239SHadi Asyrafi 		max_blocks++;
179cefb37ebSTien Hock, Loh 
180c76d4239SHadi Asyrafi 		if (mark_last_buffer_xfer_completed(
181286b96f4SSieu Mun Tang 			&completed_addr[*count]) == 0) {
182c76d4239SHadi Asyrafi 			*count = *count + 1;
183286b96f4SSieu Mun Tang 		} else {
184c76d4239SHadi Asyrafi 			break;
185c76d4239SHadi Asyrafi 		}
186286b96f4SSieu Mun Tang 	}
187c76d4239SHadi Asyrafi 
188c76d4239SHadi Asyrafi 	if (*count <= 0) {
189286b96f4SSieu Mun Tang 		if (status != MBOX_NO_RESPONSE &&
190286b96f4SSieu Mun Tang 			status != MBOX_TIMEOUT && resp_len != 0) {
191cefb37ebSTien Hock, Loh 			mailbox_clear_response();
192673afd6fSSieu Mun Tang 			request_type = NO_REQUEST;
193c76d4239SHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_ERROR;
194c76d4239SHadi Asyrafi 		}
195c76d4239SHadi Asyrafi 
196c76d4239SHadi Asyrafi 		*count = 0;
197c76d4239SHadi Asyrafi 	}
198c76d4239SHadi Asyrafi 
199c76d4239SHadi Asyrafi 	intel_fpga_sdm_write_all();
200c76d4239SHadi Asyrafi 
201581182c1SSieu Mun Tang 	if (*count > 0) {
202c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_OK;
203581182c1SSieu Mun Tang 	} else if (*count == 0) {
204c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_BUSY;
205581182c1SSieu Mun Tang 	}
206c76d4239SHadi Asyrafi 
207c76d4239SHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
208c76d4239SHadi Asyrafi 		if (fpga_config_buffers[i].write_requested != 0) {
209c76d4239SHadi Asyrafi 			all_completed = 0;
210c76d4239SHadi Asyrafi 			break;
211c76d4239SHadi Asyrafi 		}
212c76d4239SHadi Asyrafi 	}
213c76d4239SHadi Asyrafi 
214581182c1SSieu Mun Tang 	if (all_completed == 1) {
215c76d4239SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_OK;
216581182c1SSieu Mun Tang 	}
217c76d4239SHadi Asyrafi 
218c76d4239SHadi Asyrafi 	return status;
219c76d4239SHadi Asyrafi }
220c76d4239SHadi Asyrafi 
221276a4366SSieu Mun Tang static int intel_fpga_config_start(uint32_t flag)
222c76d4239SHadi Asyrafi {
223a250c04bSSieu Mun Tang 	uint32_t argument = 0x1;
224c76d4239SHadi Asyrafi 	uint32_t response[3];
225c76d4239SHadi Asyrafi 	int status = 0;
226a250c04bSSieu Mun Tang 	unsigned int size = 0;
227a250c04bSSieu Mun Tang 	unsigned int resp_len = ARRAY_SIZE(response);
228c76d4239SHadi Asyrafi 
2296ce576c6SSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
2306ce576c6SSieu Mun Tang 	/*
2316ce576c6SSieu Mun Tang 	 * To trigger isolation
2326ce576c6SSieu Mun Tang 	 * FPGA configuration complete signal should be de-asserted
2336ce576c6SSieu Mun Tang 	 */
2346ce576c6SSieu Mun Tang 	INFO("SOCFPGA: Request SDM to trigger isolation\n");
2356ce576c6SSieu Mun Tang 	status = mailbox_send_fpga_config_comp();
2366ce576c6SSieu Mun Tang 
2376ce576c6SSieu Mun Tang 	if (status < 0) {
2386ce576c6SSieu Mun Tang 		INFO("SOCFPGA: Isolation for FPGA configuration complete is not executed\n");
2396ce576c6SSieu Mun Tang 	}
2406ce576c6SSieu Mun Tang #endif
2416ce576c6SSieu Mun Tang 
242673afd6fSSieu Mun Tang 	request_type = RECONFIGURATION;
243673afd6fSSieu Mun Tang 
244276a4366SSieu Mun Tang 	if (!CONFIG_TEST_FLAG(flag, PARTIAL_CONFIG)) {
245276a4366SSieu Mun Tang 		bridge_disable = true;
246276a4366SSieu Mun Tang 	}
247276a4366SSieu Mun Tang 
248276a4366SSieu Mun Tang 	if (CONFIG_TEST_FLAG(flag, AUTHENTICATION)) {
249276a4366SSieu Mun Tang 		size = 1;
250276a4366SSieu Mun Tang 		bridge_disable = false;
251673afd6fSSieu Mun Tang 		request_type = BITSTREAM_AUTH;
252ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi 	}
2539c8f3af5SHadi Asyrafi 
254b727664eSSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
255b727664eSSieu Mun Tang 	intel_smmu_hps_remapper_init(0U);
256b727664eSSieu Mun Tang #endif
257b727664eSSieu Mun Tang 
258cefb37ebSTien Hock, Loh 	mailbox_clear_response();
259cefb37ebSTien Hock, Loh 
260a250c04bSSieu Mun Tang 	mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_CANCEL, NULL, 0U,
261a250c04bSSieu Mun Tang 			CMD_CASUAL, NULL, NULL);
262cefb37ebSTien Hock, Loh 
263a250c04bSSieu Mun Tang 	status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_RECONFIG, &argument, size,
264a250c04bSSieu Mun Tang 			CMD_CASUAL, response, &resp_len);
265c76d4239SHadi Asyrafi 
266e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 	if (status < 0) {
267276a4366SSieu Mun Tang 		bridge_disable = false;
268673afd6fSSieu Mun Tang 		request_type = NO_REQUEST;
269e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
270e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 	}
271c76d4239SHadi Asyrafi 
272c76d4239SHadi Asyrafi 	max_blocks = response[0];
273c76d4239SHadi Asyrafi 	bytes_per_block = response[1];
274c76d4239SHadi Asyrafi 
275c76d4239SHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
276c76d4239SHadi Asyrafi 		fpga_config_buffers[i].size = 0;
277c76d4239SHadi Asyrafi 		fpga_config_buffers[i].size_written = 0;
278c76d4239SHadi Asyrafi 		fpga_config_buffers[i].addr = 0;
279c76d4239SHadi Asyrafi 		fpga_config_buffers[i].write_requested = 0;
280c76d4239SHadi Asyrafi 		fpga_config_buffers[i].block_number = 0;
281c76d4239SHadi Asyrafi 		fpga_config_buffers[i].subblocks_sent = 0;
282c76d4239SHadi Asyrafi 	}
283c76d4239SHadi Asyrafi 
284c76d4239SHadi Asyrafi 	blocks_submitted = 0;
285c76d4239SHadi Asyrafi 	current_block = 0;
286cefb37ebSTien Hock, Loh 	read_block = 0;
287c76d4239SHadi Asyrafi 	current_buffer = 0;
288c76d4239SHadi Asyrafi 
289276a4366SSieu Mun Tang 	/* Disable bridge on full reconfiguration */
290276a4366SSieu Mun Tang 	if (bridge_disable) {
29111f4f030SSieu Mun Tang 		socfpga_bridges_disable(~0);
2929c8f3af5SHadi Asyrafi 	}
2939c8f3af5SHadi Asyrafi 
294e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
295c76d4239SHadi Asyrafi }
296c76d4239SHadi Asyrafi 
2977c58fd4eSHadi Asyrafi static bool is_fpga_config_buffer_full(void)
2987c58fd4eSHadi Asyrafi {
299581182c1SSieu Mun Tang 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
300581182c1SSieu Mun Tang 		if (!fpga_config_buffers[i].write_requested) {
3017c58fd4eSHadi Asyrafi 			return false;
302581182c1SSieu Mun Tang 		}
303581182c1SSieu Mun Tang 	}
3047c58fd4eSHadi Asyrafi 	return true;
3057c58fd4eSHadi Asyrafi }
3067c58fd4eSHadi Asyrafi 
307aad868b4SAbdul Halim, Muhammad Hadi Asyrafi bool is_address_in_ddr_range(uint64_t addr, uint64_t size)
3087c58fd4eSHadi Asyrafi {
309f4aaa9fdSSieu Mun Tang 	uint128_t dram_max_sz = (uint128_t)DRAM_BASE + (uint128_t)DRAM_SIZE;
310f4aaa9fdSSieu Mun Tang 	uint128_t dram_region_end = (uint128_t)addr + (uint128_t)size;
311f4aaa9fdSSieu Mun Tang 
31212d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 	if (!addr && !size) {
31312d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 		return true;
31412d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 	}
315581182c1SSieu Mun Tang 	if (size > (UINT64_MAX - addr)) {
3167c58fd4eSHadi Asyrafi 		return false;
317581182c1SSieu Mun Tang 	}
318581182c1SSieu Mun Tang 	if (addr < BL31_LIMIT) {
3191a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return false;
320581182c1SSieu Mun Tang 	}
321f4aaa9fdSSieu Mun Tang 	if (dram_region_end > dram_max_sz) {
3221a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return false;
323581182c1SSieu Mun Tang 	}
3241a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
3251a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	return true;
3267c58fd4eSHadi Asyrafi }
327c76d4239SHadi Asyrafi 
328e5ebe87bSHadi Asyrafi static uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size)
329c76d4239SHadi Asyrafi {
3307c58fd4eSHadi Asyrafi 	int i;
331c76d4239SHadi Asyrafi 
3327c58fd4eSHadi Asyrafi 	intel_fpga_sdm_write_all();
333c76d4239SHadi Asyrafi 
3341a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	if (!is_address_in_ddr_range(mem, size) ||
335ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 		is_fpga_config_buffer_full()) {
3367c58fd4eSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_REJECTED;
337ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 	}
338c76d4239SHadi Asyrafi 
339b727664eSSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
340b727664eSSieu Mun Tang 	intel_smmu_hps_remapper_init(&mem);
341b727664eSSieu Mun Tang #endif
342b727664eSSieu Mun Tang 
343c76d4239SHadi Asyrafi 	for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
3447c58fd4eSHadi Asyrafi 		int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE;
3457c58fd4eSHadi Asyrafi 
3467c58fd4eSHadi Asyrafi 		if (!fpga_config_buffers[j].write_requested) {
3477c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].addr = mem;
3487c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].size = size;
3497c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].size_written = 0;
3507c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].write_requested = 1;
3517c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].block_number =
352c76d4239SHadi Asyrafi 				blocks_submitted++;
3537c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].subblocks_sent = 0;
354c76d4239SHadi Asyrafi 			break;
355c76d4239SHadi Asyrafi 		}
356c76d4239SHadi Asyrafi 	}
357c76d4239SHadi Asyrafi 
358ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 	if (is_fpga_config_buffer_full()) {
3597c58fd4eSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_BUSY;
360ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 	}
361c76d4239SHadi Asyrafi 
3627c58fd4eSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
363c76d4239SHadi Asyrafi }
364c76d4239SHadi Asyrafi 
36513d33d52SHadi Asyrafi static int is_out_of_sec_range(uint64_t reg_addr)
36613d33d52SHadi Asyrafi {
3677e954dfcSSiew Chin Lim #if DEBUG
3687e954dfcSSiew Chin Lim 	return 0;
3697e954dfcSSiew Chin Lim #endif
3707e954dfcSSiew Chin Lim 
3718e59b9f4SJit Loon Lim #if PLATFORM_MODEL != PLAT_SOCFPGA_AGILEX5
37213d33d52SHadi Asyrafi 	switch (reg_addr) {
37313d33d52SHadi Asyrafi 	case(0xF8011100):	/* ECCCTRL1 */
37413d33d52SHadi Asyrafi 	case(0xF8011104):	/* ECCCTRL2 */
37513d33d52SHadi Asyrafi 	case(0xF8011110):	/* ERRINTEN */
37613d33d52SHadi Asyrafi 	case(0xF8011114):	/* ERRINTENS */
37713d33d52SHadi Asyrafi 	case(0xF8011118):	/* ERRINTENR */
37813d33d52SHadi Asyrafi 	case(0xF801111C):	/* INTMODE */
37913d33d52SHadi Asyrafi 	case(0xF8011120):	/* INTSTAT */
38013d33d52SHadi Asyrafi 	case(0xF8011124):	/* DIAGINTTEST */
38113d33d52SHadi Asyrafi 	case(0xF801112C):	/* DERRADDRA */
3824687021dSSieu Mun Tang 	case(0xFA000000):	/* SMMU SCR0 */
3834687021dSSieu Mun Tang 	case(0xFA000004):	/* SMMU SCR1 */
3844687021dSSieu Mun Tang 	case(0xFA000400):	/* SMMU NSCR0 */
3854687021dSSieu Mun Tang 	case(0xFA004000):	/* SMMU SSD0_REG */
3864687021dSSieu Mun Tang 	case(0xFA000820):	/* SMMU SMR8 */
3874687021dSSieu Mun Tang 	case(0xFA000c20):	/* SMMU SCR8 */
3884687021dSSieu Mun Tang 	case(0xFA028000):	/* SMMU CB8_SCTRL */
3894687021dSSieu Mun Tang 	case(0xFA001020):	/* SMMU CBAR8 */
3904687021dSSieu Mun Tang 	case(0xFA028030):	/* SMMU TCR_LPAE */
3914687021dSSieu Mun Tang 	case(0xFA028020):	/* SMMU CB8_TTBR0_LOW */
3924687021dSSieu Mun Tang 	case(0xFA028024):	/* SMMU CB8_PRRR_HIGH */
3934687021dSSieu Mun Tang 	case(0xFA028038):	/* SMMU CB8_PRRR_MIR0 */
3944687021dSSieu Mun Tang 	case(0xFA02803C):	/* SMMU CB8_PRRR_MIR1 */
3954687021dSSieu Mun Tang 	case(0xFA028010):	/* SMMU_CB8)TCR2 */
3964687021dSSieu Mun Tang 	case(0xFFD080A4):	/* SDM SMMU STREAM ID REG */
3974687021dSSieu Mun Tang 	case(0xFA001820):	/* SMMU_CBA2R8 */
3984687021dSSieu Mun Tang 	case(0xFA000074):	/* SMMU_STLBGSTATUS */
3994687021dSSieu Mun Tang 	case(0xFA0287F4):	/* SMMU_CB8_TLBSTATUS */
4004687021dSSieu Mun Tang 	case(0xFA000060):	/* SMMU_STLBIALL */
4014687021dSSieu Mun Tang 	case(0xFA000070):	/* SMMU_STLBGSYNC */
4024687021dSSieu Mun Tang 	case(0xFA028618):	/* CB8_TLBALL */
4034687021dSSieu Mun Tang 	case(0xFA0287F0):	/* CB8_TLBSYNC */
40413d33d52SHadi Asyrafi 	case(0xFFD12028):	/* SDMMCGRP_CTRL */
40513d33d52SHadi Asyrafi 	case(0xFFD12044):	/* EMAC0 */
40613d33d52SHadi Asyrafi 	case(0xFFD12048):	/* EMAC1 */
40713d33d52SHadi Asyrafi 	case(0xFFD1204C):	/* EMAC2 */
40813d33d52SHadi Asyrafi 	case(0xFFD12090):	/* ECC_INT_MASK_VALUE */
40913d33d52SHadi Asyrafi 	case(0xFFD12094):	/* ECC_INT_MASK_SET */
41013d33d52SHadi Asyrafi 	case(0xFFD12098):	/* ECC_INT_MASK_CLEAR */
41113d33d52SHadi Asyrafi 	case(0xFFD1209C):	/* ECC_INTSTATUS_SERR */
41213d33d52SHadi Asyrafi 	case(0xFFD120A0):	/* ECC_INTSTATUS_DERR */
41313d33d52SHadi Asyrafi 	case(0xFFD120C0):	/* NOC_TIMEOUT */
41413d33d52SHadi Asyrafi 	case(0xFFD120C4):	/* NOC_IDLEREQ_SET */
41513d33d52SHadi Asyrafi 	case(0xFFD120C8):	/* NOC_IDLEREQ_CLR */
41613d33d52SHadi Asyrafi 	case(0xFFD120D0):	/* NOC_IDLEACK */
41713d33d52SHadi Asyrafi 	case(0xFFD120D4):	/* NOC_IDLESTATUS */
41813d33d52SHadi Asyrafi 	case(0xFFD12200):	/* BOOT_SCRATCH_COLD0 */
41913d33d52SHadi Asyrafi 	case(0xFFD12204):	/* BOOT_SCRATCH_COLD1 */
42013d33d52SHadi Asyrafi 	case(0xFFD12220):	/* BOOT_SCRATCH_COLD8 */
42113d33d52SHadi Asyrafi 	case(0xFFD12224):	/* BOOT_SCRATCH_COLD9 */
42213d33d52SHadi Asyrafi 		return 0;
4238e59b9f4SJit Loon Lim #else
4248e59b9f4SJit Loon Lim 	switch (reg_addr) {
42513d33d52SHadi Asyrafi 
4268e59b9f4SJit Loon Lim 	case(0xF8011104):	/* ECCCTRL2 */
4278e59b9f4SJit Loon Lim 	case(0xFFD12028):	/* SDMMCGRP_CTRL */
4288e59b9f4SJit Loon Lim 	case(0xFFD120C4):	/* NOC_IDLEREQ_SET */
4298e59b9f4SJit Loon Lim 	case(0xFFD120C8):	/* NOC_IDLEREQ_CLR */
4308e59b9f4SJit Loon Lim 	case(0xFFD120D0):	/* NOC_IDLEACK */
4318e59b9f4SJit Loon Lim 
4328e59b9f4SJit Loon Lim 
4338e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(ECCCTRL1)):	/* ECCCTRL1 */
4348e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(ERRINTEN)):	/* ERRINTEN */
4358e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(ERRINTENS)):	/* ERRINTENS */
4368e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(ERRINTENR)):	/* ERRINTENR */
4378e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(INTMODE)):	/* INTMODE */
4388e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(INTSTAT)):	/* INTSTAT */
4398e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(DIAGINTTEST)):	/* DIAGINTTEST */
4408e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(DERRADDRA)):	/* DERRADDRA */
4418e59b9f4SJit Loon Lim 
44246839460SJit Loon Lim 	case(SOCFPGA_ECC_QSPI(INITSTAT)):	/* ECC_QSPI_INITSTAT */
4438e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(EMAC_0)):	/* EMAC0 */
4448e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(EMAC_1)):	/* EMAC1 */
4458e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(EMAC_2)):	/* EMAC2 */
4468e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(ECC_INTMASK_VALUE)):	/* ECC_INT_MASK_VALUE */
4478e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(ECC_INTMASK_SET)):	/* ECC_INT_MASK_SET */
4488e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(ECC_INTMASK_CLR)):	/* ECC_INT_MASK_CLEAR */
4498e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(ECC_INTMASK_SERR)):	/* ECC_INTSTATUS_SERR */
4508e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(ECC_INTMASK_DERR)):	/* ECC_INTSTATUS_DERR */
4518e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(NOC_TIMEOUT)):	/* NOC_TIMEOUT */
4528e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(NOC_IDLESTATUS)):	/* NOC_IDLESTATUS */
4538e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_0)):	/* BOOT_SCRATCH_COLD0 */
4548e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_1)):	/* BOOT_SCRATCH_COLD1 */
4558e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_8)):	/* BOOT_SCRATCH_COLD8 */
4568e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_9)):	/* BOOT_SCRATCH_COLD9 */
4578e59b9f4SJit Loon Lim #endif
4584d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(CTRL)):			/* ECC_QSPI_CTRL */
4594d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(ERRINTEN)):		/* ECC_QSPI_ERRINTEN */
4604d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(ERRINTENS)):		/* ECC_QSPI_ERRINTENS */
4614d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(ERRINTENR)):		/* ECC_QSPI_ERRINTENR */
4624d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(INTMODE)):		/* ECC_QSPI_INTMODE */
4634d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(ECC_ACCCTRL)):	/* ECC_QSPI_ECC_ACCCTRL */
4644d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(ECC_STARTACC)):	/* ECC_QSPI_ECC_STARTACC */
4654d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(ECC_WDCTRL)):		/* ECC_QSPI_ECC_WDCTRL */
4664d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(INTSTAT)):		/* ECC_QSPI_INTSTAT */
4674d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(INTTEST)):		/* ECC_QSPI_INTMODE */
46813d33d52SHadi Asyrafi 		return 0;
469d6ae69c8SSieu Mun Tang 
47013d33d52SHadi Asyrafi 	default:
47113d33d52SHadi Asyrafi 		break;
47213d33d52SHadi Asyrafi 	}
47313d33d52SHadi Asyrafi 
47413d33d52SHadi Asyrafi 	return -1;
47513d33d52SHadi Asyrafi }
47613d33d52SHadi Asyrafi 
47713d33d52SHadi Asyrafi /* Secure register access */
47813d33d52SHadi Asyrafi uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval)
47913d33d52SHadi Asyrafi {
48013d33d52SHadi Asyrafi 	if (is_out_of_sec_range(reg_addr)) {
48113d33d52SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
48213d33d52SHadi Asyrafi 	}
48313d33d52SHadi Asyrafi 
48413d33d52SHadi Asyrafi 	*retval = mmio_read_32(reg_addr);
48513d33d52SHadi Asyrafi 
48613d33d52SHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
48713d33d52SHadi Asyrafi }
48813d33d52SHadi Asyrafi 
48913d33d52SHadi Asyrafi uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val,
49013d33d52SHadi Asyrafi 				uint32_t *retval)
49113d33d52SHadi Asyrafi {
49213d33d52SHadi Asyrafi 	if (is_out_of_sec_range(reg_addr)) {
49313d33d52SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
49413d33d52SHadi Asyrafi 	}
49513d33d52SHadi Asyrafi 
4964d122e5fSJit Loon Lim 	switch (reg_addr) {
4974d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(INTSTAT)):		/* ECC_QSPI_INTSTAT */
4984d122e5fSJit Loon Lim 	case(SOCFPGA_ECC_QSPI(INTTEST)):		/* ECC_QSPI_INTMODE */
4994d122e5fSJit Loon Lim 		mmio_write_16(reg_addr, val);
5004d122e5fSJit Loon Lim 		break;
5014d122e5fSJit Loon Lim 	default:
50213d33d52SHadi Asyrafi 		mmio_write_32(reg_addr, val);
5034d122e5fSJit Loon Lim 		break;
5044d122e5fSJit Loon Lim 	}
50513d33d52SHadi Asyrafi 
50613d33d52SHadi Asyrafi 	return intel_secure_reg_read(reg_addr, retval);
50713d33d52SHadi Asyrafi }
50813d33d52SHadi Asyrafi 
50913d33d52SHadi Asyrafi uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask,
51013d33d52SHadi Asyrafi 				 uint32_t val, uint32_t *retval)
51113d33d52SHadi Asyrafi {
51213d33d52SHadi Asyrafi 	if (!intel_secure_reg_read(reg_addr, retval)) {
51313d33d52SHadi Asyrafi 		*retval &= ~mask;
514c9c07099SSiew Chin Lim 		*retval |= val & mask;
51513d33d52SHadi Asyrafi 		return intel_secure_reg_write(reg_addr, *retval, retval);
51613d33d52SHadi Asyrafi 	}
51713d33d52SHadi Asyrafi 
51813d33d52SHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_ERROR;
51913d33d52SHadi Asyrafi }
52013d33d52SHadi Asyrafi 
521e1f97d9cSHadi Asyrafi /* Intel Remote System Update (RSU) services */
522e1f97d9cSHadi Asyrafi uint64_t intel_rsu_update_address;
523e1f97d9cSHadi Asyrafi 
524d57318b7SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_status(uint64_t *respbuf, unsigned int respbuf_sz)
525e1f97d9cSHadi Asyrafi {
526581182c1SSieu Mun Tang 	if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) {
527960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
528581182c1SSieu Mun Tang 	}
529e1f97d9cSHadi Asyrafi 
530e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
531e1f97d9cSHadi Asyrafi }
532e1f97d9cSHadi Asyrafi 
5338fb1b484SKah Jing Lee static uint32_t intel_rsu_get_device_info(uint32_t *respbuf,
5348fb1b484SKah Jing Lee 					  unsigned int respbuf_sz)
5358fb1b484SKah Jing Lee {
5368fb1b484SKah Jing Lee 	if (mailbox_rsu_get_device_info((uint32_t *)respbuf, respbuf_sz) < 0) {
5378fb1b484SKah Jing Lee 		return INTEL_SIP_SMC_RSU_ERROR;
5388fb1b484SKah Jing Lee 	}
5398fb1b484SKah Jing Lee 
5408fb1b484SKah Jing Lee 	return INTEL_SIP_SMC_STATUS_OK;
5418fb1b484SKah Jing Lee }
5428fb1b484SKah Jing Lee 
543e3c3a48cSMahesh Rao uint32_t intel_rsu_update(uint64_t update_address)
544e1f97d9cSHadi Asyrafi {
545c418064eSJit Loon Lim 	if (update_address > SIZE_MAX) {
546c418064eSJit Loon Lim 		return INTEL_SIP_SMC_STATUS_REJECTED;
547c418064eSJit Loon Lim 	}
548c418064eSJit Loon Lim 
549e1f97d9cSHadi Asyrafi 	intel_rsu_update_address = update_address;
550e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
551e1f97d9cSHadi Asyrafi }
552e1f97d9cSHadi Asyrafi 
553ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_notify(uint32_t execution_stage)
554e1f97d9cSHadi Asyrafi {
555581182c1SSieu Mun Tang 	if (mailbox_hps_stage_notify(execution_stage) < 0) {
556960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
557581182c1SSieu Mun Tang 	}
558e1f97d9cSHadi Asyrafi 
559e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
560e1f97d9cSHadi Asyrafi }
561e1f97d9cSHadi Asyrafi 
562e1f97d9cSHadi Asyrafi static uint32_t intel_rsu_retry_counter(uint32_t *respbuf, uint32_t respbuf_sz,
563e1f97d9cSHadi Asyrafi 					uint32_t *ret_stat)
564e1f97d9cSHadi Asyrafi {
565581182c1SSieu Mun Tang 	if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) {
566960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
567581182c1SSieu Mun Tang 	}
568e1f97d9cSHadi Asyrafi 
569e1f97d9cSHadi Asyrafi 	*ret_stat = respbuf[8];
570e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
571e1f97d9cSHadi Asyrafi }
572e1f97d9cSHadi Asyrafi 
57344eb782eSChee Hong Ang static uint32_t intel_rsu_copy_dcmf_version(uint64_t dcmf_ver_1_0,
57444eb782eSChee Hong Ang 					    uint64_t dcmf_ver_3_2)
57544eb782eSChee Hong Ang {
57644eb782eSChee Hong Ang 	rsu_dcmf_ver[0] = dcmf_ver_1_0;
57744eb782eSChee Hong Ang 	rsu_dcmf_ver[1] = dcmf_ver_1_0 >> 32;
57844eb782eSChee Hong Ang 	rsu_dcmf_ver[2] = dcmf_ver_3_2;
57944eb782eSChee Hong Ang 	rsu_dcmf_ver[3] = dcmf_ver_3_2 >> 32;
58044eb782eSChee Hong Ang 
58144eb782eSChee Hong Ang 	return INTEL_SIP_SMC_STATUS_OK;
58244eb782eSChee Hong Ang }
58344eb782eSChee Hong Ang 
584984e236eSSieu Mun Tang static uint32_t intel_rsu_copy_dcmf_status(uint64_t dcmf_stat)
585984e236eSSieu Mun Tang {
586984e236eSSieu Mun Tang 	rsu_dcmf_stat[0] = 0xFFFF & (dcmf_stat >> (0 * 16));
587984e236eSSieu Mun Tang 	rsu_dcmf_stat[1] = 0xFFFF & (dcmf_stat >> (1 * 16));
588984e236eSSieu Mun Tang 	rsu_dcmf_stat[2] = 0xFFFF & (dcmf_stat >> (2 * 16));
589984e236eSSieu Mun Tang 	rsu_dcmf_stat[3] = 0xFFFF & (dcmf_stat >> (3 * 16));
590984e236eSSieu Mun Tang 
591984e236eSSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
592984e236eSSieu Mun Tang }
593984e236eSSieu Mun Tang 
59452cf9c2cSKris Chaplin /* Intel HWMON services */
59552cf9c2cSKris Chaplin static uint32_t intel_hwmon_readtemp(uint32_t chan, uint32_t *retval)
59652cf9c2cSKris Chaplin {
59752cf9c2cSKris Chaplin 	if (mailbox_hwmon_readtemp(chan, retval) < 0) {
59852cf9c2cSKris Chaplin 		return INTEL_SIP_SMC_STATUS_ERROR;
59952cf9c2cSKris Chaplin 	}
60052cf9c2cSKris Chaplin 
60152cf9c2cSKris Chaplin 	return INTEL_SIP_SMC_STATUS_OK;
60252cf9c2cSKris Chaplin }
60352cf9c2cSKris Chaplin 
60452cf9c2cSKris Chaplin static uint32_t intel_hwmon_readvolt(uint32_t chan, uint32_t *retval)
60552cf9c2cSKris Chaplin {
60652cf9c2cSKris Chaplin 	if (mailbox_hwmon_readvolt(chan, retval) < 0) {
60752cf9c2cSKris Chaplin 		return INTEL_SIP_SMC_STATUS_ERROR;
60852cf9c2cSKris Chaplin 	}
60952cf9c2cSKris Chaplin 
61052cf9c2cSKris Chaplin 	return INTEL_SIP_SMC_STATUS_OK;
61152cf9c2cSKris Chaplin }
61252cf9c2cSKris Chaplin 
6130c5d62adSHadi Asyrafi /* Mailbox services */
614c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_smc_fw_version(uint32_t *fw_version)
615c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi {
616c026dfe3SSieu Mun Tang 	int status;
617c026dfe3SSieu Mun Tang 	unsigned int resp_len = CONFIG_STATUS_WORD_SIZE;
618c026dfe3SSieu Mun Tang 	uint32_t resp_data[CONFIG_STATUS_WORD_SIZE] = {0U};
619c026dfe3SSieu Mun Tang 
620c026dfe3SSieu Mun Tang 	status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CONFIG_STATUS, NULL, 0U,
621c026dfe3SSieu Mun Tang 			CMD_CASUAL, resp_data, &resp_len);
622c026dfe3SSieu Mun Tang 
623c026dfe3SSieu Mun Tang 	if (status < 0) {
624c026dfe3SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
625c026dfe3SSieu Mun Tang 	}
626c026dfe3SSieu Mun Tang 
627c026dfe3SSieu Mun Tang 	if (resp_len <= CONFIG_STATUS_FW_VER_OFFSET) {
628c026dfe3SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
629c026dfe3SSieu Mun Tang 	}
630c026dfe3SSieu Mun Tang 
631c026dfe3SSieu Mun Tang 	*fw_version = resp_data[CONFIG_STATUS_FW_VER_OFFSET] & CONFIG_STATUS_FW_VER_MASK;
632c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 
633c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
634c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi }
635c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 
636a250c04bSSieu Mun Tang static uint32_t intel_mbox_send_cmd(uint32_t cmd, uint32_t *args,
637ac097fdfSSieu Mun Tang 				unsigned int len, uint32_t urgent, uint64_t response,
638a250c04bSSieu Mun Tang 				unsigned int resp_len, int *mbox_status,
639a250c04bSSieu Mun Tang 				unsigned int *len_in_resp)
6400c5d62adSHadi Asyrafi {
6411a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	*len_in_resp = 0;
642651841f2SSieu Mun Tang 	*mbox_status = GENERIC_RESPONSE_ERROR;
6431a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
644581182c1SSieu Mun Tang 	if (!is_address_in_ddr_range((uint64_t)args, sizeof(uint32_t) * len)) {
6451a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_STATUS_REJECTED;
646581182c1SSieu Mun Tang 	}
6471a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
6480c5d62adSHadi Asyrafi 	int status = mailbox_send_cmd(MBOX_JOB_ID, cmd, args, len, urgent,
649ac097fdfSSieu Mun Tang 					(uint32_t *) response, &resp_len);
6500c5d62adSHadi Asyrafi 
6510c5d62adSHadi Asyrafi 	if (status < 0) {
6520c5d62adSHadi Asyrafi 		*mbox_status = -status;
6530c5d62adSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
6540c5d62adSHadi Asyrafi 	}
6550c5d62adSHadi Asyrafi 
6560c5d62adSHadi Asyrafi 	*mbox_status = 0;
657a250c04bSSieu Mun Tang 	*len_in_resp = resp_len;
658ac097fdfSSieu Mun Tang 
659ac097fdfSSieu Mun Tang 	flush_dcache_range(response, resp_len * MBOX_WORD_BYTE);
660ac097fdfSSieu Mun Tang 
6610c5d62adSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
6620c5d62adSHadi Asyrafi }
6630c5d62adSHadi Asyrafi 
66493a5b97eSSieu Mun Tang static int intel_smc_get_usercode(uint32_t *user_code)
66593a5b97eSSieu Mun Tang {
66693a5b97eSSieu Mun Tang 	int status;
66793a5b97eSSieu Mun Tang 	unsigned int resp_len = sizeof(user_code) / MBOX_WORD_BYTE;
66893a5b97eSSieu Mun Tang 
66993a5b97eSSieu Mun Tang 	status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_GET_USERCODE, NULL,
67093a5b97eSSieu Mun Tang 				0U, CMD_CASUAL, user_code, &resp_len);
67193a5b97eSSieu Mun Tang 
67293a5b97eSSieu Mun Tang 	if (status < 0) {
67393a5b97eSSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
67493a5b97eSSieu Mun Tang 	}
67593a5b97eSSieu Mun Tang 
67693a5b97eSSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
67793a5b97eSSieu Mun Tang }
67893a5b97eSSieu Mun Tang 
6794837a640SSieu Mun Tang uint32_t intel_smc_service_completed(uint64_t addr, uint32_t size,
6804837a640SSieu Mun Tang 				uint32_t mode, uint32_t *job_id,
6814837a640SSieu Mun Tang 				uint32_t *ret_size, uint32_t *mbox_error)
6824837a640SSieu Mun Tang {
6834837a640SSieu Mun Tang 	int status = 0;
6844837a640SSieu Mun Tang 	uint32_t resp_len = size / MBOX_WORD_BYTE;
6854837a640SSieu Mun Tang 
6864837a640SSieu Mun Tang 	if (resp_len > MBOX_DATA_MAX_LEN) {
6874837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_REJECTED;
6884837a640SSieu Mun Tang 	}
6894837a640SSieu Mun Tang 
6904837a640SSieu Mun Tang 	if (!is_address_in_ddr_range(addr, size)) {
6914837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_REJECTED;
6924837a640SSieu Mun Tang 	}
6934837a640SSieu Mun Tang 
6944837a640SSieu Mun Tang 	if (mode == SERVICE_COMPLETED_MODE_ASYNC) {
6954837a640SSieu Mun Tang 		status = mailbox_read_response_async(job_id,
6964837a640SSieu Mun Tang 				NULL, (uint32_t *) addr, &resp_len, 0);
6974837a640SSieu Mun Tang 	} else {
6984837a640SSieu Mun Tang 		status = mailbox_read_response(job_id,
6994837a640SSieu Mun Tang 				(uint32_t *) addr, &resp_len);
7004837a640SSieu Mun Tang 
7014837a640SSieu Mun Tang 		if (status == MBOX_NO_RESPONSE) {
7024837a640SSieu Mun Tang 			status = MBOX_BUSY;
7034837a640SSieu Mun Tang 		}
7044837a640SSieu Mun Tang 	}
7054837a640SSieu Mun Tang 
7064837a640SSieu Mun Tang 	if (status == MBOX_NO_RESPONSE) {
7074837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_NO_RESPONSE;
7084837a640SSieu Mun Tang 	}
7094837a640SSieu Mun Tang 
7104837a640SSieu Mun Tang 	if (status == MBOX_BUSY) {
7114837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_BUSY;
7124837a640SSieu Mun Tang 	}
7134837a640SSieu Mun Tang 
7144837a640SSieu Mun Tang 	*ret_size = resp_len * MBOX_WORD_BYTE;
7154837a640SSieu Mun Tang 	flush_dcache_range(addr, *ret_size);
7164837a640SSieu Mun Tang 
71776ed3223SSieu Mun Tang 	if (status == MBOX_RET_SDOS_DECRYPTION_ERROR_102 ||
71876ed3223SSieu Mun Tang 		status == MBOX_RET_SDOS_DECRYPTION_ERROR_103) {
71976ed3223SSieu Mun Tang 		*mbox_error = -status;
72076ed3223SSieu Mun Tang 	} else if (status != MBOX_RET_OK) {
7214837a640SSieu Mun Tang 		*mbox_error = -status;
7224837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
7234837a640SSieu Mun Tang 	}
7244837a640SSieu Mun Tang 
7254837a640SSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
7264837a640SSieu Mun Tang }
7274837a640SSieu Mun Tang 
728b703facaSSieu Mun Tang /* Miscellaneous HPS services */
729b703facaSSieu Mun Tang uint32_t intel_hps_set_bridges(uint64_t enable, uint64_t mask)
730b703facaSSieu Mun Tang {
731b703facaSSieu Mun Tang 	int status = 0;
732b703facaSSieu Mun Tang 
733ad47f142SSieu Mun Tang 	if ((enable & SOCFPGA_BRIDGE_ENABLE) != 0U) {
734ad47f142SSieu Mun Tang 		if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) {
735b703facaSSieu Mun Tang 			status = socfpga_bridges_enable((uint32_t)mask);
736b703facaSSieu Mun Tang 		} else {
737b703facaSSieu Mun Tang 			status = socfpga_bridges_enable(~0);
738b703facaSSieu Mun Tang 		}
739b703facaSSieu Mun Tang 	} else {
740ad47f142SSieu Mun Tang 		if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) {
741b703facaSSieu Mun Tang 			status = socfpga_bridges_disable((uint32_t)mask);
742b703facaSSieu Mun Tang 		} else {
743b703facaSSieu Mun Tang 			status = socfpga_bridges_disable(~0);
744b703facaSSieu Mun Tang 		}
745b703facaSSieu Mun Tang 	}
746b703facaSSieu Mun Tang 
747b703facaSSieu Mun Tang 	if (status < 0) {
748b703facaSSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
749b703facaSSieu Mun Tang 	}
750b703facaSSieu Mun Tang 
751b703facaSSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
752b703facaSSieu Mun Tang }
753b703facaSSieu Mun Tang 
75491239f2cSJit Loon Lim /* SDM SEU Error services */
755fffcb25cSJit Loon Lim static uint32_t intel_sdm_seu_err_read(uint32_t *respbuf, unsigned int respbuf_sz)
75691239f2cSJit Loon Lim {
757fffcb25cSJit Loon Lim 	if (mailbox_seu_err_status(respbuf, respbuf_sz) < 0) {
758fffcb25cSJit Loon Lim 		return INTEL_SIP_SMC_SEU_ERR_READ_ERROR;
759fffcb25cSJit Loon Lim 	}
760fffcb25cSJit Loon Lim 
761fffcb25cSJit Loon Lim 	return INTEL_SIP_SMC_STATUS_OK;
762fffcb25cSJit Loon Lim }
763fffcb25cSJit Loon Lim 
764fffcb25cSJit Loon Lim /* SDM SAFE SEU Error inject services */
765fffcb25cSJit Loon Lim static uint32_t intel_sdm_safe_inject_seu_err(uint32_t *command, uint32_t len)
766fffcb25cSJit Loon Lim {
767fffcb25cSJit Loon Lim 	if (mailbox_safe_inject_seu_err(command, len) < 0) {
76891239f2cSJit Loon Lim 		return INTEL_SIP_SMC_SEU_ERR_READ_ERROR;
76991239f2cSJit Loon Lim 	}
77091239f2cSJit Loon Lim 
77191239f2cSJit Loon Lim 	return INTEL_SIP_SMC_STATUS_OK;
77291239f2cSJit Loon Lim }
77391239f2cSJit Loon Lim 
774b727664eSSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
775b727664eSSieu Mun Tang /* SMMU HPS Remapper */
776b727664eSSieu Mun Tang void intel_smmu_hps_remapper_init(uint64_t *mem)
777b727664eSSieu Mun Tang {
778b727664eSSieu Mun Tang 	/* Read out Bit 1 value */
779b727664eSSieu Mun Tang 	uint32_t remap = (mmio_read_32(SOCFPGA_SYSMGR(BOOT_SCRATCH_POR_1)) & 0x02);
780b727664eSSieu Mun Tang 
781ea906b9bSSieu Mun Tang 	if ((remap == 0x00) && (g_remapper_bypass == 0x00)) {
782b727664eSSieu Mun Tang 		/* Update DRAM Base address for SDM SMMU */
783b727664eSSieu Mun Tang 		mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_ARADDR_REMAP), DRAM_BASE);
784b727664eSSieu Mun Tang 		mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_AWADDR_REMAP), DRAM_BASE);
785b727664eSSieu Mun Tang 		*mem = *mem - DRAM_BASE;
786b727664eSSieu Mun Tang 	} else {
787b727664eSSieu Mun Tang 		*mem = *mem - DRAM_BASE;
788b727664eSSieu Mun Tang 	}
789b727664eSSieu Mun Tang }
790ea906b9bSSieu Mun Tang 
791ea906b9bSSieu Mun Tang int intel_smmu_hps_remapper_config(uint32_t remapper_bypass)
792ea906b9bSSieu Mun Tang {
793ea906b9bSSieu Mun Tang 	/* Read out the JTAG-ID from boot scratch register */
7948a0a006aSJit Loon Lim 	if (is_agilex5_A5F0() || is_agilex5_A5F4()) {
795ea906b9bSSieu Mun Tang 		if (remapper_bypass == 0x01) {
796ea906b9bSSieu Mun Tang 			g_remapper_bypass = remapper_bypass;
797ea906b9bSSieu Mun Tang 			mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_ARADDR_REMAP), 0);
798ea906b9bSSieu Mun Tang 			mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_AWADDR_REMAP), 0);
799ea906b9bSSieu Mun Tang 		}
800ea906b9bSSieu Mun Tang 	}
801ea906b9bSSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
802ea906b9bSSieu Mun Tang }
803*bdcd41ddSRabara, Niravkumar L 
804*bdcd41ddSRabara, Niravkumar L static void intel_inject_io96b_ecc_err(const uint32_t *syndrome, const uint32_t command)
805*bdcd41ddSRabara, Niravkumar L {
806*bdcd41ddSRabara, Niravkumar L 	volatile uint64_t atf_ddr_buffer;
807*bdcd41ddSRabara, Niravkumar L 	volatile uint64_t val;
808*bdcd41ddSRabara, Niravkumar L 
809*bdcd41ddSRabara, Niravkumar L 	mmio_write_32(IOSSM_CMD_PARAM, *syndrome);
810*bdcd41ddSRabara, Niravkumar L 	mmio_write_32(IOSSM_CMD_TRIG_OP, command);
811*bdcd41ddSRabara, Niravkumar L 	udelay(IOSSM_ECC_ERR_INJ_DELAY_USECS);
812*bdcd41ddSRabara, Niravkumar L 	atf_ddr_buffer = 0xCAFEBABEFEEDFACE;	/* Write data */
813*bdcd41ddSRabara, Niravkumar L 	memcpy_s((void *)&val, sizeof(val),
814*bdcd41ddSRabara, Niravkumar L 		 (void *)&atf_ddr_buffer, sizeof(atf_ddr_buffer));
815*bdcd41ddSRabara, Niravkumar L 
816*bdcd41ddSRabara, Niravkumar L 	/* Clear response_ready BIT0 of status_register before sending next command. */
817*bdcd41ddSRabara, Niravkumar L 	mmio_clrbits_32(IOSSM_CMD_RESP_STATUS, IOSSM_CMD_STATUS_RESP_READY);
818*bdcd41ddSRabara, Niravkumar L }
819b727664eSSieu Mun Tang #endif
820b727664eSSieu Mun Tang 
821204d5e67SSieu Mun Tang #if SIP_SVC_V3
822597fff5fSGirisha Dengi uint8_t sip_smc_cmd_cb_ret2(void *resp_desc, void *cmd_desc, uint32_t *ret_args)
823597fff5fSGirisha Dengi {
824597fff5fSGirisha Dengi 	uint8_t ret_args_len = 0U;
825597fff5fSGirisha Dengi 	sdm_response_t *resp = (sdm_response_t *)resp_desc;
826597fff5fSGirisha Dengi 	sdm_command_t *cmd = (sdm_command_t *)cmd_desc;
827597fff5fSGirisha Dengi 
828597fff5fSGirisha Dengi 	(void)cmd;
829597fff5fSGirisha Dengi 	/* Returns 3 SMC arguments for SMC_RET3 */
830597fff5fSGirisha Dengi 	ret_args[ret_args_len++] = INTEL_SIP_SMC_STATUS_OK;
831597fff5fSGirisha Dengi 	ret_args[ret_args_len++] = resp->err_code;
832597fff5fSGirisha Dengi 
833597fff5fSGirisha Dengi 	return ret_args_len;
834597fff5fSGirisha Dengi }
835597fff5fSGirisha Dengi 
836204d5e67SSieu Mun Tang uint8_t sip_smc_cmd_cb_ret3(void *resp_desc, void *cmd_desc, uint32_t *ret_args)
837204d5e67SSieu Mun Tang {
838204d5e67SSieu Mun Tang 	uint8_t ret_args_len = 0U;
839204d5e67SSieu Mun Tang 	sdm_response_t *resp = (sdm_response_t *)resp_desc;
840204d5e67SSieu Mun Tang 	sdm_command_t *cmd = (sdm_command_t *)cmd_desc;
841204d5e67SSieu Mun Tang 
842204d5e67SSieu Mun Tang 	(void)cmd;
843204d5e67SSieu Mun Tang 	/* Returns 3 SMC arguments for SMC_RET3 */
844204d5e67SSieu Mun Tang 	ret_args[ret_args_len++] = INTEL_SIP_SMC_STATUS_OK;
845204d5e67SSieu Mun Tang 	ret_args[ret_args_len++] = resp->err_code;
846204d5e67SSieu Mun Tang 	ret_args[ret_args_len++] = resp->resp_data[0];
847204d5e67SSieu Mun Tang 
848204d5e67SSieu Mun Tang 	return ret_args_len;
849204d5e67SSieu Mun Tang }
850204d5e67SSieu Mun Tang 
851597fff5fSGirisha Dengi uint8_t sip_smc_ret_nbytes_cb(void *resp_desc, void *cmd_desc, uint32_t *ret_args)
852597fff5fSGirisha Dengi {
853597fff5fSGirisha Dengi 	uint8_t ret_args_len = 0U;
854597fff5fSGirisha Dengi 	sdm_response_t *resp = (sdm_response_t *)resp_desc;
855597fff5fSGirisha Dengi 	sdm_command_t *cmd = (sdm_command_t *)cmd_desc;
856597fff5fSGirisha Dengi 
857597fff5fSGirisha Dengi 	(void)cmd;
858597fff5fSGirisha Dengi 	INFO("MBOX: %s: mailbox_err 0%x, nbytes_ret %d\n",
859597fff5fSGirisha Dengi 		__func__, resp->err_code, resp->rcvd_resp_len * MBOX_WORD_BYTE);
860597fff5fSGirisha Dengi 
861597fff5fSGirisha Dengi 	ret_args[ret_args_len++] = INTEL_SIP_SMC_STATUS_OK;
862597fff5fSGirisha Dengi 	ret_args[ret_args_len++] = resp->err_code;
863597fff5fSGirisha Dengi 	ret_args[ret_args_len++] = resp->rcvd_resp_len * MBOX_WORD_BYTE;
864597fff5fSGirisha Dengi 
865597fff5fSGirisha Dengi 	return ret_args_len;
866597fff5fSGirisha Dengi }
867597fff5fSGirisha Dengi 
868597fff5fSGirisha Dengi uint8_t sip_smc_get_chipid_cb(void *resp_desc, void *cmd_desc, uint32_t *ret_args)
869597fff5fSGirisha Dengi {
870597fff5fSGirisha Dengi 	uint8_t ret_args_len = 0U;
871597fff5fSGirisha Dengi 	sdm_response_t *resp = (sdm_response_t *)resp_desc;
872597fff5fSGirisha Dengi 	sdm_command_t *cmd = (sdm_command_t *)cmd_desc;
873597fff5fSGirisha Dengi 
874597fff5fSGirisha Dengi 	(void)cmd;
875597fff5fSGirisha Dengi 	INFO("MBOX: %s: mailbox_err 0%x, data[0] 0x%x, data[1] 0x%x\n",
876597fff5fSGirisha Dengi 		__func__, resp->err_code, resp->resp_data[0], resp->resp_data[1]);
877597fff5fSGirisha Dengi 
878597fff5fSGirisha Dengi 	ret_args[ret_args_len++] = INTEL_SIP_SMC_STATUS_OK;
879597fff5fSGirisha Dengi 	ret_args[ret_args_len++] = resp->err_code;
880597fff5fSGirisha Dengi 	ret_args[ret_args_len++] = resp->resp_data[0];
881597fff5fSGirisha Dengi 	ret_args[ret_args_len++] = resp->resp_data[1];
882597fff5fSGirisha Dengi 
883597fff5fSGirisha Dengi 	return ret_args_len;
884597fff5fSGirisha Dengi }
885597fff5fSGirisha Dengi 
886204d5e67SSieu Mun Tang static uintptr_t smc_ret(void *handle, uint32_t *ret_args, uint32_t ret_args_len)
887204d5e67SSieu Mun Tang {
888204d5e67SSieu Mun Tang 	switch (ret_args_len) {
889204d5e67SSieu Mun Tang 	case SMC_RET_ARGS_ONE:
890204d5e67SSieu Mun Tang 		SMC_RET1(handle, ret_args[0]);
891204d5e67SSieu Mun Tang 		break;
892204d5e67SSieu Mun Tang 
893204d5e67SSieu Mun Tang 	case SMC_RET_ARGS_TWO:
894204d5e67SSieu Mun Tang 		SMC_RET2(handle, ret_args[0], ret_args[1]);
895204d5e67SSieu Mun Tang 		break;
896204d5e67SSieu Mun Tang 
897204d5e67SSieu Mun Tang 	case SMC_RET_ARGS_THREE:
898204d5e67SSieu Mun Tang 		SMC_RET3(handle, ret_args[0], ret_args[1], ret_args[2]);
899204d5e67SSieu Mun Tang 		break;
900204d5e67SSieu Mun Tang 
901204d5e67SSieu Mun Tang 	case SMC_RET_ARGS_FOUR:
902204d5e67SSieu Mun Tang 		SMC_RET4(handle, ret_args[0], ret_args[1], ret_args[2], ret_args[3]);
903204d5e67SSieu Mun Tang 		break;
904204d5e67SSieu Mun Tang 
905204d5e67SSieu Mun Tang 	case SMC_RET_ARGS_FIVE:
906204d5e67SSieu Mun Tang 		SMC_RET5(handle, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4]);
907204d5e67SSieu Mun Tang 		break;
908204d5e67SSieu Mun Tang 
909204d5e67SSieu Mun Tang 	default:
910204d5e67SSieu Mun Tang 		SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR);
911204d5e67SSieu Mun Tang 		break;
912204d5e67SSieu Mun Tang 	}
913204d5e67SSieu Mun Tang }
914204d5e67SSieu Mun Tang 
915204d5e67SSieu Mun Tang /*
916204d5e67SSieu Mun Tang  * This function is responsible for handling all SiP SVC V3 calls from the
917204d5e67SSieu Mun Tang  * non-secure world.
918204d5e67SSieu Mun Tang  */
919204d5e67SSieu Mun Tang static uintptr_t sip_smc_handler_v3(uint32_t smc_fid,
920204d5e67SSieu Mun Tang 				    u_register_t x1,
921204d5e67SSieu Mun Tang 				    u_register_t x2,
922204d5e67SSieu Mun Tang 				    u_register_t x3,
923204d5e67SSieu Mun Tang 				    u_register_t x4,
924204d5e67SSieu Mun Tang 				    void *cookie,
925204d5e67SSieu Mun Tang 				    void *handle,
926204d5e67SSieu Mun Tang 				    u_register_t flags)
927204d5e67SSieu Mun Tang {
928204d5e67SSieu Mun Tang 	int status = 0;
929597fff5fSGirisha Dengi 	uint32_t mbox_error = 0U;
930597fff5fSGirisha Dengi 	u_register_t x5, x6, x7, x8, x9, x10, x11;
931204d5e67SSieu Mun Tang 
932597fff5fSGirisha Dengi 	/* Get all the SMC call arguments */
933597fff5fSGirisha Dengi 	x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
934597fff5fSGirisha Dengi 	x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
935597fff5fSGirisha Dengi 	x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
936597fff5fSGirisha Dengi 	x8 = SMC_GET_GP(handle, CTX_GPREG_X8);
937597fff5fSGirisha Dengi 	x9 = SMC_GET_GP(handle, CTX_GPREG_X9);
938597fff5fSGirisha Dengi 	x10 = SMC_GET_GP(handle, CTX_GPREG_X10);
939597fff5fSGirisha Dengi 	x11 = SMC_GET_GP(handle, CTX_GPREG_X11);
940597fff5fSGirisha Dengi 
941597fff5fSGirisha Dengi 	INFO("MBOX: SVC_V3: x0 0x%x, x1 0x%lx, x2 0x%lx, x3 0x%lx, x4 0x%lx, x5 0x%lx\n",
942597fff5fSGirisha Dengi 		smc_fid, x1, x2, x3, x4, x5);
943597fff5fSGirisha Dengi 	INFO("MBOX: SVC_V3: x6 0x%lx, x7 0x%lx, x8 0x%lx, x9 0x%lx, x10 0x%lx x11 0x%lx\n",
944597fff5fSGirisha Dengi 		x6, x7, x8, x9, x10, x11);
945204d5e67SSieu Mun Tang 
946204d5e67SSieu Mun Tang 	switch (smc_fid) {
947204d5e67SSieu Mun Tang 	case ALTERA_SIP_SMC_ASYNC_RESP_POLL:
948204d5e67SSieu Mun Tang 	{
949597fff5fSGirisha Dengi 		uint32_t ret_args[8] = {0};
950204d5e67SSieu Mun Tang 		uint32_t ret_args_len;
951204d5e67SSieu Mun Tang 
952204d5e67SSieu Mun Tang 		status = mailbox_response_poll_v3(GET_CLIENT_ID(x1),
953204d5e67SSieu Mun Tang 						  GET_JOB_ID(x1),
954204d5e67SSieu Mun Tang 						  ret_args,
955204d5e67SSieu Mun Tang 						  &ret_args_len);
956204d5e67SSieu Mun Tang 		/* Always reserve [0] index for command status. */
957204d5e67SSieu Mun Tang 		ret_args[0] = status;
958204d5e67SSieu Mun Tang 
959204d5e67SSieu Mun Tang 		/* Return SMC call based on the number of return arguments */
960204d5e67SSieu Mun Tang 		return smc_ret(handle, ret_args, ret_args_len);
961204d5e67SSieu Mun Tang 	}
962204d5e67SSieu Mun Tang 
963204d5e67SSieu Mun Tang 	case ALTERA_SIP_SMC_ASYNC_RESP_POLL_ON_INTR:
964204d5e67SSieu Mun Tang 	{
965597fff5fSGirisha Dengi 		/* TBD: Here now we don't need these CID and JID?? */
966204d5e67SSieu Mun Tang 		uint8_t client_id = 0U;
967204d5e67SSieu Mun Tang 		uint8_t job_id = 0U;
968204d5e67SSieu Mun Tang 		uint64_t trans_id_bitmap[4] = {0U};
969204d5e67SSieu Mun Tang 
970204d5e67SSieu Mun Tang 		status = mailbox_response_poll_on_intr_v3(&client_id,
971204d5e67SSieu Mun Tang 							  &job_id,
972204d5e67SSieu Mun Tang 							  trans_id_bitmap);
973204d5e67SSieu Mun Tang 
974204d5e67SSieu Mun Tang 		SMC_RET5(handle, status, trans_id_bitmap[0], trans_id_bitmap[1],
975204d5e67SSieu Mun Tang 			 trans_id_bitmap[2], trans_id_bitmap[3]);
976204d5e67SSieu Mun Tang 		break;
977204d5e67SSieu Mun Tang 	}
978204d5e67SSieu Mun Tang 
979597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_GET_DEVICE_IDENTITY:
980597fff5fSGirisha Dengi 	{
981597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
982597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
983597fff5fSGirisha Dengi 						   MBOX_CMD_GET_DEVICEID,
984597fff5fSGirisha Dengi 						   NULL,
985597fff5fSGirisha Dengi 						   0U,
986597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
987597fff5fSGirisha Dengi 						   sip_smc_ret_nbytes_cb,
988597fff5fSGirisha Dengi 						   (uint32_t *)x2,
989597fff5fSGirisha Dengi 						   2);
990597fff5fSGirisha Dengi 
991597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
992597fff5fSGirisha Dengi 	}
993597fff5fSGirisha Dengi 
994597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_GET_IDCODE:
995597fff5fSGirisha Dengi 	{
996597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
997597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
998597fff5fSGirisha Dengi 						   MBOX_CMD_GET_IDCODE,
999597fff5fSGirisha Dengi 						   NULL,
1000597fff5fSGirisha Dengi 						   0U,
1001597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1002597fff5fSGirisha Dengi 						   sip_smc_cmd_cb_ret3,
1003597fff5fSGirisha Dengi 						   NULL,
1004597fff5fSGirisha Dengi 						   0);
1005597fff5fSGirisha Dengi 
1006597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1007597fff5fSGirisha Dengi 	}
1008597fff5fSGirisha Dengi 
1009597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_QSPI_OPEN:
1010597fff5fSGirisha Dengi 	{
1011597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1012597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
1013597fff5fSGirisha Dengi 						   MBOX_CMD_QSPI_OPEN,
1014597fff5fSGirisha Dengi 						   NULL,
1015597fff5fSGirisha Dengi 						   0U,
1016597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1017597fff5fSGirisha Dengi 						   sip_smc_cmd_cb_ret2,
1018597fff5fSGirisha Dengi 						   NULL,
1019597fff5fSGirisha Dengi 						   0U);
1020597fff5fSGirisha Dengi 
1021597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1022597fff5fSGirisha Dengi 	}
1023597fff5fSGirisha Dengi 
1024597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_QSPI_CLOSE:
1025597fff5fSGirisha Dengi 	{
1026597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1027597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
1028597fff5fSGirisha Dengi 						   MBOX_CMD_QSPI_CLOSE,
1029597fff5fSGirisha Dengi 						   NULL,
1030597fff5fSGirisha Dengi 						   0U,
1031597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1032597fff5fSGirisha Dengi 						   sip_smc_cmd_cb_ret2,
1033597fff5fSGirisha Dengi 						   NULL,
1034597fff5fSGirisha Dengi 						   0U);
1035597fff5fSGirisha Dengi 
1036597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1037597fff5fSGirisha Dengi 	}
1038597fff5fSGirisha Dengi 
1039597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_QSPI_SET_CS:
1040597fff5fSGirisha Dengi 	{
1041597fff5fSGirisha Dengi 		uint32_t cmd_data = 0U;
1042597fff5fSGirisha Dengi 		uint32_t chip_sel = (uint32_t)x2;
1043597fff5fSGirisha Dengi 		uint32_t comb_addr_mode = (uint32_t)x3;
1044597fff5fSGirisha Dengi 		uint32_t ext_dec_mode = (uint32_t)x4;
1045597fff5fSGirisha Dengi 
1046597fff5fSGirisha Dengi 		cmd_data = (chip_sel << MBOX_QSPI_SET_CS_OFFSET) |
1047597fff5fSGirisha Dengi 			   (comb_addr_mode << MBOX_QSPI_SET_CS_CA_OFFSET) |
1048597fff5fSGirisha Dengi 			   (ext_dec_mode << MBOX_QSPI_SET_CS_MODE_OFFSET);
1049597fff5fSGirisha Dengi 
1050597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1051597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
1052597fff5fSGirisha Dengi 						   MBOX_CMD_QSPI_SET_CS,
1053597fff5fSGirisha Dengi 						   &cmd_data,
1054597fff5fSGirisha Dengi 						   1U,
1055597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1056597fff5fSGirisha Dengi 						   sip_smc_cmd_cb_ret2,
1057597fff5fSGirisha Dengi 						   NULL,
1058597fff5fSGirisha Dengi 						   0U);
1059597fff5fSGirisha Dengi 
1060597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1061597fff5fSGirisha Dengi 	}
1062597fff5fSGirisha Dengi 
1063597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_QSPI_ERASE:
1064597fff5fSGirisha Dengi 	{
1065597fff5fSGirisha Dengi 		uint32_t qspi_addr = (uint32_t)x2;
1066597fff5fSGirisha Dengi 		uint32_t qspi_nwords = (uint32_t)x3;
1067597fff5fSGirisha Dengi 
1068597fff5fSGirisha Dengi 		/* QSPI address offset to start erase, must be 4K aligned */
1069597fff5fSGirisha Dengi 		if (MBOX_IS_4K_ALIGNED(qspi_addr)) {
1070597fff5fSGirisha Dengi 			ERROR("MBOX: 0x%x: QSPI address not 4K aligned\n",
1071597fff5fSGirisha Dengi 				smc_fid);
1072597fff5fSGirisha Dengi 			status = INTEL_SIP_SMC_STATUS_REJECTED;
1073597fff5fSGirisha Dengi 			SMC_RET1(handle, status);
1074597fff5fSGirisha Dengi 		}
1075597fff5fSGirisha Dengi 
1076597fff5fSGirisha Dengi 		/* Number of words to erase, multiples of 0x400 or 4K */
1077597fff5fSGirisha Dengi 		if (qspi_nwords % MBOX_QSPI_ERASE_SIZE_GRAN) {
1078597fff5fSGirisha Dengi 			ERROR("MBOX: 0x%x: Given words not in multiples of 4K\n",
1079597fff5fSGirisha Dengi 				smc_fid);
1080597fff5fSGirisha Dengi 			status = INTEL_SIP_SMC_STATUS_REJECTED;
1081597fff5fSGirisha Dengi 			SMC_RET1(handle, status);
1082597fff5fSGirisha Dengi 		}
1083597fff5fSGirisha Dengi 
1084597fff5fSGirisha Dengi 		uint32_t cmd_data[2] = {qspi_addr, qspi_nwords};
1085597fff5fSGirisha Dengi 
1086597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1087597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
1088597fff5fSGirisha Dengi 						   MBOX_CMD_QSPI_ERASE,
1089597fff5fSGirisha Dengi 						   cmd_data,
1090597fff5fSGirisha Dengi 						   sizeof(cmd_data) / MBOX_WORD_BYTE,
1091597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1092597fff5fSGirisha Dengi 						   sip_smc_cmd_cb_ret2,
1093597fff5fSGirisha Dengi 						   NULL,
1094597fff5fSGirisha Dengi 						   0U);
1095597fff5fSGirisha Dengi 
1096597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1097597fff5fSGirisha Dengi 	}
1098597fff5fSGirisha Dengi 
1099597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_QSPI_WRITE:
1100597fff5fSGirisha Dengi 	{
1101597fff5fSGirisha Dengi 		uint32_t *qspi_payload = (uint32_t *)x2;
1102597fff5fSGirisha Dengi 		uint32_t qspi_total_nwords = (((uint32_t)x3) / MBOX_WORD_BYTE);
1103597fff5fSGirisha Dengi 		uint32_t qspi_addr = qspi_payload[0];
1104597fff5fSGirisha Dengi 		uint32_t qspi_nwords = qspi_payload[1];
1105597fff5fSGirisha Dengi 
1106597fff5fSGirisha Dengi 		if (!MBOX_IS_WORD_ALIGNED(qspi_addr)) {
1107597fff5fSGirisha Dengi 			ERROR("MBOX: 0x%x: Given address is not WORD aligned\n",
1108597fff5fSGirisha Dengi 				smc_fid);
1109597fff5fSGirisha Dengi 			status = INTEL_SIP_SMC_STATUS_REJECTED;
1110597fff5fSGirisha Dengi 			SMC_RET1(handle, status);
1111597fff5fSGirisha Dengi 		}
1112597fff5fSGirisha Dengi 
1113597fff5fSGirisha Dengi 		if (qspi_nwords > MBOX_QSPI_RW_MAX_WORDS) {
1114597fff5fSGirisha Dengi 			ERROR("MBOX: 0x%x: Number of words exceeds max limit\n",
1115597fff5fSGirisha Dengi 				smc_fid);
1116597fff5fSGirisha Dengi 			status = INTEL_SIP_SMC_STATUS_REJECTED;
1117597fff5fSGirisha Dengi 			SMC_RET1(handle, status);
1118597fff5fSGirisha Dengi 		}
1119597fff5fSGirisha Dengi 
1120597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1121597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
1122597fff5fSGirisha Dengi 						   MBOX_CMD_QSPI_WRITE,
1123597fff5fSGirisha Dengi 						   qspi_payload,
1124597fff5fSGirisha Dengi 						   qspi_total_nwords,
1125597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1126597fff5fSGirisha Dengi 						   sip_smc_cmd_cb_ret2,
1127597fff5fSGirisha Dengi 						   NULL,
1128597fff5fSGirisha Dengi 						   0U);
1129597fff5fSGirisha Dengi 
1130597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1131597fff5fSGirisha Dengi 	}
1132597fff5fSGirisha Dengi 
1133597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_QSPI_READ:
1134597fff5fSGirisha Dengi 	{
1135597fff5fSGirisha Dengi 		uint32_t qspi_addr = (uint32_t)x2;
1136597fff5fSGirisha Dengi 		uint32_t qspi_nwords = (((uint32_t)x4) / MBOX_WORD_BYTE);
1137597fff5fSGirisha Dengi 
1138597fff5fSGirisha Dengi 		if (qspi_nwords > MBOX_QSPI_RW_MAX_WORDS) {
1139597fff5fSGirisha Dengi 			ERROR("MBOX: 0x%x: Number of words exceeds max limit\n",
1140597fff5fSGirisha Dengi 				smc_fid);
1141597fff5fSGirisha Dengi 			status = INTEL_SIP_SMC_STATUS_REJECTED;
1142597fff5fSGirisha Dengi 			SMC_RET1(handle, status);
1143597fff5fSGirisha Dengi 		}
1144597fff5fSGirisha Dengi 
1145597fff5fSGirisha Dengi 		uint32_t cmd_data[2] = {qspi_addr, qspi_nwords};
1146597fff5fSGirisha Dengi 
1147597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1148597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
1149597fff5fSGirisha Dengi 						   MBOX_CMD_QSPI_READ,
1150597fff5fSGirisha Dengi 						   cmd_data,
1151597fff5fSGirisha Dengi 						   sizeof(cmd_data) / MBOX_WORD_BYTE,
1152597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1153597fff5fSGirisha Dengi 						   sip_smc_ret_nbytes_cb,
1154597fff5fSGirisha Dengi 						   (uint32_t *)x3,
1155597fff5fSGirisha Dengi 						   2);
1156597fff5fSGirisha Dengi 
1157597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1158597fff5fSGirisha Dengi 	}
1159597fff5fSGirisha Dengi 
1160597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_QSPI_GET_DEV_INFO:
1161597fff5fSGirisha Dengi 	{
1162597fff5fSGirisha Dengi 		uint32_t *dst_addr = (uint32_t *)x2;
1163597fff5fSGirisha Dengi 
1164597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1165597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
1166597fff5fSGirisha Dengi 						   MBOX_CMD_QSPI_GET_DEV_INFO,
1167597fff5fSGirisha Dengi 						   NULL,
1168597fff5fSGirisha Dengi 						   0U,
1169597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1170597fff5fSGirisha Dengi 						   sip_smc_ret_nbytes_cb,
1171597fff5fSGirisha Dengi 						   (uint32_t *)dst_addr,
1172597fff5fSGirisha Dengi 						   2);
1173597fff5fSGirisha Dengi 
1174597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1175597fff5fSGirisha Dengi 	}
1176597fff5fSGirisha Dengi 
1177204d5e67SSieu Mun Tang 	case ALTERA_SIP_SMC_ASYNC_HWMON_READVOLT:
1178204d5e67SSieu Mun Tang 	case ALTERA_SIP_SMC_ASYNC_HWMON_READTEMP:
1179204d5e67SSieu Mun Tang 	{
1180204d5e67SSieu Mun Tang 		uint32_t channel = (uint32_t)x2;
1181204d5e67SSieu Mun Tang 		uint32_t mbox_cmd = ((smc_fid == ALTERA_SIP_SMC_ASYNC_HWMON_READVOLT) ?
1182204d5e67SSieu Mun Tang 					MBOX_HWMON_READVOLT : MBOX_HWMON_READTEMP);
1183204d5e67SSieu Mun Tang 
1184204d5e67SSieu Mun Tang 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1185204d5e67SSieu Mun Tang 						   GET_JOB_ID(x1),
1186204d5e67SSieu Mun Tang 						   mbox_cmd,
1187204d5e67SSieu Mun Tang 						   &channel,
1188204d5e67SSieu Mun Tang 						   1U,
1189204d5e67SSieu Mun Tang 						   MBOX_CMD_FLAG_CASUAL,
1190204d5e67SSieu Mun Tang 						   sip_smc_cmd_cb_ret3,
1191204d5e67SSieu Mun Tang 						   NULL,
1192204d5e67SSieu Mun Tang 						   0);
1193204d5e67SSieu Mun Tang 
1194204d5e67SSieu Mun Tang 		SMC_RET1(handle, status);
1195204d5e67SSieu Mun Tang 	}
1196204d5e67SSieu Mun Tang 
1197597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_RANDOM_NUMBER_EXT:
1198597fff5fSGirisha Dengi 	{
1199597fff5fSGirisha Dengi 		uint32_t session_id = (uint32_t)x2;
1200597fff5fSGirisha Dengi 		uint32_t context_id = (uint32_t)x3;
1201597fff5fSGirisha Dengi 		uint64_t ret_random_addr = (uint64_t)x4;
1202597fff5fSGirisha Dengi 		uint32_t random_len = (uint32_t)SMC_GET_GP(handle, CTX_GPREG_X5);
1203597fff5fSGirisha Dengi 		uint32_t crypto_header = 0U;
1204597fff5fSGirisha Dengi 
1205597fff5fSGirisha Dengi 		if ((random_len > (FCS_RANDOM_EXT_MAX_WORD_SIZE * MBOX_WORD_BYTE)) ||
1206597fff5fSGirisha Dengi 		    (random_len == 0U) ||
1207597fff5fSGirisha Dengi 		    (!is_size_4_bytes_aligned(random_len))) {
1208597fff5fSGirisha Dengi 			ERROR("MBOX: 0x%x is rejected\n", smc_fid);
1209597fff5fSGirisha Dengi 			status = INTEL_SIP_SMC_STATUS_REJECTED;
1210597fff5fSGirisha Dengi 			SMC_RET1(handle, status);
1211597fff5fSGirisha Dengi 		}
1212597fff5fSGirisha Dengi 
1213597fff5fSGirisha Dengi 		crypto_header = ((FCS_CS_FIELD_FLAG_INIT | FCS_CS_FIELD_FLAG_FINALIZE) <<
1214597fff5fSGirisha Dengi 				  FCS_CS_FIELD_FLAG_OFFSET);
1215597fff5fSGirisha Dengi 		fcs_rng_payload payload = {session_id, context_id,
1216597fff5fSGirisha Dengi 					   crypto_header, random_len};
1217597fff5fSGirisha Dengi 
1218597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1219597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
1220597fff5fSGirisha Dengi 						   MBOX_FCS_RANDOM_GEN,
1221597fff5fSGirisha Dengi 						   (uint32_t *)&payload,
1222597fff5fSGirisha Dengi 						   sizeof(payload) / MBOX_WORD_BYTE,
1223597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1224597fff5fSGirisha Dengi 						   sip_smc_ret_nbytes_cb,
1225597fff5fSGirisha Dengi 						   (uint32_t *)ret_random_addr,
1226597fff5fSGirisha Dengi 						   2);
1227597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1228597fff5fSGirisha Dengi 	}
1229597fff5fSGirisha Dengi 
1230597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_GET_PROVISION_DATA:
1231597fff5fSGirisha Dengi 	{
1232597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1233597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
1234597fff5fSGirisha Dengi 						   MBOX_FCS_GET_PROVISION,
1235597fff5fSGirisha Dengi 						   NULL,
1236597fff5fSGirisha Dengi 						   0U,
1237597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1238597fff5fSGirisha Dengi 						   sip_smc_ret_nbytes_cb,
1239597fff5fSGirisha Dengi 						   (uint32_t *)x2,
1240597fff5fSGirisha Dengi 						   2);
1241597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1242597fff5fSGirisha Dengi 	}
1243597fff5fSGirisha Dengi 
1244597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_CNTR_SET_PREAUTH:
1245597fff5fSGirisha Dengi 	{
1246597fff5fSGirisha Dengi 		status = intel_fcs_cntr_set_preauth(smc_fid, x1, x2, x3,
1247597fff5fSGirisha Dengi 					x4, &mbox_error);
1248597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1249597fff5fSGirisha Dengi 	}
1250597fff5fSGirisha Dengi 
1251597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_CHIP_ID:
1252597fff5fSGirisha Dengi 	{
1253597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1254597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
1255597fff5fSGirisha Dengi 						   MBOX_CMD_GET_CHIPID,
1256597fff5fSGirisha Dengi 						   NULL,
1257597fff5fSGirisha Dengi 						   0U,
1258597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1259597fff5fSGirisha Dengi 						   sip_smc_get_chipid_cb,
1260597fff5fSGirisha Dengi 						   NULL,
1261597fff5fSGirisha Dengi 						   0);
1262597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1263597fff5fSGirisha Dengi 	}
1264597fff5fSGirisha Dengi 
1265597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_GET_ATTESTATION_CERT:
1266597fff5fSGirisha Dengi 	{
1267597fff5fSGirisha Dengi 		status = intel_fcs_get_attestation_cert(smc_fid, x1, x2, x3,
1268597fff5fSGirisha Dengi 					(uint32_t *) &x4, &mbox_error);
1269597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1270597fff5fSGirisha Dengi 	}
1271597fff5fSGirisha Dengi 
1272597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_CREATE_CERT_ON_RELOAD:
1273597fff5fSGirisha Dengi 	{
1274597fff5fSGirisha Dengi 		status = intel_fcs_create_cert_on_reload(smc_fid, x1,
1275597fff5fSGirisha Dengi 					x2, &mbox_error);
1276597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1277597fff5fSGirisha Dengi 	}
1278597fff5fSGirisha Dengi 
1279597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_CRYPTION_EXT:
1280597fff5fSGirisha Dengi 	{
1281597fff5fSGirisha Dengi 		if (x4 == FCS_MODE_ENCRYPT) {
1282597fff5fSGirisha Dengi 			status = intel_fcs_encryption_ext(smc_fid, x1, x2, x3,
1283597fff5fSGirisha Dengi 					x5, x6, x7, (uint32_t *) &x8,
1284597fff5fSGirisha Dengi 					&mbox_error, x10, x11);
1285597fff5fSGirisha Dengi 		} else if (x4 == FCS_MODE_DECRYPT) {
1286597fff5fSGirisha Dengi 			status = intel_fcs_decryption_ext(smc_fid, x1, x2, x3,
1287597fff5fSGirisha Dengi 					x5, x6, x7, (uint32_t *) &x8,
1288597fff5fSGirisha Dengi 					&mbox_error, x9, x10, x11);
1289597fff5fSGirisha Dengi 		} else {
1290597fff5fSGirisha Dengi 			ERROR("MBOX: 0x%x: Wrong crypto mode\n", smc_fid);
1291597fff5fSGirisha Dengi 			status = INTEL_SIP_SMC_STATUS_REJECTED;
1292597fff5fSGirisha Dengi 		}
1293597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1294597fff5fSGirisha Dengi 	}
1295597fff5fSGirisha Dengi 
1296597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_SEND_CERTIFICATE:
1297597fff5fSGirisha Dengi 	{
1298597fff5fSGirisha Dengi 		status = intel_fcs_send_cert(smc_fid, x1, x2, x3, &mbox_error);
1299597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1300597fff5fSGirisha Dengi 	}
1301597fff5fSGirisha Dengi 
1302597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_OPEN_CS_SESSION:
1303597fff5fSGirisha Dengi 	{
1304597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1305597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
1306597fff5fSGirisha Dengi 						   MBOX_FCS_OPEN_CS_SESSION,
1307597fff5fSGirisha Dengi 						   NULL,
1308597fff5fSGirisha Dengi 						   0U,
1309597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1310597fff5fSGirisha Dengi 						   sip_smc_cmd_cb_ret3,
1311597fff5fSGirisha Dengi 						   NULL,
1312597fff5fSGirisha Dengi 						   0);
1313597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1314597fff5fSGirisha Dengi 	}
1315597fff5fSGirisha Dengi 
1316597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_CLOSE_CS_SESSION:
1317597fff5fSGirisha Dengi 	{
1318597fff5fSGirisha Dengi 		uint32_t session_id = (uint32_t)x2;
1319597fff5fSGirisha Dengi 
1320597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1321597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
1322597fff5fSGirisha Dengi 						   MBOX_FCS_CLOSE_CS_SESSION,
1323597fff5fSGirisha Dengi 						   &session_id,
1324597fff5fSGirisha Dengi 						   1U,
1325597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1326597fff5fSGirisha Dengi 						   sip_smc_cmd_cb_ret2,
1327597fff5fSGirisha Dengi 						   NULL,
1328597fff5fSGirisha Dengi 						   0);
1329597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1330597fff5fSGirisha Dengi 	}
1331597fff5fSGirisha Dengi 
1332597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_IMPORT_CS_KEY:
1333597fff5fSGirisha Dengi 	{
1334597fff5fSGirisha Dengi 		uint64_t key_addr = x2;
1335597fff5fSGirisha Dengi 		uint32_t key_len_words = (uint32_t)x3 / MBOX_WORD_BYTE;
1336597fff5fSGirisha Dengi 
1337597fff5fSGirisha Dengi 		if ((key_len_words > FCS_CS_KEY_OBJ_MAX_WORD_SIZE) ||
1338597fff5fSGirisha Dengi 		    (!is_address_in_ddr_range(key_addr, key_len_words * 4))) {
1339597fff5fSGirisha Dengi 			ERROR("MBOX: 0x%x: Addr not in DDR range or key len exceeds\n",
1340597fff5fSGirisha Dengi 				smc_fid);
1341597fff5fSGirisha Dengi 			status = INTEL_SIP_SMC_STATUS_REJECTED;
1342597fff5fSGirisha Dengi 			SMC_RET1(handle, status);
1343597fff5fSGirisha Dengi 		}
1344597fff5fSGirisha Dengi 
1345597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1346597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
1347597fff5fSGirisha Dengi 						   MBOX_FCS_IMPORT_CS_KEY,
1348597fff5fSGirisha Dengi 						   (uint32_t *)key_addr,
1349597fff5fSGirisha Dengi 						   key_len_words,
1350597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1351597fff5fSGirisha Dengi 						   sip_smc_cmd_cb_ret3,
1352597fff5fSGirisha Dengi 						   NULL,
1353597fff5fSGirisha Dengi 						   0);
1354597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1355597fff5fSGirisha Dengi 	}
1356597fff5fSGirisha Dengi 
1357597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_CREATE_CS_KEY:
1358597fff5fSGirisha Dengi 	{
1359597fff5fSGirisha Dengi 		uint64_t key_addr = x2;
1360597fff5fSGirisha Dengi 		uint32_t key_len_words = (uint32_t)x3 / MBOX_WORD_BYTE;
1361597fff5fSGirisha Dengi 
1362597fff5fSGirisha Dengi 		if (!is_address_in_ddr_range(key_addr, key_len_words * 4)) {
1363597fff5fSGirisha Dengi 			ERROR("MBOX: 0x%x: Addr not in DDR range\n", smc_fid);
1364597fff5fSGirisha Dengi 			status = INTEL_SIP_SMC_STATUS_REJECTED;
1365597fff5fSGirisha Dengi 			SMC_RET1(handle, status);
1366597fff5fSGirisha Dengi 		}
1367597fff5fSGirisha Dengi 
1368597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1369597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
1370597fff5fSGirisha Dengi 						   MBOX_FCS_CREATE_CS_KEY,
1371597fff5fSGirisha Dengi 						   (uint32_t *)key_addr,
1372597fff5fSGirisha Dengi 						   key_len_words,
1373597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1374597fff5fSGirisha Dengi 						   sip_smc_cmd_cb_ret3,
1375597fff5fSGirisha Dengi 						   NULL,
1376597fff5fSGirisha Dengi 						   0);
1377597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1378597fff5fSGirisha Dengi 	}
1379597fff5fSGirisha Dengi 
1380597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_EXPORT_CS_KEY:
1381597fff5fSGirisha Dengi 	{
1382597fff5fSGirisha Dengi 		uint32_t session_id = (uint32_t)x2;
1383597fff5fSGirisha Dengi 		uint32_t key_uid = (uint32_t)x3;
1384597fff5fSGirisha Dengi 		uint64_t ret_key_addr = (uint64_t)x4;
1385597fff5fSGirisha Dengi 		uint32_t key_len = (uint32_t)SMC_GET_GP(handle, CTX_GPREG_X5);
1386597fff5fSGirisha Dengi 
1387597fff5fSGirisha Dengi 		if (!is_address_in_ddr_range(ret_key_addr, key_len)) {
1388597fff5fSGirisha Dengi 			ERROR("MBOX: 0x%x: Addr not in DDR range\n", smc_fid);
1389597fff5fSGirisha Dengi 			status = INTEL_SIP_SMC_STATUS_REJECTED;
1390597fff5fSGirisha Dengi 			SMC_RET1(handle, status);
1391597fff5fSGirisha Dengi 		}
1392597fff5fSGirisha Dengi 
1393597fff5fSGirisha Dengi 		fcs_cs_key_payload payload = {session_id, RESERVED_AS_ZERO,
1394597fff5fSGirisha Dengi 					      RESERVED_AS_ZERO, key_uid};
1395597fff5fSGirisha Dengi 
1396597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1397597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
1398597fff5fSGirisha Dengi 						   MBOX_FCS_EXPORT_CS_KEY,
1399597fff5fSGirisha Dengi 						   (uint32_t *)&payload,
1400597fff5fSGirisha Dengi 						   sizeof(payload) / MBOX_WORD_BYTE,
1401597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1402597fff5fSGirisha Dengi 						   sip_smc_ret_nbytes_cb,
1403597fff5fSGirisha Dengi 						   (uint32_t *)ret_key_addr,
1404597fff5fSGirisha Dengi 						   2);
1405597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1406597fff5fSGirisha Dengi 	}
1407597fff5fSGirisha Dengi 
1408597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_REMOVE_CS_KEY:
1409597fff5fSGirisha Dengi 	{
1410597fff5fSGirisha Dengi 		uint32_t session_id = (uint32_t)x2;
1411597fff5fSGirisha Dengi 		uint32_t key_uid = (uint32_t)x3;
1412597fff5fSGirisha Dengi 
1413597fff5fSGirisha Dengi 		fcs_cs_key_payload payload = {session_id, RESERVED_AS_ZERO,
1414597fff5fSGirisha Dengi 					      RESERVED_AS_ZERO, key_uid};
1415597fff5fSGirisha Dengi 
1416597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1417597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
1418597fff5fSGirisha Dengi 						   MBOX_FCS_REMOVE_CS_KEY,
1419597fff5fSGirisha Dengi 						   (uint32_t *)&payload,
1420597fff5fSGirisha Dengi 						   sizeof(payload) / MBOX_WORD_BYTE,
1421597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1422597fff5fSGirisha Dengi 						   sip_smc_cmd_cb_ret3,
1423597fff5fSGirisha Dengi 						   NULL,
1424597fff5fSGirisha Dengi 						   0);
1425597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1426597fff5fSGirisha Dengi 	}
1427597fff5fSGirisha Dengi 
1428597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_GET_CS_KEY_INFO:
1429597fff5fSGirisha Dengi 	{
1430597fff5fSGirisha Dengi 		uint32_t session_id = (uint32_t)x2;
1431597fff5fSGirisha Dengi 		uint32_t key_uid = (uint32_t)x3;
1432597fff5fSGirisha Dengi 		uint64_t ret_key_addr = (uint64_t)x4;
1433597fff5fSGirisha Dengi 		uint32_t key_len = (uint32_t)SMC_GET_GP(handle, CTX_GPREG_X5);
1434597fff5fSGirisha Dengi 
1435597fff5fSGirisha Dengi 		if (!is_address_in_ddr_range(ret_key_addr, key_len)) {
1436597fff5fSGirisha Dengi 			ERROR("MBOX: 0x%x: Addr not in DDR range\n", smc_fid);
1437597fff5fSGirisha Dengi 			status = INTEL_SIP_SMC_STATUS_REJECTED;
1438597fff5fSGirisha Dengi 			SMC_RET1(handle, status);
1439597fff5fSGirisha Dengi 		}
1440597fff5fSGirisha Dengi 
1441597fff5fSGirisha Dengi 		fcs_cs_key_payload payload = {session_id, RESERVED_AS_ZERO,
1442597fff5fSGirisha Dengi 					      RESERVED_AS_ZERO, key_uid};
1443597fff5fSGirisha Dengi 
1444597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1445597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
1446597fff5fSGirisha Dengi 						   MBOX_FCS_GET_CS_KEY_INFO,
1447597fff5fSGirisha Dengi 						   (uint32_t *)&payload,
1448597fff5fSGirisha Dengi 						   sizeof(payload) / MBOX_WORD_BYTE,
1449597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1450597fff5fSGirisha Dengi 						   sip_smc_ret_nbytes_cb,
1451597fff5fSGirisha Dengi 						   (uint32_t *)ret_key_addr,
1452597fff5fSGirisha Dengi 						   2);
1453597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1454597fff5fSGirisha Dengi 	}
1455597fff5fSGirisha Dengi 
1456597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_AES_CRYPT_INIT:
1457597fff5fSGirisha Dengi 	{
1458597fff5fSGirisha Dengi 		status = intel_fcs_aes_crypt_init(x2, x3, x4, x5,
1459597fff5fSGirisha Dengi 					x6, &mbox_error);
1460597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1461597fff5fSGirisha Dengi 	}
1462597fff5fSGirisha Dengi 
1463597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_AES_CRYPT_UPDATE:
1464597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_AES_CRYPT_FINALIZE:
1465597fff5fSGirisha Dengi 	{
1466597fff5fSGirisha Dengi 		uint32_t job_id = 0U;
1467597fff5fSGirisha Dengi 		bool is_final = (smc_fid == ALTERA_SIP_SMC_ASYNC_FCS_AES_CRYPT_FINALIZE) ?
1468597fff5fSGirisha Dengi 				true : false;
1469597fff5fSGirisha Dengi 
1470597fff5fSGirisha Dengi 		status = intel_fcs_aes_crypt_update_finalize(smc_fid, x1, x2,
1471597fff5fSGirisha Dengi 					x3, x4, x5, x6, x7, x8, is_final,
1472597fff5fSGirisha Dengi 					&job_id, x9, x10);
1473597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1474597fff5fSGirisha Dengi 	}
1475597fff5fSGirisha Dengi 
1476597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_GET_DIGEST_INIT:
1477597fff5fSGirisha Dengi 	{
1478597fff5fSGirisha Dengi 		status = intel_fcs_get_digest_init(x2, x3, x4, x5, x6,
1479597fff5fSGirisha Dengi 					&mbox_error);
1480597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1481597fff5fSGirisha Dengi 	}
1482597fff5fSGirisha Dengi 
1483597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_GET_DIGEST_UPDATE:
1484597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_GET_DIGEST_FINALIZE:
1485597fff5fSGirisha Dengi 	{
1486597fff5fSGirisha Dengi 		bool is_final = (smc_fid == ALTERA_SIP_SMC_ASYNC_FCS_GET_DIGEST_FINALIZE) ?
1487597fff5fSGirisha Dengi 				true : false;
1488597fff5fSGirisha Dengi 
1489597fff5fSGirisha Dengi 		status = intel_fcs_get_digest_update_finalize(smc_fid, x1, x2,
1490597fff5fSGirisha Dengi 					x3, x4, x5, x6, (uint32_t *) &x7,
1491597fff5fSGirisha Dengi 					is_final, &mbox_error, x8);
1492597fff5fSGirisha Dengi 
1493597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1494597fff5fSGirisha Dengi 	}
1495597fff5fSGirisha Dengi 
1496597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_MAC_VERIFY_INIT:
1497597fff5fSGirisha Dengi 	{
1498597fff5fSGirisha Dengi 		status = intel_fcs_mac_verify_init(x2, x3, x4, x5, x6,
1499597fff5fSGirisha Dengi 					&mbox_error);
1500597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1501597fff5fSGirisha Dengi 	}
1502597fff5fSGirisha Dengi 
1503597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_MAC_VERIFY_UPDATE:
1504597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_MAC_VERIFY_FINALIZE:
1505597fff5fSGirisha Dengi 	{
1506597fff5fSGirisha Dengi 		bool is_final = (smc_fid == ALTERA_SIP_SMC_ASYNC_FCS_MAC_VERIFY_FINALIZE) ?
1507597fff5fSGirisha Dengi 				true : false;
1508597fff5fSGirisha Dengi 
1509597fff5fSGirisha Dengi 		status = intel_fcs_mac_verify_update_finalize(smc_fid, x1, x2,
1510597fff5fSGirisha Dengi 					x3, x4, x5, x6, (uint32_t *) &x7, x8,
1511597fff5fSGirisha Dengi 					is_final, &mbox_error, x9);
1512597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1513597fff5fSGirisha Dengi 	}
1514597fff5fSGirisha Dengi 
1515597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_HASH_SIGN_INIT:
1516597fff5fSGirisha Dengi 	{
1517597fff5fSGirisha Dengi 		status = intel_fcs_ecdsa_hash_sign_init(x2, x3, x4, x5, x6,
1518597fff5fSGirisha Dengi 					&mbox_error);
1519597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1520597fff5fSGirisha Dengi 	}
1521597fff5fSGirisha Dengi 
1522597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_HASH_SIGN_FINALIZE:
1523597fff5fSGirisha Dengi 	{
1524597fff5fSGirisha Dengi 		status = intel_fcs_ecdsa_hash_sign_finalize(smc_fid, x1, x2, x3,
1525597fff5fSGirisha Dengi 					x4, x5, x6, (uint32_t *) &x7,
1526597fff5fSGirisha Dengi 					&mbox_error);
1527597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1528597fff5fSGirisha Dengi 	}
1529597fff5fSGirisha Dengi 
1530597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIGN_INIT:
1531597fff5fSGirisha Dengi 	{
1532597fff5fSGirisha Dengi 		status = intel_fcs_ecdsa_sha2_data_sign_init(x2, x3, x4, x5, x6,
1533597fff5fSGirisha Dengi 					&mbox_error);
1534597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1535597fff5fSGirisha Dengi 	}
1536597fff5fSGirisha Dengi 
1537597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIGN_UPDATE:
1538597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE:
1539597fff5fSGirisha Dengi 	{
1540597fff5fSGirisha Dengi 		bool is_final = (smc_fid == ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE)
1541597fff5fSGirisha Dengi 				? true : false;
1542597fff5fSGirisha Dengi 
1543597fff5fSGirisha Dengi 		status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(smc_fid,
1544597fff5fSGirisha Dengi 					x1, x2, x3, x4, x5, x6, (uint32_t *) &x7,
1545597fff5fSGirisha Dengi 					is_final, &mbox_error, x8);
1546597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1547597fff5fSGirisha Dengi 	}
1548597fff5fSGirisha Dengi 
1549597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_HASH_SIG_VERIFY_INIT:
1550597fff5fSGirisha Dengi 	{
1551597fff5fSGirisha Dengi 		status = intel_fcs_ecdsa_hash_sig_verify_init(x2, x3, x4, x5,
1552597fff5fSGirisha Dengi 					x6, &mbox_error);
1553597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1554597fff5fSGirisha Dengi 	}
1555597fff5fSGirisha Dengi 
1556597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_HASH_SIG_VERIFY_FINALIZE:
1557597fff5fSGirisha Dengi 	{
1558597fff5fSGirisha Dengi 		status = intel_fcs_ecdsa_hash_sig_verify_finalize(smc_fid, x1,
1559597fff5fSGirisha Dengi 					x2, x3, x4, x5, x6, (uint32_t *) &x7,
1560597fff5fSGirisha Dengi 					&mbox_error);
1561597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1562597fff5fSGirisha Dengi 	}
1563597fff5fSGirisha Dengi 
1564597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_INIT:
1565597fff5fSGirisha Dengi 	{
1566597fff5fSGirisha Dengi 		status = intel_fcs_ecdsa_sha2_data_sig_verify_init(x2, x3, x4,
1567597fff5fSGirisha Dengi 					x5, x6, &mbox_error);
1568597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1569597fff5fSGirisha Dengi 	}
1570597fff5fSGirisha Dengi 
1571597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_UPDATE:
1572597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE:
1573597fff5fSGirisha Dengi 	{
1574597fff5fSGirisha Dengi 		bool is_final = (smc_fid ==
1575597fff5fSGirisha Dengi 				ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE) ?
1576597fff5fSGirisha Dengi 				true : false;
1577597fff5fSGirisha Dengi 
1578597fff5fSGirisha Dengi 		status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(
1579597fff5fSGirisha Dengi 					smc_fid, x1, x2, x3, x4, x5, x6,
1580597fff5fSGirisha Dengi 					(uint32_t *) &x7, x8, is_final,
1581597fff5fSGirisha Dengi 					&mbox_error, x9);
1582597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1583597fff5fSGirisha Dengi 	}
1584597fff5fSGirisha Dengi 
1585597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_GET_PUBKEY_INIT:
1586597fff5fSGirisha Dengi 	{
1587597fff5fSGirisha Dengi 		status = intel_fcs_ecdsa_get_pubkey_init(x2, x3, x4, x5, x6,
1588597fff5fSGirisha Dengi 					&mbox_error);
1589597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1590597fff5fSGirisha Dengi 	}
1591597fff5fSGirisha Dengi 
1592597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_GET_PUBKEY_FINALIZE:
1593597fff5fSGirisha Dengi 	{
1594597fff5fSGirisha Dengi 		status = intel_fcs_ecdsa_get_pubkey_finalize(smc_fid, x1, x2, x3,
1595597fff5fSGirisha Dengi 					x4, (uint32_t *) &x5, &mbox_error);
1596597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1597597fff5fSGirisha Dengi 	}
1598597fff5fSGirisha Dengi 
1599597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDH_REQUEST_INIT:
1600597fff5fSGirisha Dengi 	{
1601597fff5fSGirisha Dengi 		status = intel_fcs_ecdh_request_init(x2, x3, x4, x5, x6,
1602597fff5fSGirisha Dengi 					&mbox_error);
1603597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1604597fff5fSGirisha Dengi 	}
1605597fff5fSGirisha Dengi 
1606597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_ECDH_REQUEST_FINALIZE:
1607597fff5fSGirisha Dengi 	{
1608597fff5fSGirisha Dengi 		uint32_t dest_size = (uint32_t)x7;
1609597fff5fSGirisha Dengi 
1610597fff5fSGirisha Dengi 		NOTICE("MBOX: %s, %d: x7 0x%x, dest_size 0x%x\n",
1611597fff5fSGirisha Dengi 			__func__, __LINE__, (uint32_t)x7, dest_size);
1612597fff5fSGirisha Dengi 
1613597fff5fSGirisha Dengi 		status = intel_fcs_ecdh_request_finalize(smc_fid, x1, x2, x3,
1614597fff5fSGirisha Dengi 					x4, x5, x6, (uint32_t *) &dest_size,
1615597fff5fSGirisha Dengi 					&mbox_error);
1616597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1617597fff5fSGirisha Dengi 	}
1618597fff5fSGirisha Dengi 
1619597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_MCTP_MSG:
1620597fff5fSGirisha Dengi 	{
1621597fff5fSGirisha Dengi 		uint32_t *src_addr = (uint32_t *)x2;
1622597fff5fSGirisha Dengi 		uint32_t src_size = (uint32_t)x3;
1623597fff5fSGirisha Dengi 		uint32_t *dst_addr = (uint32_t *)x4;
1624597fff5fSGirisha Dengi 
1625597fff5fSGirisha Dengi 		status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1),
1626597fff5fSGirisha Dengi 						   GET_JOB_ID(x1),
1627597fff5fSGirisha Dengi 						   MBOX_CMD_MCTP_MSG,
1628597fff5fSGirisha Dengi 						   src_addr,
1629597fff5fSGirisha Dengi 						   src_size / MBOX_WORD_BYTE,
1630597fff5fSGirisha Dengi 						   MBOX_CMD_FLAG_CASUAL,
1631597fff5fSGirisha Dengi 						   sip_smc_ret_nbytes_cb,
1632597fff5fSGirisha Dengi 						   dst_addr,
1633597fff5fSGirisha Dengi 						   2);
1634597fff5fSGirisha Dengi 
1635597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1636597fff5fSGirisha Dengi 	}
1637597fff5fSGirisha Dengi 
1638597fff5fSGirisha Dengi 	case ALTERA_SIP_SMC_ASYNC_FCS_HKDF_REQUEST:
1639597fff5fSGirisha Dengi 	{
1640597fff5fSGirisha Dengi 		status = intel_fcs_hkdf_request(smc_fid, x1, x2, x3, x4, x5, x6,
1641597fff5fSGirisha Dengi 					x7);
1642597fff5fSGirisha Dengi 		SMC_RET1(handle, status);
1643597fff5fSGirisha Dengi 	}
1644597fff5fSGirisha Dengi 
1645204d5e67SSieu Mun Tang 	default:
1646204d5e67SSieu Mun Tang 		return socfpga_sip_handler(smc_fid, x1, x2, x3, x4,
1647204d5e67SSieu Mun Tang 					   cookie, handle, flags);
1648204d5e67SSieu Mun Tang 	} /* switch (smc_fid) */
1649204d5e67SSieu Mun Tang }
1650204d5e67SSieu Mun Tang #endif
1651204d5e67SSieu Mun Tang 
1652c76d4239SHadi Asyrafi /*
1653c76d4239SHadi Asyrafi  * This function is responsible for handling all SiP calls from the NS world
1654c76d4239SHadi Asyrafi  */
1655c76d4239SHadi Asyrafi 
1656ad47f142SSieu Mun Tang uintptr_t sip_smc_handler_v1(uint32_t smc_fid,
1657c76d4239SHadi Asyrafi 			 u_register_t x1,
1658c76d4239SHadi Asyrafi 			 u_register_t x2,
1659c76d4239SHadi Asyrafi 			 u_register_t x3,
1660c76d4239SHadi Asyrafi 			 u_register_t x4,
1661c76d4239SHadi Asyrafi 			 void *cookie,
1662c76d4239SHadi Asyrafi 			 void *handle,
1663c76d4239SHadi Asyrafi 			 u_register_t flags)
1664c76d4239SHadi Asyrafi {
1665d1740831SSieu Mun Tang 	uint32_t retval = 0, completed_addr[3];
1666d1740831SSieu Mun Tang 	uint32_t retval2 = 0;
166777902fcaSSieu Mun Tang 	uint32_t mbox_error = 0;
1668fcf906c9SBoon Khai Ng 	uint32_t err_states = 0;
1669fffcb25cSJit Loon Lim 	uint64_t retval64, rsu_respbuf[9];
1670fffcb25cSJit Loon Lim 	uint32_t seu_respbuf[3];
1671286b96f4SSieu Mun Tang 	int status = INTEL_SIP_SMC_STATUS_OK;
1672a250c04bSSieu Mun Tang 	int mbox_status;
1673a250c04bSSieu Mun Tang 	unsigned int len_in_resp;
1674c05ea296SSieu Mun Tang 	u_register_t x5, x6, x7;
1675f8e6a09cSAbdul Halim, Muhammad Hadi Asyrafi 
1676c76d4239SHadi Asyrafi 	switch (smc_fid) {
1677c76d4239SHadi Asyrafi 	case SIP_SVC_UID:
1678c76d4239SHadi Asyrafi 		/* Return UID to the caller */
1679c76d4239SHadi Asyrafi 		SMC_UUID_RET(handle, intl_svc_uid);
168013d33d52SHadi Asyrafi 
1681c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE:
1682fcf906c9SBoon Khai Ng 		status = intel_mailbox_fpga_config_isdone(&err_states);
1683fcf906c9SBoon Khai Ng 		SMC_RET4(handle, status, err_states, 0, 0);
168413d33d52SHadi Asyrafi 
1685c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM:
1686c76d4239SHadi Asyrafi 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
1687c76d4239SHadi Asyrafi 			INTEL_SIP_SMC_FPGA_CONFIG_ADDR,
1688c76d4239SHadi Asyrafi 			INTEL_SIP_SMC_FPGA_CONFIG_SIZE -
1689c76d4239SHadi Asyrafi 				INTEL_SIP_SMC_FPGA_CONFIG_ADDR);
169013d33d52SHadi Asyrafi 
1691c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_START:
1692c76d4239SHadi Asyrafi 		status = intel_fpga_config_start(x1);
1693c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
169413d33d52SHadi Asyrafi 
1695c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_WRITE:
1696c76d4239SHadi Asyrafi 		status = intel_fpga_config_write(x1, x2);
1697c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
169813d33d52SHadi Asyrafi 
1699c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE:
1700c76d4239SHadi Asyrafi 		status = intel_fpga_config_completed_write(completed_addr,
1701aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 							&retval, &rcv_id);
1702aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		switch (retval) {
1703c76d4239SHadi Asyrafi 		case 1:
1704c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
1705c76d4239SHadi Asyrafi 				completed_addr[0], 0, 0);
170613d33d52SHadi Asyrafi 
1707c76d4239SHadi Asyrafi 		case 2:
1708c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
1709c76d4239SHadi Asyrafi 				completed_addr[0],
1710c76d4239SHadi Asyrafi 				completed_addr[1], 0);
171113d33d52SHadi Asyrafi 
1712c76d4239SHadi Asyrafi 		case 3:
1713c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
1714c76d4239SHadi Asyrafi 				completed_addr[0],
1715c76d4239SHadi Asyrafi 				completed_addr[1],
1716c76d4239SHadi Asyrafi 				completed_addr[2]);
171713d33d52SHadi Asyrafi 
1718c76d4239SHadi Asyrafi 		case 0:
1719c76d4239SHadi Asyrafi 			SMC_RET4(handle, status, 0, 0, 0);
172013d33d52SHadi Asyrafi 
1721c76d4239SHadi Asyrafi 		default:
1722cefb37ebSTien Hock, Loh 			mailbox_clear_response();
1723c76d4239SHadi Asyrafi 			SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR);
1724c76d4239SHadi Asyrafi 		}
172513d33d52SHadi Asyrafi 
172613d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_READ:
1727aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_secure_reg_read(x1, &retval);
1728aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
172913d33d52SHadi Asyrafi 
173013d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_WRITE:
1731aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_secure_reg_write(x1, (uint32_t)x2, &retval);
1732aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
173313d33d52SHadi Asyrafi 
173413d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_UPDATE:
173513d33d52SHadi Asyrafi 		status = intel_secure_reg_update(x1, (uint32_t)x2,
1736aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 						 (uint32_t)x3, &retval);
1737aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
1738c76d4239SHadi Asyrafi 
1739e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_STATUS:
1740e1f97d9cSHadi Asyrafi 		status = intel_rsu_status(rsu_respbuf,
1741e1f97d9cSHadi Asyrafi 					ARRAY_SIZE(rsu_respbuf));
1742e1f97d9cSHadi Asyrafi 		if (status) {
1743e1f97d9cSHadi Asyrafi 			SMC_RET1(handle, status);
1744e1f97d9cSHadi Asyrafi 		} else {
1745e1f97d9cSHadi Asyrafi 			SMC_RET4(handle, rsu_respbuf[0], rsu_respbuf[1],
1746e1f97d9cSHadi Asyrafi 					rsu_respbuf[2], rsu_respbuf[3]);
1747e1f97d9cSHadi Asyrafi 		}
1748e1f97d9cSHadi Asyrafi 
1749e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_UPDATE:
1750e1f97d9cSHadi Asyrafi 		status = intel_rsu_update(x1);
1751e1f97d9cSHadi Asyrafi 		SMC_RET1(handle, status);
1752e1f97d9cSHadi Asyrafi 
1753e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_NOTIFY:
1754e1f97d9cSHadi Asyrafi 		status = intel_rsu_notify(x1);
1755e1f97d9cSHadi Asyrafi 		SMC_RET1(handle, status);
1756e1f97d9cSHadi Asyrafi 
1757e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_RETRY_COUNTER:
1758e1f97d9cSHadi Asyrafi 		status = intel_rsu_retry_counter((uint32_t *)rsu_respbuf,
1759aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 						ARRAY_SIZE(rsu_respbuf), &retval);
1760e1f97d9cSHadi Asyrafi 		if (status) {
1761e1f97d9cSHadi Asyrafi 			SMC_RET1(handle, status);
1762e1f97d9cSHadi Asyrafi 		} else {
1763aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 			SMC_RET2(handle, status, retval);
1764e1f97d9cSHadi Asyrafi 		}
1765e1f97d9cSHadi Asyrafi 
176644eb782eSChee Hong Ang 	case INTEL_SIP_SMC_RSU_DCMF_VERSION:
176744eb782eSChee Hong Ang 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
176844eb782eSChee Hong Ang 			 ((uint64_t)rsu_dcmf_ver[1] << 32) | rsu_dcmf_ver[0],
176944eb782eSChee Hong Ang 			 ((uint64_t)rsu_dcmf_ver[3] << 32) | rsu_dcmf_ver[2]);
177044eb782eSChee Hong Ang 
177144eb782eSChee Hong Ang 	case INTEL_SIP_SMC_RSU_COPY_DCMF_VERSION:
177244eb782eSChee Hong Ang 		status = intel_rsu_copy_dcmf_version(x1, x2);
177344eb782eSChee Hong Ang 		SMC_RET1(handle, status);
177444eb782eSChee Hong Ang 
17758fb1b484SKah Jing Lee 	case INTEL_SIP_SMC_RSU_GET_DEVICE_INFO:
17768fb1b484SKah Jing Lee 		status = intel_rsu_get_device_info((uint32_t *)rsu_respbuf,
17778fb1b484SKah Jing Lee 					ARRAY_SIZE(rsu_respbuf));
17788fb1b484SKah Jing Lee 		if (status) {
17798fb1b484SKah Jing Lee 			SMC_RET1(handle, status);
17808fb1b484SKah Jing Lee 		} else {
17818fb1b484SKah Jing Lee 			SMC_RET5(handle, status, rsu_respbuf[0], rsu_respbuf[1],
17828fb1b484SKah Jing Lee 				 rsu_respbuf[2], rsu_respbuf[3]);
17838fb1b484SKah Jing Lee 		}
17848fb1b484SKah Jing Lee 
1785984e236eSSieu Mun Tang 	case INTEL_SIP_SMC_RSU_DCMF_STATUS:
1786984e236eSSieu Mun Tang 		SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK,
1787984e236eSSieu Mun Tang 			 ((uint64_t)rsu_dcmf_stat[3] << 48) |
1788984e236eSSieu Mun Tang 			 ((uint64_t)rsu_dcmf_stat[2] << 32) |
1789984e236eSSieu Mun Tang 			 ((uint64_t)rsu_dcmf_stat[1] << 16) |
1790984e236eSSieu Mun Tang 			 rsu_dcmf_stat[0]);
1791984e236eSSieu Mun Tang 
1792984e236eSSieu Mun Tang 	case INTEL_SIP_SMC_RSU_COPY_DCMF_STATUS:
1793984e236eSSieu Mun Tang 		status = intel_rsu_copy_dcmf_status(x1);
1794984e236eSSieu Mun Tang 		SMC_RET1(handle, status);
1795984e236eSSieu Mun Tang 
17964c26957bSChee Hong Ang 	case INTEL_SIP_SMC_RSU_MAX_RETRY:
17974c26957bSChee Hong Ang 		SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK, rsu_max_retry);
17984c26957bSChee Hong Ang 
17994c26957bSChee Hong Ang 	case INTEL_SIP_SMC_RSU_COPY_MAX_RETRY:
18004c26957bSChee Hong Ang 		rsu_max_retry = x1;
18014c26957bSChee Hong Ang 		SMC_RET1(handle, INTEL_SIP_SMC_STATUS_OK);
18024c26957bSChee Hong Ang 
1803c703d752SSieu Mun Tang 	case INTEL_SIP_SMC_ECC_DBE:
1804c703d752SSieu Mun Tang 		status = intel_ecc_dbe_notification(x1);
1805c703d752SSieu Mun Tang 		SMC_RET1(handle, status);
1806c703d752SSieu Mun Tang 
1807b703facaSSieu Mun Tang 	case INTEL_SIP_SMC_SERVICE_COMPLETED:
1808b703facaSSieu Mun Tang 		status = intel_smc_service_completed(x1, x2, x3, &rcv_id,
1809b703facaSSieu Mun Tang 						&len_in_resp, &mbox_error);
1810b703facaSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x1, len_in_resp);
1811b703facaSSieu Mun Tang 
1812c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 	case INTEL_SIP_SMC_FIRMWARE_VERSION:
1813c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_smc_fw_version(&retval);
1814c026dfe3SSieu Mun Tang 		SMC_RET2(handle, status, retval);
1815c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 
18160c5d62adSHadi Asyrafi 	case INTEL_SIP_SMC_MBOX_SEND_CMD:
18170c5d62adSHadi Asyrafi 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
18180c5d62adSHadi Asyrafi 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1819ac097fdfSSieu Mun Tang 		status = intel_mbox_send_cmd(x1, (uint32_t *)x2, x3, x4, x5, x6,
1820ac097fdfSSieu Mun Tang 						&mbox_status, &len_in_resp);
1821108514ffSSieu Mun Tang 		SMC_RET3(handle, status, mbox_status, len_in_resp);
18220c5d62adSHadi Asyrafi 
182393a5b97eSSieu Mun Tang 	case INTEL_SIP_SMC_GET_USERCODE:
182493a5b97eSSieu Mun Tang 		status = intel_smc_get_usercode(&retval);
182593a5b97eSSieu Mun Tang 		SMC_RET2(handle, status, retval);
182693a5b97eSSieu Mun Tang 
182702d3ef33SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CRYPTION:
182802d3ef33SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
182902d3ef33SSieu Mun Tang 
183002d3ef33SSieu Mun Tang 		if (x1 == FCS_MODE_DECRYPT) {
183102d3ef33SSieu Mun Tang 			status = intel_fcs_decryption(x2, x3, x4, x5, &send_id);
183202d3ef33SSieu Mun Tang 		} else if (x1 == FCS_MODE_ENCRYPT) {
183302d3ef33SSieu Mun Tang 			status = intel_fcs_encryption(x2, x3, x4, x5, &send_id);
183402d3ef33SSieu Mun Tang 		} else {
183502d3ef33SSieu Mun Tang 			status = INTEL_SIP_SMC_STATUS_REJECTED;
183602d3ef33SSieu Mun Tang 		}
183702d3ef33SSieu Mun Tang 
183802d3ef33SSieu Mun Tang 		SMC_RET3(handle, status, x4, x5);
183902d3ef33SSieu Mun Tang 
1840537ff052SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CRYPTION_EXT:
1841537ff052SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1842537ff052SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1843537ff052SSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1844537ff052SSieu Mun Tang 
1845537ff052SSieu Mun Tang 		if (x3 == FCS_MODE_DECRYPT) {
1846597fff5fSGirisha Dengi 			status = intel_fcs_decryption_ext(smc_fid, 0, x1, x2, x4, x5, x6,
1847597fff5fSGirisha Dengi 					(uint32_t *) &x7, &mbox_error, 0, 0, 0);
1848537ff052SSieu Mun Tang 		} else if (x3 == FCS_MODE_ENCRYPT) {
1849597fff5fSGirisha Dengi 			status = intel_fcs_encryption_ext(smc_fid, 0, x1, x2, x4, x5, x6,
1850597fff5fSGirisha Dengi 					(uint32_t *) &x7, &mbox_error, 0, 0);
1851537ff052SSieu Mun Tang 		} else {
1852537ff052SSieu Mun Tang 			status = INTEL_SIP_SMC_STATUS_REJECTED;
1853537ff052SSieu Mun Tang 		}
1854537ff052SSieu Mun Tang 
1855537ff052SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x6, x7);
1856537ff052SSieu Mun Tang 
18574837a640SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_RANDOM_NUMBER:
18584837a640SSieu Mun Tang 		status = intel_fcs_random_number_gen(x1, &retval64,
18594837a640SSieu Mun Tang 							&mbox_error);
18604837a640SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x1, retval64);
18614837a640SSieu Mun Tang 
186224f9dc8aSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_RANDOM_NUMBER_EXT:
186324f9dc8aSSieu Mun Tang 		status = intel_fcs_random_number_gen_ext(x1, x2, x3,
186424f9dc8aSSieu Mun Tang 							&send_id);
186524f9dc8aSSieu Mun Tang 		SMC_RET1(handle, status);
186624f9dc8aSSieu Mun Tang 
18674837a640SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_SEND_CERTIFICATE:
1868597fff5fSGirisha Dengi 		status = intel_fcs_send_cert(smc_fid, 0, x1, x2, &send_id);
18694837a640SSieu Mun Tang 		SMC_RET1(handle, status);
18704837a640SSieu Mun Tang 
18714837a640SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_PROVISION_DATA:
18724837a640SSieu Mun Tang 		status = intel_fcs_get_provision_data(&send_id);
18734837a640SSieu Mun Tang 		SMC_RET1(handle, status);
18744837a640SSieu Mun Tang 
18757facacecSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CNTR_SET_PREAUTH:
1876597fff5fSGirisha Dengi 		status = intel_fcs_cntr_set_preauth(smc_fid, 0, x1, x2, x3,
18777facacecSSieu Mun Tang 							&mbox_error);
18787facacecSSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
18797facacecSSieu Mun Tang 
188011f4f030SSieu Mun Tang 	case INTEL_SIP_SMC_HPS_SET_BRIDGES:
188111f4f030SSieu Mun Tang 		status = intel_hps_set_bridges(x1, x2);
188211f4f030SSieu Mun Tang 		SMC_RET1(handle, status);
188311f4f030SSieu Mun Tang 
1884ad47f142SSieu Mun Tang 	case INTEL_SIP_SMC_HWMON_READTEMP:
1885ad47f142SSieu Mun Tang 		status = intel_hwmon_readtemp(x1, &retval);
1886ad47f142SSieu Mun Tang 		SMC_RET2(handle, status, retval);
1887ad47f142SSieu Mun Tang 
1888ad47f142SSieu Mun Tang 	case INTEL_SIP_SMC_HWMON_READVOLT:
1889ad47f142SSieu Mun Tang 		status = intel_hwmon_readvolt(x1, &retval);
1890ad47f142SSieu Mun Tang 		SMC_RET2(handle, status, retval);
1891ad47f142SSieu Mun Tang 
1892d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_PSGSIGMA_TEARDOWN:
1893d1740831SSieu Mun Tang 		status = intel_fcs_sigma_teardown(x1, &mbox_error);
1894d1740831SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
1895d1740831SSieu Mun Tang 
1896d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CHIP_ID:
1897d1740831SSieu Mun Tang 		status = intel_fcs_chip_id(&retval, &retval2, &mbox_error);
1898d1740831SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, retval, retval2);
1899d1740831SSieu Mun Tang 
1900d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ATTESTATION_SUBKEY:
1901d1740831SSieu Mun Tang 		status = intel_fcs_attestation_subkey(x1, x2, x3,
1902d1740831SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
1903d1740831SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
1904d1740831SSieu Mun Tang 
1905d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ATTESTATION_MEASUREMENTS:
1906d1740831SSieu Mun Tang 		status = intel_fcs_get_measurement(x1, x2, x3,
1907d1740831SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
1908d1740831SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
1909d1740831SSieu Mun Tang 
1910581182c1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_ATTESTATION_CERT:
1911597fff5fSGirisha Dengi 		status = intel_fcs_get_attestation_cert(smc_fid, 0, x1, x2,
1912581182c1SSieu Mun Tang 					(uint32_t *) &x3, &mbox_error);
1913581182c1SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x2, x3);
1914581182c1SSieu Mun Tang 
1915581182c1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CREATE_CERT_ON_RELOAD:
1916597fff5fSGirisha Dengi 		status = intel_fcs_create_cert_on_reload(smc_fid, 0, x1, &mbox_error);
1917581182c1SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
1918581182c1SSieu Mun Tang 
19196dc00c24SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_OPEN_CS_SESSION:
19206dc00c24SSieu Mun Tang 		status = intel_fcs_open_crypto_service_session(&retval, &mbox_error);
19216dc00c24SSieu Mun Tang 		SMC_RET3(handle, status, mbox_error, retval);
19226dc00c24SSieu Mun Tang 
19236dc00c24SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CLOSE_CS_SESSION:
19246dc00c24SSieu Mun Tang 		status = intel_fcs_close_crypto_service_session(x1, &mbox_error);
19256dc00c24SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
19266dc00c24SSieu Mun Tang 
1927342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_IMPORT_CS_KEY:
1928342a0618SSieu Mun Tang 		status = intel_fcs_import_crypto_service_key(x1, x2, &send_id);
1929342a0618SSieu Mun Tang 		SMC_RET1(handle, status);
1930342a0618SSieu Mun Tang 
1931342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_EXPORT_CS_KEY:
1932342a0618SSieu Mun Tang 		status = intel_fcs_export_crypto_service_key(x1, x2, x3,
1933342a0618SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
1934342a0618SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
1935342a0618SSieu Mun Tang 
1936342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_REMOVE_CS_KEY:
1937342a0618SSieu Mun Tang 		status = intel_fcs_remove_crypto_service_key(x1, x2,
1938342a0618SSieu Mun Tang 					&mbox_error);
1939342a0618SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
1940342a0618SSieu Mun Tang 
1941342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_CS_KEY_INFO:
1942342a0618SSieu Mun Tang 		status = intel_fcs_get_crypto_service_key_info(x1, x2, x3,
1943342a0618SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
1944342a0618SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
1945342a0618SSieu Mun Tang 
19467e8249a2SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_INIT:
19477e8249a2SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
19487e8249a2SSieu Mun Tang 		status = intel_fcs_get_digest_init(x1, x2, x3,
19497e8249a2SSieu Mun Tang 					x4, x5, &mbox_error);
19507e8249a2SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
19517e8249a2SSieu Mun Tang 
195270a7e6afSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_UPDATE:
195370a7e6afSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
195470a7e6afSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1955597fff5fSGirisha Dengi 		status = intel_fcs_get_digest_update_finalize(smc_fid, 0, x1, x2,
1956597fff5fSGirisha Dengi 					x3, x4, x5, (uint32_t *) &x6, false,
1957597fff5fSGirisha Dengi 					&mbox_error, 0);
195870a7e6afSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
195970a7e6afSSieu Mun Tang 
19607e8249a2SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_FINALIZE:
19617e8249a2SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
19627e8249a2SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1963597fff5fSGirisha Dengi 		status = intel_fcs_get_digest_update_finalize(smc_fid, 0, x1, x2,
1964597fff5fSGirisha Dengi 					x3, x4, x5, (uint32_t *) &x6, true,
1965597fff5fSGirisha Dengi 					&mbox_error, 0);
19667e8249a2SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
19677e8249a2SSieu Mun Tang 
19684687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_UPDATE:
19694687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
19704687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
19714687021dSSieu Mun Tang 		status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3,
19724687021dSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, false,
19734687021dSSieu Mun Tang 					&mbox_error, &send_id);
19744687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
19754687021dSSieu Mun Tang 
19764687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_FINALIZE:
19774687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
19784687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
19794687021dSSieu Mun Tang 		status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3,
19804687021dSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, true,
19814687021dSSieu Mun Tang 					&mbox_error, &send_id);
19824687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
19834687021dSSieu Mun Tang 
1984c05ea296SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_INIT:
1985c05ea296SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1986c05ea296SSieu Mun Tang 		status = intel_fcs_mac_verify_init(x1, x2, x3,
1987c05ea296SSieu Mun Tang 					x4, x5, &mbox_error);
1988c05ea296SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
1989c05ea296SSieu Mun Tang 
199070a7e6afSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_UPDATE:
199170a7e6afSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
199270a7e6afSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
199370a7e6afSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
1994597fff5fSGirisha Dengi 		status = intel_fcs_mac_verify_update_finalize(smc_fid, 0, x1, x2,
1995597fff5fSGirisha Dengi 					x3, x4, x5, (uint32_t *) &x6, x7, false,
1996597fff5fSGirisha Dengi 					&mbox_error, 0);
199770a7e6afSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
199870a7e6afSSieu Mun Tang 
1999c05ea296SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_FINALIZE:
2000c05ea296SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
2001c05ea296SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
2002c05ea296SSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
2003597fff5fSGirisha Dengi 		status = intel_fcs_mac_verify_update_finalize(smc_fid, 0, x1, x2,
2004597fff5fSGirisha Dengi 					x3, x4, x5, (uint32_t *) &x6, x7, true,
2005597fff5fSGirisha Dengi 					&mbox_error, 0);
2006c05ea296SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
2007c05ea296SSieu Mun Tang 
20084687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_UPDATE:
20094687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
20104687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
20114687021dSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
20124687021dSSieu Mun Tang 		status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3,
20134687021dSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, x7,
20144687021dSSieu Mun Tang 					false, &mbox_error, &send_id);
20154687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
20164687021dSSieu Mun Tang 
20174687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_FINALIZE:
20184687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
20194687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
20204687021dSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
20214687021dSSieu Mun Tang 		status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3,
20224687021dSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, x7,
20234687021dSSieu Mun Tang 					true, &mbox_error, &send_id);
20244687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
20254687021dSSieu Mun Tang 
202607912da1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_INIT:
202707912da1SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
202807912da1SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_init(x1, x2, x3,
202907912da1SSieu Mun Tang 					x4, x5, &mbox_error);
203007912da1SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
203107912da1SSieu Mun Tang 
20321d97dd74SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_UPDATE:
20331d97dd74SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
20341d97dd74SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
2035597fff5fSGirisha Dengi 		status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(smc_fid,
2036597fff5fSGirisha Dengi 					0, x1, x2, x3, x4, x5, (uint32_t *) &x6,
2037597fff5fSGirisha Dengi 					false, &mbox_error, 0);
20381d97dd74SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
20391d97dd74SSieu Mun Tang 
204007912da1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE:
204107912da1SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
204207912da1SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
2043597fff5fSGirisha Dengi 		status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(smc_fid,
2044597fff5fSGirisha Dengi 					0, x1, x2, x3, x4, x5, (uint32_t *) &x6,
2045597fff5fSGirisha Dengi 					true, &mbox_error, 0);
204607912da1SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
204707912da1SSieu Mun Tang 
20484687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_UPDATE:
20494687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
20504687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
20514687021dSSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1,
20524687021dSSieu Mun Tang 					x2, x3, x4, x5, (uint32_t *) &x6, false,
20534687021dSSieu Mun Tang 					&mbox_error, &send_id);
20544687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
20554687021dSSieu Mun Tang 
20564687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_FINALIZE:
20574687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
20584687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
20594687021dSSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1,
20604687021dSSieu Mun Tang 					x2, x3, x4, x5, (uint32_t *) &x6, true,
20614687021dSSieu Mun Tang 					&mbox_error, &send_id);
20624687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
20634687021dSSieu Mun Tang 
206469254105SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_INIT:
206569254105SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
206669254105SSieu Mun Tang 		status = intel_fcs_ecdsa_hash_sign_init(x1, x2, x3,
206769254105SSieu Mun Tang 					x4, x5, &mbox_error);
206869254105SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
206969254105SSieu Mun Tang 
207069254105SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_FINALIZE:
207169254105SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
207269254105SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
2073597fff5fSGirisha Dengi 		status = intel_fcs_ecdsa_hash_sign_finalize(smc_fid, 0, x1, x2,
2074597fff5fSGirisha Dengi 					x3, x4, x5, (uint32_t *) &x6,
2075597fff5fSGirisha Dengi 					&mbox_error);
207669254105SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
207769254105SSieu Mun Tang 
20787e25eb87SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_INIT:
20797e25eb87SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
20807e25eb87SSieu Mun Tang 		status = intel_fcs_ecdsa_hash_sig_verify_init(x1, x2, x3,
20817e25eb87SSieu Mun Tang 					x4, x5, &mbox_error);
20827e25eb87SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
20837e25eb87SSieu Mun Tang 
20847e25eb87SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_FINALIZE:
20857e25eb87SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
20867e25eb87SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
2087597fff5fSGirisha Dengi 		status = intel_fcs_ecdsa_hash_sig_verify_finalize(smc_fid, 0, x1,
2088597fff5fSGirisha Dengi 					x2, x3, x4, x5, (uint32_t *) &x6,
2089597fff5fSGirisha Dengi 					&mbox_error);
20907e25eb87SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
20917e25eb87SSieu Mun Tang 
209258305060SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_INIT:
209358305060SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
209458305060SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_init(x1, x2, x3,
209558305060SSieu Mun Tang 					x4, x5, &mbox_error);
209658305060SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
209758305060SSieu Mun Tang 
20981d97dd74SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_UPDATE:
20991d97dd74SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
21001d97dd74SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
21011d97dd74SSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
21021d97dd74SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(
2103597fff5fSGirisha Dengi 					smc_fid, 0, x1, x2, x3, x4, x5,
2104597fff5fSGirisha Dengi 					(uint32_t *) &x6, x7, false,
2105597fff5fSGirisha Dengi 					&mbox_error, 0);
21061d97dd74SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
21071d97dd74SSieu Mun Tang 
21084687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_UPDATE:
21094687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
21104687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
21114687021dSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
21124687021dSSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize(
21134687021dSSieu Mun Tang 					x1, x2, x3, x4, x5, (uint32_t *) &x6,
21144687021dSSieu Mun Tang 					x7, false, &mbox_error, &send_id);
21154687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
21164687021dSSieu Mun Tang 
21174687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_FINALIZE:
21184687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
21194687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
21204687021dSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
21214687021dSSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize(
21224687021dSSieu Mun Tang 					x1, x2, x3, x4, x5, (uint32_t *) &x6,
21234687021dSSieu Mun Tang 					x7, true, &mbox_error, &send_id);
21244687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
21254687021dSSieu Mun Tang 
212658305060SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE:
212758305060SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
212858305060SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
212958305060SSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
21301d97dd74SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(
2131597fff5fSGirisha Dengi 					smc_fid, 0, x1, x2, x3, x4, x5,
2132597fff5fSGirisha Dengi 					(uint32_t *) &x6, x7, true,
2133597fff5fSGirisha Dengi 					&mbox_error, 0);
213458305060SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
213507912da1SSieu Mun Tang 
2136d2fee94aSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_INIT:
2137d2fee94aSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
2138d2fee94aSSieu Mun Tang 		status = intel_fcs_ecdsa_get_pubkey_init(x1, x2, x3,
2139d2fee94aSSieu Mun Tang 					x4, x5, &mbox_error);
2140d2fee94aSSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
2141d2fee94aSSieu Mun Tang 
2142d2fee94aSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_FINALIZE:
2143597fff5fSGirisha Dengi 		status = intel_fcs_ecdsa_get_pubkey_finalize(
2144597fff5fSGirisha Dengi 				INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_FINALIZE, 0,
2145597fff5fSGirisha Dengi 				x1, x2, x3, (uint32_t *) &x4, &mbox_error);
2146d2fee94aSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
2147d2fee94aSSieu Mun Tang 
214849446866SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDH_REQUEST_INIT:
214949446866SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
215049446866SSieu Mun Tang 		status = intel_fcs_ecdh_request_init(x1, x2, x3,
215149446866SSieu Mun Tang 					x4, x5, &mbox_error);
215249446866SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
215349446866SSieu Mun Tang 
215449446866SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDH_REQUEST_FINALIZE:
215549446866SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
215649446866SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
2157597fff5fSGirisha Dengi 		status = intel_fcs_ecdh_request_finalize(smc_fid, 0, x1, x2, x3,
215849446866SSieu Mun Tang 					 x4, x5, (uint32_t *) &x6, &mbox_error);
215949446866SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
216049446866SSieu Mun Tang 
21616726390eSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_AES_CRYPT_INIT:
21626726390eSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
21636726390eSSieu Mun Tang 		status = intel_fcs_aes_crypt_init(x1, x2, x3, x4, x5,
21646726390eSSieu Mun Tang 					&mbox_error);
21656726390eSSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
21666726390eSSieu Mun Tang 
2167dcb144f1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_AES_CRYPT_UPDATE:
2168dcb144f1SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
2169dcb144f1SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
2170597fff5fSGirisha Dengi 		status = intel_fcs_aes_crypt_update_finalize(smc_fid, 0, x1, x2,
2171597fff5fSGirisha Dengi 					x3, x4, x5, x6, 0, false, &send_id, 0, 0);
2172dcb144f1SSieu Mun Tang 		SMC_RET1(handle, status);
2173dcb144f1SSieu Mun Tang 
21746726390eSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_AES_CRYPT_FINALIZE:
21756726390eSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
21766726390eSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
2177597fff5fSGirisha Dengi 		status = intel_fcs_aes_crypt_update_finalize(smc_fid, 0, x1, x2,
2178597fff5fSGirisha Dengi 					x3, x4, x5, x6, 0, true, &send_id, 0, 0);
21796726390eSSieu Mun Tang 		SMC_RET1(handle, status);
21806726390eSSieu Mun Tang 
2181ea906b9bSSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
2182ea906b9bSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_SDM_REMAPPER_CONFIG:
2183ea906b9bSSieu Mun Tang 		status = intel_smmu_hps_remapper_config(x1);
2184ea906b9bSSieu Mun Tang 		SMC_RET1(handle, status);
2185ea906b9bSSieu Mun Tang #endif
2186ea906b9bSSieu Mun Tang 
218777902fcaSSieu Mun Tang 	case INTEL_SIP_SMC_GET_ROM_PATCH_SHA384:
218877902fcaSSieu Mun Tang 		status = intel_fcs_get_rom_patch_sha384(x1, &retval64,
218977902fcaSSieu Mun Tang 							&mbox_error);
219077902fcaSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x1, retval64);
219177902fcaSSieu Mun Tang 
2192f0c40b89SSieu Mun Tang 	case INTEL_SIP_SMC_SVC_VERSION:
2193f0c40b89SSieu Mun Tang 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
2194f0c40b89SSieu Mun Tang 					SIP_SVC_VERSION_MAJOR,
2195f0c40b89SSieu Mun Tang 					SIP_SVC_VERSION_MINOR);
2196f0c40b89SSieu Mun Tang 
219791239f2cSJit Loon Lim 	case INTEL_SIP_SMC_SEU_ERR_STATUS:
219891239f2cSJit Loon Lim 		status = intel_sdm_seu_err_read(seu_respbuf,
219991239f2cSJit Loon Lim 					ARRAY_SIZE(seu_respbuf));
220091239f2cSJit Loon Lim 		if (status) {
220191239f2cSJit Loon Lim 			SMC_RET1(handle, status);
220291239f2cSJit Loon Lim 		} else {
220391239f2cSJit Loon Lim 			SMC_RET3(handle, seu_respbuf[0], seu_respbuf[1], seu_respbuf[2]);
220491239f2cSJit Loon Lim 		}
220591239f2cSJit Loon Lim 
2206fffcb25cSJit Loon Lim 	case INTEL_SIP_SMC_SAFE_INJECT_SEU_ERR:
2207fffcb25cSJit Loon Lim 		status = intel_sdm_safe_inject_seu_err((uint32_t *)&x1, (uint32_t)x2);
2208fffcb25cSJit Loon Lim 		SMC_RET1(handle, status);
2209fffcb25cSJit Loon Lim 
2210d1c58d86SGirisha Dengi 	case INTEL_SIP_SMC_ATF_BUILD_VER:
2211d1c58d86SGirisha Dengi 		SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, VERSION_MAJOR,
2212d1c58d86SGirisha Dengi 			 VERSION_MINOR, VERSION_PATCH);
2213d1c58d86SGirisha Dengi 
2214*bdcd41ddSRabara, Niravkumar L #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
2215*bdcd41ddSRabara, Niravkumar L 	case INTEL_SIP_SMC_INJECT_IO96B_ECC_ERR:
2216*bdcd41ddSRabara, Niravkumar L 		intel_inject_io96b_ecc_err((uint32_t *)&x1, (uint32_t)x2);
2217*bdcd41ddSRabara, Niravkumar L 		SMC_RET1(handle, INTEL_SIP_SMC_STATUS_OK);
2218*bdcd41ddSRabara, Niravkumar L #endif
2219*bdcd41ddSRabara, Niravkumar L 
2220c76d4239SHadi Asyrafi 	default:
2221c76d4239SHadi Asyrafi 		return socfpga_sip_handler(smc_fid, x1, x2, x3, x4,
2222c76d4239SHadi Asyrafi 			cookie, handle, flags);
2223c76d4239SHadi Asyrafi 	}
2224c76d4239SHadi Asyrafi }
2225c76d4239SHadi Asyrafi 
2226ad47f142SSieu Mun Tang uintptr_t sip_smc_handler(uint32_t smc_fid,
2227ad47f142SSieu Mun Tang 			 u_register_t x1,
2228ad47f142SSieu Mun Tang 			 u_register_t x2,
2229ad47f142SSieu Mun Tang 			 u_register_t x3,
2230ad47f142SSieu Mun Tang 			 u_register_t x4,
2231ad47f142SSieu Mun Tang 			 void *cookie,
2232ad47f142SSieu Mun Tang 			 void *handle,
2233ad47f142SSieu Mun Tang 			 u_register_t flags)
2234ad47f142SSieu Mun Tang {
2235ad47f142SSieu Mun Tang 	uint32_t cmd = smc_fid & INTEL_SIP_SMC_CMD_MASK;
2236ad47f142SSieu Mun Tang 
2237ad47f142SSieu Mun Tang 	if (cmd >= INTEL_SIP_SMC_CMD_V2_RANGE_BEGIN &&
2238ad47f142SSieu Mun Tang 	    cmd <= INTEL_SIP_SMC_CMD_V2_RANGE_END) {
2239ad47f142SSieu Mun Tang 		return sip_smc_handler_v2(smc_fid, x1, x2, x3, x4,
2240ad47f142SSieu Mun Tang 			cookie, handle, flags);
2241204d5e67SSieu Mun Tang 	}
2242204d5e67SSieu Mun Tang #if SIP_SVC_V3
2243204d5e67SSieu Mun Tang 	else if ((cmd >= INTEL_SIP_SMC_CMD_V3_RANGE_BEGIN) &&
2244204d5e67SSieu Mun Tang 		(cmd <= INTEL_SIP_SMC_CMD_V3_RANGE_END)) {
2245204d5e67SSieu Mun Tang 		uintptr_t ret = sip_smc_handler_v3(smc_fid, x1, x2, x3, x4,
2246204d5e67SSieu Mun Tang 						   cookie, handle, flags);
2247204d5e67SSieu Mun Tang 		return ret;
2248204d5e67SSieu Mun Tang 	}
2249204d5e67SSieu Mun Tang #endif
2250204d5e67SSieu Mun Tang 	else {
2251ad47f142SSieu Mun Tang 		return sip_smc_handler_v1(smc_fid, x1, x2, x3, x4,
2252ad47f142SSieu Mun Tang 			cookie, handle, flags);
2253ad47f142SSieu Mun Tang 	}
2254ad47f142SSieu Mun Tang }
2255ad47f142SSieu Mun Tang 
2256c76d4239SHadi Asyrafi DECLARE_RT_SVC(
2257c76d4239SHadi Asyrafi 	socfpga_sip_svc,
2258c76d4239SHadi Asyrafi 	OEN_SIP_START,
2259c76d4239SHadi Asyrafi 	OEN_SIP_END,
2260c76d4239SHadi Asyrafi 	SMC_TYPE_FAST,
2261c76d4239SHadi Asyrafi 	NULL,
2262c76d4239SHadi Asyrafi 	sip_smc_handler
2263c76d4239SHadi Asyrafi );
2264c76d4239SHadi Asyrafi 
2265c76d4239SHadi Asyrafi DECLARE_RT_SVC(
2266c76d4239SHadi Asyrafi 	socfpga_sip_svc_std,
2267c76d4239SHadi Asyrafi 	OEN_SIP_START,
2268c76d4239SHadi Asyrafi 	OEN_SIP_END,
2269c76d4239SHadi Asyrafi 	SMC_TYPE_YIELD,
2270c76d4239SHadi Asyrafi 	NULL,
2271c76d4239SHadi Asyrafi 	sip_smc_handler
2272c76d4239SHadi Asyrafi );
2273