1c76d4239SHadi Asyrafi /* 26197dc98SJit Loon Lim * Copyright (c) 2019-2023, ARM Limited and Contributors. All rights reserved. 38fb1b484SKah Jing Lee * Copyright (c) 2019-2023, Intel Corporation. All rights reserved. 48a0a006aSJit Loon Lim * Copyright (c) 2024-2025, Altera Corporation. All rights reserved. 5c76d4239SHadi Asyrafi * 6c76d4239SHadi Asyrafi * SPDX-License-Identifier: BSD-3-Clause 7c76d4239SHadi Asyrafi */ 8c76d4239SHadi Asyrafi 9c76d4239SHadi Asyrafi #include <assert.h> 10c76d4239SHadi Asyrafi #include <common/debug.h> 11c76d4239SHadi Asyrafi #include <common/runtime_svc.h> 1213d33d52SHadi Asyrafi #include <lib/mmio.h> 13c76d4239SHadi Asyrafi #include <tools_share/uuid.h> 14c76d4239SHadi Asyrafi 15286b96f4SSieu Mun Tang #include "socfpga_fcs.h" 16c76d4239SHadi Asyrafi #include "socfpga_mailbox.h" 176197dc98SJit Loon Lim #include "socfpga_plat_def.h" 189c8f3af5SHadi Asyrafi #include "socfpga_reset_manager.h" 19d25041bfSHadi Asyrafi #include "socfpga_sip_svc.h" 206197dc98SJit Loon Lim #include "socfpga_system_manager.h" 21c76d4239SHadi Asyrafi 22c76d4239SHadi Asyrafi /* Total buffer the driver can hold */ 23c76d4239SHadi Asyrafi #define FPGA_CONFIG_BUFFER_SIZE 4 24c76d4239SHadi Asyrafi 25673afd6fSSieu Mun Tang static config_type request_type = NO_REQUEST; 26aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static int current_block, current_buffer; 27ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi static int read_block, max_blocks; 28aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t send_id, rcv_id; 29aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t bytes_per_block, blocks_submitted; 30276a4366SSieu Mun Tang static bool bridge_disable; 31ea906b9bSSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5 32ea906b9bSSieu Mun Tang static uint32_t g_remapper_bypass; 33ea906b9bSSieu Mun Tang #endif 34c76d4239SHadi Asyrafi 35984e236eSSieu Mun Tang /* RSU static variables */ 3644eb782eSChee Hong Ang static uint32_t rsu_dcmf_ver[4] = {0}; 37984e236eSSieu Mun Tang static uint16_t rsu_dcmf_stat[4] = {0}; 38673afd6fSSieu Mun Tang static uint32_t rsu_max_retry; 39c76d4239SHadi Asyrafi 40c76d4239SHadi Asyrafi /* SiP Service UUID */ 41c76d4239SHadi Asyrafi DEFINE_SVC_UUID2(intl_svc_uid, 42c76d4239SHadi Asyrafi 0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a, 43c76d4239SHadi Asyrafi 0xfa, 0x88, 0x88, 0x17, 0x68, 0x81); 44c76d4239SHadi Asyrafi 45e5ebe87bSHadi Asyrafi static uint64_t socfpga_sip_handler(uint32_t smc_fid, 46c76d4239SHadi Asyrafi uint64_t x1, 47c76d4239SHadi Asyrafi uint64_t x2, 48c76d4239SHadi Asyrafi uint64_t x3, 49c76d4239SHadi Asyrafi uint64_t x4, 50c76d4239SHadi Asyrafi void *cookie, 51c76d4239SHadi Asyrafi void *handle, 52c76d4239SHadi Asyrafi uint64_t flags) 53c76d4239SHadi Asyrafi { 54c76d4239SHadi Asyrafi ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid); 55c76d4239SHadi Asyrafi SMC_RET1(handle, SMC_UNK); 56c76d4239SHadi Asyrafi } 57c76d4239SHadi Asyrafi 58c76d4239SHadi Asyrafi struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE]; 59c76d4239SHadi Asyrafi 607c58fd4eSHadi Asyrafi static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer) 61c76d4239SHadi Asyrafi { 62ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi uint32_t args[3]; 63c76d4239SHadi Asyrafi 64c76d4239SHadi Asyrafi while (max_blocks > 0 && buffer->size > buffer->size_written) { 65c76d4239SHadi Asyrafi args[0] = (1<<8); 66c76d4239SHadi Asyrafi args[1] = buffer->addr + buffer->size_written; 677c58fd4eSHadi Asyrafi if (buffer->size - buffer->size_written <= bytes_per_block) { 68c76d4239SHadi Asyrafi args[2] = buffer->size - buffer->size_written; 69c76d4239SHadi Asyrafi current_buffer++; 70c76d4239SHadi Asyrafi current_buffer %= FPGA_CONFIG_BUFFER_SIZE; 71581182c1SSieu Mun Tang } else { 72c76d4239SHadi Asyrafi args[2] = bytes_per_block; 73581182c1SSieu Mun Tang } 747c58fd4eSHadi Asyrafi 757c58fd4eSHadi Asyrafi buffer->size_written += args[2]; 76aad868b4SAbdul Halim, Muhammad Hadi Asyrafi mailbox_send_cmd_async(&send_id, MBOX_RECONFIG_DATA, args, 77d57318b7SAbdul Halim, Muhammad Hadi Asyrafi 3U, CMD_INDIRECT); 787c58fd4eSHadi Asyrafi 79c76d4239SHadi Asyrafi buffer->subblocks_sent++; 80c76d4239SHadi Asyrafi max_blocks--; 81c76d4239SHadi Asyrafi } 827c58fd4eSHadi Asyrafi 837c58fd4eSHadi Asyrafi return !max_blocks; 84c76d4239SHadi Asyrafi } 85c76d4239SHadi Asyrafi 86c76d4239SHadi Asyrafi static int intel_fpga_sdm_write_all(void) 87c76d4239SHadi Asyrafi { 88581182c1SSieu Mun Tang for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 897c58fd4eSHadi Asyrafi if (intel_fpga_sdm_write_buffer( 90581182c1SSieu Mun Tang &fpga_config_buffers[current_buffer])) { 917c58fd4eSHadi Asyrafi break; 92581182c1SSieu Mun Tang } 93581182c1SSieu Mun Tang } 94c76d4239SHadi Asyrafi return 0; 95c76d4239SHadi Asyrafi } 96c76d4239SHadi Asyrafi 97fcf906c9SBoon Khai Ng static uint32_t intel_mailbox_fpga_config_isdone(uint32_t *err_states) 98c76d4239SHadi Asyrafi { 99dfdd38c2SHadi Asyrafi uint32_t ret; 100dfdd38c2SHadi Asyrafi 101fcf906c9SBoon Khai Ng if (err_states == NULL) 102fcf906c9SBoon Khai Ng return INTEL_SIP_SMC_STATUS_REJECTED; 103fcf906c9SBoon Khai Ng 104673afd6fSSieu Mun Tang switch (request_type) { 105673afd6fSSieu Mun Tang case RECONFIGURATION: 106673afd6fSSieu Mun Tang ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS, 107fcf906c9SBoon Khai Ng true, err_states); 108673afd6fSSieu Mun Tang break; 109673afd6fSSieu Mun Tang case BITSTREAM_AUTH: 110673afd6fSSieu Mun Tang ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS, 111fcf906c9SBoon Khai Ng false, err_states); 112673afd6fSSieu Mun Tang break; 113673afd6fSSieu Mun Tang default: 114673afd6fSSieu Mun Tang ret = intel_mailbox_get_config_status(MBOX_CONFIG_STATUS, 115fcf906c9SBoon Khai Ng false, err_states); 116673afd6fSSieu Mun Tang break; 11752cf9c2cSKris Chaplin } 1187c58fd4eSHadi Asyrafi 119e40910e2SAbdul Halim, Muhammad Hadi Asyrafi if (ret != 0U) { 12052cf9c2cSKris Chaplin if (ret == MBOX_CFGSTAT_STATE_CONFIG) { 1217c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_BUSY; 12252cf9c2cSKris Chaplin } else { 123673afd6fSSieu Mun Tang request_type = NO_REQUEST; 1247c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 1257c58fd4eSHadi Asyrafi } 12652cf9c2cSKris Chaplin } 1277c58fd4eSHadi Asyrafi 128673afd6fSSieu Mun Tang if (bridge_disable != 0U) { 12911f4f030SSieu Mun Tang socfpga_bridges_enable(~0); /* Enable bridge */ 130276a4366SSieu Mun Tang bridge_disable = false; 1319c8f3af5SHadi Asyrafi } 132673afd6fSSieu Mun Tang request_type = NO_REQUEST; 1339c8f3af5SHadi Asyrafi 1347c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 135c76d4239SHadi Asyrafi } 136c76d4239SHadi Asyrafi 137c76d4239SHadi Asyrafi static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed) 138c76d4239SHadi Asyrafi { 139c76d4239SHadi Asyrafi int i; 140c76d4239SHadi Asyrafi 141c76d4239SHadi Asyrafi for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 142c76d4239SHadi Asyrafi if (fpga_config_buffers[i].block_number == current_block) { 143c76d4239SHadi Asyrafi fpga_config_buffers[i].subblocks_sent--; 144c76d4239SHadi Asyrafi if (fpga_config_buffers[i].subblocks_sent == 0 145c76d4239SHadi Asyrafi && fpga_config_buffers[i].size <= 146c76d4239SHadi Asyrafi fpga_config_buffers[i].size_written) { 147c76d4239SHadi Asyrafi fpga_config_buffers[i].write_requested = 0; 148c76d4239SHadi Asyrafi current_block++; 149c76d4239SHadi Asyrafi *buffer_addr_completed = 150c76d4239SHadi Asyrafi fpga_config_buffers[i].addr; 151c76d4239SHadi Asyrafi return 0; 152c76d4239SHadi Asyrafi } 153c76d4239SHadi Asyrafi } 154c76d4239SHadi Asyrafi } 155c76d4239SHadi Asyrafi 156c76d4239SHadi Asyrafi return -1; 157c76d4239SHadi Asyrafi } 158c76d4239SHadi Asyrafi 159e5ebe87bSHadi Asyrafi static int intel_fpga_config_completed_write(uint32_t *completed_addr, 160aad868b4SAbdul Halim, Muhammad Hadi Asyrafi uint32_t *count, uint32_t *job_id) 161c76d4239SHadi Asyrafi { 162c76d4239SHadi Asyrafi uint32_t resp[5]; 163a250c04bSSieu Mun Tang unsigned int resp_len = ARRAY_SIZE(resp); 164a250c04bSSieu Mun Tang int status = INTEL_SIP_SMC_STATUS_OK; 165c76d4239SHadi Asyrafi int all_completed = 1; 166a250c04bSSieu Mun Tang *count = 0; 167c76d4239SHadi Asyrafi 168cefb37ebSTien Hock, Loh while (*count < 3) { 169c76d4239SHadi Asyrafi 170a250c04bSSieu Mun Tang status = mailbox_read_response(job_id, 171a250c04bSSieu Mun Tang resp, &resp_len); 172c76d4239SHadi Asyrafi 173286b96f4SSieu Mun Tang if (status < 0) { 174cefb37ebSTien Hock, Loh break; 175286b96f4SSieu Mun Tang } 176c76d4239SHadi Asyrafi 177c76d4239SHadi Asyrafi max_blocks++; 178cefb37ebSTien Hock, Loh 179c76d4239SHadi Asyrafi if (mark_last_buffer_xfer_completed( 180286b96f4SSieu Mun Tang &completed_addr[*count]) == 0) { 181c76d4239SHadi Asyrafi *count = *count + 1; 182286b96f4SSieu Mun Tang } else { 183c76d4239SHadi Asyrafi break; 184c76d4239SHadi Asyrafi } 185286b96f4SSieu Mun Tang } 186c76d4239SHadi Asyrafi 187c76d4239SHadi Asyrafi if (*count <= 0) { 188286b96f4SSieu Mun Tang if (status != MBOX_NO_RESPONSE && 189286b96f4SSieu Mun Tang status != MBOX_TIMEOUT && resp_len != 0) { 190cefb37ebSTien Hock, Loh mailbox_clear_response(); 191673afd6fSSieu Mun Tang request_type = NO_REQUEST; 192c76d4239SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 193c76d4239SHadi Asyrafi } 194c76d4239SHadi Asyrafi 195c76d4239SHadi Asyrafi *count = 0; 196c76d4239SHadi Asyrafi } 197c76d4239SHadi Asyrafi 198c76d4239SHadi Asyrafi intel_fpga_sdm_write_all(); 199c76d4239SHadi Asyrafi 200581182c1SSieu Mun Tang if (*count > 0) { 201c76d4239SHadi Asyrafi status = INTEL_SIP_SMC_STATUS_OK; 202581182c1SSieu Mun Tang } else if (*count == 0) { 203c76d4239SHadi Asyrafi status = INTEL_SIP_SMC_STATUS_BUSY; 204581182c1SSieu Mun Tang } 205c76d4239SHadi Asyrafi 206c76d4239SHadi Asyrafi for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 207c76d4239SHadi Asyrafi if (fpga_config_buffers[i].write_requested != 0) { 208c76d4239SHadi Asyrafi all_completed = 0; 209c76d4239SHadi Asyrafi break; 210c76d4239SHadi Asyrafi } 211c76d4239SHadi Asyrafi } 212c76d4239SHadi Asyrafi 213581182c1SSieu Mun Tang if (all_completed == 1) { 214c76d4239SHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 215581182c1SSieu Mun Tang } 216c76d4239SHadi Asyrafi 217c76d4239SHadi Asyrafi return status; 218c76d4239SHadi Asyrafi } 219c76d4239SHadi Asyrafi 220276a4366SSieu Mun Tang static int intel_fpga_config_start(uint32_t flag) 221c76d4239SHadi Asyrafi { 222a250c04bSSieu Mun Tang uint32_t argument = 0x1; 223c76d4239SHadi Asyrafi uint32_t response[3]; 224c76d4239SHadi Asyrafi int status = 0; 225a250c04bSSieu Mun Tang unsigned int size = 0; 226a250c04bSSieu Mun Tang unsigned int resp_len = ARRAY_SIZE(response); 227c76d4239SHadi Asyrafi 2286ce576c6SSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5 2296ce576c6SSieu Mun Tang /* 2306ce576c6SSieu Mun Tang * To trigger isolation 2316ce576c6SSieu Mun Tang * FPGA configuration complete signal should be de-asserted 2326ce576c6SSieu Mun Tang */ 2336ce576c6SSieu Mun Tang INFO("SOCFPGA: Request SDM to trigger isolation\n"); 2346ce576c6SSieu Mun Tang status = mailbox_send_fpga_config_comp(); 2356ce576c6SSieu Mun Tang 2366ce576c6SSieu Mun Tang if (status < 0) { 2376ce576c6SSieu Mun Tang INFO("SOCFPGA: Isolation for FPGA configuration complete is not executed\n"); 2386ce576c6SSieu Mun Tang } 2396ce576c6SSieu Mun Tang #endif 2406ce576c6SSieu Mun Tang 241673afd6fSSieu Mun Tang request_type = RECONFIGURATION; 242673afd6fSSieu Mun Tang 243276a4366SSieu Mun Tang if (!CONFIG_TEST_FLAG(flag, PARTIAL_CONFIG)) { 244276a4366SSieu Mun Tang bridge_disable = true; 245276a4366SSieu Mun Tang } 246276a4366SSieu Mun Tang 247276a4366SSieu Mun Tang if (CONFIG_TEST_FLAG(flag, AUTHENTICATION)) { 248276a4366SSieu Mun Tang size = 1; 249276a4366SSieu Mun Tang bridge_disable = false; 250673afd6fSSieu Mun Tang request_type = BITSTREAM_AUTH; 251ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi } 2529c8f3af5SHadi Asyrafi 253b727664eSSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5 254b727664eSSieu Mun Tang intel_smmu_hps_remapper_init(0U); 255b727664eSSieu Mun Tang #endif 256b727664eSSieu Mun Tang 257cefb37ebSTien Hock, Loh mailbox_clear_response(); 258cefb37ebSTien Hock, Loh 259a250c04bSSieu Mun Tang mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_CANCEL, NULL, 0U, 260a250c04bSSieu Mun Tang CMD_CASUAL, NULL, NULL); 261cefb37ebSTien Hock, Loh 262a250c04bSSieu Mun Tang status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_RECONFIG, &argument, size, 263a250c04bSSieu Mun Tang CMD_CASUAL, response, &resp_len); 264c76d4239SHadi Asyrafi 265e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi if (status < 0) { 266276a4366SSieu Mun Tang bridge_disable = false; 267673afd6fSSieu Mun Tang request_type = NO_REQUEST; 268e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 269e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi } 270c76d4239SHadi Asyrafi 271c76d4239SHadi Asyrafi max_blocks = response[0]; 272c76d4239SHadi Asyrafi bytes_per_block = response[1]; 273c76d4239SHadi Asyrafi 274c76d4239SHadi Asyrafi for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 275c76d4239SHadi Asyrafi fpga_config_buffers[i].size = 0; 276c76d4239SHadi Asyrafi fpga_config_buffers[i].size_written = 0; 277c76d4239SHadi Asyrafi fpga_config_buffers[i].addr = 0; 278c76d4239SHadi Asyrafi fpga_config_buffers[i].write_requested = 0; 279c76d4239SHadi Asyrafi fpga_config_buffers[i].block_number = 0; 280c76d4239SHadi Asyrafi fpga_config_buffers[i].subblocks_sent = 0; 281c76d4239SHadi Asyrafi } 282c76d4239SHadi Asyrafi 283c76d4239SHadi Asyrafi blocks_submitted = 0; 284c76d4239SHadi Asyrafi current_block = 0; 285cefb37ebSTien Hock, Loh read_block = 0; 286c76d4239SHadi Asyrafi current_buffer = 0; 287c76d4239SHadi Asyrafi 288276a4366SSieu Mun Tang /* Disable bridge on full reconfiguration */ 289276a4366SSieu Mun Tang if (bridge_disable) { 29011f4f030SSieu Mun Tang socfpga_bridges_disable(~0); 2919c8f3af5SHadi Asyrafi } 2929c8f3af5SHadi Asyrafi 293e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 294c76d4239SHadi Asyrafi } 295c76d4239SHadi Asyrafi 2967c58fd4eSHadi Asyrafi static bool is_fpga_config_buffer_full(void) 2977c58fd4eSHadi Asyrafi { 298581182c1SSieu Mun Tang for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 299581182c1SSieu Mun Tang if (!fpga_config_buffers[i].write_requested) { 3007c58fd4eSHadi Asyrafi return false; 301581182c1SSieu Mun Tang } 302581182c1SSieu Mun Tang } 3037c58fd4eSHadi Asyrafi return true; 3047c58fd4eSHadi Asyrafi } 3057c58fd4eSHadi Asyrafi 306aad868b4SAbdul Halim, Muhammad Hadi Asyrafi bool is_address_in_ddr_range(uint64_t addr, uint64_t size) 3077c58fd4eSHadi Asyrafi { 308f4aaa9fdSSieu Mun Tang uint128_t dram_max_sz = (uint128_t)DRAM_BASE + (uint128_t)DRAM_SIZE; 309f4aaa9fdSSieu Mun Tang uint128_t dram_region_end = (uint128_t)addr + (uint128_t)size; 310f4aaa9fdSSieu Mun Tang 31112d71ac6SAbdul Halim, Muhammad Hadi Asyrafi if (!addr && !size) { 31212d71ac6SAbdul Halim, Muhammad Hadi Asyrafi return true; 31312d71ac6SAbdul Halim, Muhammad Hadi Asyrafi } 314581182c1SSieu Mun Tang if (size > (UINT64_MAX - addr)) { 3157c58fd4eSHadi Asyrafi return false; 316581182c1SSieu Mun Tang } 317581182c1SSieu Mun Tang if (addr < BL31_LIMIT) { 3181a87db5dSAbdul Halim, Muhammad Hadi Asyrafi return false; 319581182c1SSieu Mun Tang } 320f4aaa9fdSSieu Mun Tang if (dram_region_end > dram_max_sz) { 3211a87db5dSAbdul Halim, Muhammad Hadi Asyrafi return false; 322581182c1SSieu Mun Tang } 3231a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 3241a87db5dSAbdul Halim, Muhammad Hadi Asyrafi return true; 3257c58fd4eSHadi Asyrafi } 326c76d4239SHadi Asyrafi 327e5ebe87bSHadi Asyrafi static uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size) 328c76d4239SHadi Asyrafi { 3297c58fd4eSHadi Asyrafi int i; 330c76d4239SHadi Asyrafi 3317c58fd4eSHadi Asyrafi intel_fpga_sdm_write_all(); 332c76d4239SHadi Asyrafi 3331a87db5dSAbdul Halim, Muhammad Hadi Asyrafi if (!is_address_in_ddr_range(mem, size) || 334ef51b097SAbdul Halim, Muhammad Hadi Asyrafi is_fpga_config_buffer_full()) { 3357c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_REJECTED; 336ef51b097SAbdul Halim, Muhammad Hadi Asyrafi } 337c76d4239SHadi Asyrafi 338b727664eSSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5 339b727664eSSieu Mun Tang intel_smmu_hps_remapper_init(&mem); 340b727664eSSieu Mun Tang #endif 341b727664eSSieu Mun Tang 342c76d4239SHadi Asyrafi for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 3437c58fd4eSHadi Asyrafi int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE; 3447c58fd4eSHadi Asyrafi 3457c58fd4eSHadi Asyrafi if (!fpga_config_buffers[j].write_requested) { 3467c58fd4eSHadi Asyrafi fpga_config_buffers[j].addr = mem; 3477c58fd4eSHadi Asyrafi fpga_config_buffers[j].size = size; 3487c58fd4eSHadi Asyrafi fpga_config_buffers[j].size_written = 0; 3497c58fd4eSHadi Asyrafi fpga_config_buffers[j].write_requested = 1; 3507c58fd4eSHadi Asyrafi fpga_config_buffers[j].block_number = 351c76d4239SHadi Asyrafi blocks_submitted++; 3527c58fd4eSHadi Asyrafi fpga_config_buffers[j].subblocks_sent = 0; 353c76d4239SHadi Asyrafi break; 354c76d4239SHadi Asyrafi } 355c76d4239SHadi Asyrafi } 356c76d4239SHadi Asyrafi 357ef51b097SAbdul Halim, Muhammad Hadi Asyrafi if (is_fpga_config_buffer_full()) { 3587c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_BUSY; 359ef51b097SAbdul Halim, Muhammad Hadi Asyrafi } 360c76d4239SHadi Asyrafi 3617c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 362c76d4239SHadi Asyrafi } 363c76d4239SHadi Asyrafi 36413d33d52SHadi Asyrafi static int is_out_of_sec_range(uint64_t reg_addr) 36513d33d52SHadi Asyrafi { 3667e954dfcSSiew Chin Lim #if DEBUG 3677e954dfcSSiew Chin Lim return 0; 3687e954dfcSSiew Chin Lim #endif 3697e954dfcSSiew Chin Lim 3708e59b9f4SJit Loon Lim #if PLATFORM_MODEL != PLAT_SOCFPGA_AGILEX5 37113d33d52SHadi Asyrafi switch (reg_addr) { 37213d33d52SHadi Asyrafi case(0xF8011100): /* ECCCTRL1 */ 37313d33d52SHadi Asyrafi case(0xF8011104): /* ECCCTRL2 */ 37413d33d52SHadi Asyrafi case(0xF8011110): /* ERRINTEN */ 37513d33d52SHadi Asyrafi case(0xF8011114): /* ERRINTENS */ 37613d33d52SHadi Asyrafi case(0xF8011118): /* ERRINTENR */ 37713d33d52SHadi Asyrafi case(0xF801111C): /* INTMODE */ 37813d33d52SHadi Asyrafi case(0xF8011120): /* INTSTAT */ 37913d33d52SHadi Asyrafi case(0xF8011124): /* DIAGINTTEST */ 38013d33d52SHadi Asyrafi case(0xF801112C): /* DERRADDRA */ 3814687021dSSieu Mun Tang case(0xFA000000): /* SMMU SCR0 */ 3824687021dSSieu Mun Tang case(0xFA000004): /* SMMU SCR1 */ 3834687021dSSieu Mun Tang case(0xFA000400): /* SMMU NSCR0 */ 3844687021dSSieu Mun Tang case(0xFA004000): /* SMMU SSD0_REG */ 3854687021dSSieu Mun Tang case(0xFA000820): /* SMMU SMR8 */ 3864687021dSSieu Mun Tang case(0xFA000c20): /* SMMU SCR8 */ 3874687021dSSieu Mun Tang case(0xFA028000): /* SMMU CB8_SCTRL */ 3884687021dSSieu Mun Tang case(0xFA001020): /* SMMU CBAR8 */ 3894687021dSSieu Mun Tang case(0xFA028030): /* SMMU TCR_LPAE */ 3904687021dSSieu Mun Tang case(0xFA028020): /* SMMU CB8_TTBR0_LOW */ 3914687021dSSieu Mun Tang case(0xFA028024): /* SMMU CB8_PRRR_HIGH */ 3924687021dSSieu Mun Tang case(0xFA028038): /* SMMU CB8_PRRR_MIR0 */ 3934687021dSSieu Mun Tang case(0xFA02803C): /* SMMU CB8_PRRR_MIR1 */ 3944687021dSSieu Mun Tang case(0xFA028010): /* SMMU_CB8)TCR2 */ 3954687021dSSieu Mun Tang case(0xFFD080A4): /* SDM SMMU STREAM ID REG */ 3964687021dSSieu Mun Tang case(0xFA001820): /* SMMU_CBA2R8 */ 3974687021dSSieu Mun Tang case(0xFA000074): /* SMMU_STLBGSTATUS */ 3984687021dSSieu Mun Tang case(0xFA0287F4): /* SMMU_CB8_TLBSTATUS */ 3994687021dSSieu Mun Tang case(0xFA000060): /* SMMU_STLBIALL */ 4004687021dSSieu Mun Tang case(0xFA000070): /* SMMU_STLBGSYNC */ 4014687021dSSieu Mun Tang case(0xFA028618): /* CB8_TLBALL */ 4024687021dSSieu Mun Tang case(0xFA0287F0): /* CB8_TLBSYNC */ 40313d33d52SHadi Asyrafi case(0xFFD12028): /* SDMMCGRP_CTRL */ 40413d33d52SHadi Asyrafi case(0xFFD12044): /* EMAC0 */ 40513d33d52SHadi Asyrafi case(0xFFD12048): /* EMAC1 */ 40613d33d52SHadi Asyrafi case(0xFFD1204C): /* EMAC2 */ 40713d33d52SHadi Asyrafi case(0xFFD12090): /* ECC_INT_MASK_VALUE */ 40813d33d52SHadi Asyrafi case(0xFFD12094): /* ECC_INT_MASK_SET */ 40913d33d52SHadi Asyrafi case(0xFFD12098): /* ECC_INT_MASK_CLEAR */ 41013d33d52SHadi Asyrafi case(0xFFD1209C): /* ECC_INTSTATUS_SERR */ 41113d33d52SHadi Asyrafi case(0xFFD120A0): /* ECC_INTSTATUS_DERR */ 41213d33d52SHadi Asyrafi case(0xFFD120C0): /* NOC_TIMEOUT */ 41313d33d52SHadi Asyrafi case(0xFFD120C4): /* NOC_IDLEREQ_SET */ 41413d33d52SHadi Asyrafi case(0xFFD120C8): /* NOC_IDLEREQ_CLR */ 41513d33d52SHadi Asyrafi case(0xFFD120D0): /* NOC_IDLEACK */ 41613d33d52SHadi Asyrafi case(0xFFD120D4): /* NOC_IDLESTATUS */ 41713d33d52SHadi Asyrafi case(0xFFD12200): /* BOOT_SCRATCH_COLD0 */ 41813d33d52SHadi Asyrafi case(0xFFD12204): /* BOOT_SCRATCH_COLD1 */ 41913d33d52SHadi Asyrafi case(0xFFD12220): /* BOOT_SCRATCH_COLD8 */ 42013d33d52SHadi Asyrafi case(0xFFD12224): /* BOOT_SCRATCH_COLD9 */ 42113d33d52SHadi Asyrafi return 0; 4228e59b9f4SJit Loon Lim #else 4238e59b9f4SJit Loon Lim switch (reg_addr) { 42413d33d52SHadi Asyrafi 4258e59b9f4SJit Loon Lim case(0xF8011104): /* ECCCTRL2 */ 4268e59b9f4SJit Loon Lim case(0xFFD12028): /* SDMMCGRP_CTRL */ 4278e59b9f4SJit Loon Lim case(0xFFD120C4): /* NOC_IDLEREQ_SET */ 4288e59b9f4SJit Loon Lim case(0xFFD120C8): /* NOC_IDLEREQ_CLR */ 4298e59b9f4SJit Loon Lim case(0xFFD120D0): /* NOC_IDLEACK */ 4308e59b9f4SJit Loon Lim 4318e59b9f4SJit Loon Lim 4328e59b9f4SJit Loon Lim case(SOCFPGA_MEMCTRL(ECCCTRL1)): /* ECCCTRL1 */ 4338e59b9f4SJit Loon Lim case(SOCFPGA_MEMCTRL(ERRINTEN)): /* ERRINTEN */ 4348e59b9f4SJit Loon Lim case(SOCFPGA_MEMCTRL(ERRINTENS)): /* ERRINTENS */ 4358e59b9f4SJit Loon Lim case(SOCFPGA_MEMCTRL(ERRINTENR)): /* ERRINTENR */ 4368e59b9f4SJit Loon Lim case(SOCFPGA_MEMCTRL(INTMODE)): /* INTMODE */ 4378e59b9f4SJit Loon Lim case(SOCFPGA_MEMCTRL(INTSTAT)): /* INTSTAT */ 4388e59b9f4SJit Loon Lim case(SOCFPGA_MEMCTRL(DIAGINTTEST)): /* DIAGINTTEST */ 4398e59b9f4SJit Loon Lim case(SOCFPGA_MEMCTRL(DERRADDRA)): /* DERRADDRA */ 4408e59b9f4SJit Loon Lim 44146839460SJit Loon Lim case(SOCFPGA_ECC_QSPI(INITSTAT)): /* ECC_QSPI_INITSTAT */ 4428e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(EMAC_0)): /* EMAC0 */ 4438e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(EMAC_1)): /* EMAC1 */ 4448e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(EMAC_2)): /* EMAC2 */ 4458e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(ECC_INTMASK_VALUE)): /* ECC_INT_MASK_VALUE */ 4468e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(ECC_INTMASK_SET)): /* ECC_INT_MASK_SET */ 4478e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(ECC_INTMASK_CLR)): /* ECC_INT_MASK_CLEAR */ 4488e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(ECC_INTMASK_SERR)): /* ECC_INTSTATUS_SERR */ 4498e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(ECC_INTMASK_DERR)): /* ECC_INTSTATUS_DERR */ 4508e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(NOC_TIMEOUT)): /* NOC_TIMEOUT */ 4518e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(NOC_IDLESTATUS)): /* NOC_IDLESTATUS */ 4528e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_0)): /* BOOT_SCRATCH_COLD0 */ 4538e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_1)): /* BOOT_SCRATCH_COLD1 */ 4548e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_8)): /* BOOT_SCRATCH_COLD8 */ 4558e59b9f4SJit Loon Lim case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_9)): /* BOOT_SCRATCH_COLD9 */ 4568e59b9f4SJit Loon Lim #endif 4574d122e5fSJit Loon Lim case(SOCFPGA_ECC_QSPI(CTRL)): /* ECC_QSPI_CTRL */ 4584d122e5fSJit Loon Lim case(SOCFPGA_ECC_QSPI(ERRINTEN)): /* ECC_QSPI_ERRINTEN */ 4594d122e5fSJit Loon Lim case(SOCFPGA_ECC_QSPI(ERRINTENS)): /* ECC_QSPI_ERRINTENS */ 4604d122e5fSJit Loon Lim case(SOCFPGA_ECC_QSPI(ERRINTENR)): /* ECC_QSPI_ERRINTENR */ 4614d122e5fSJit Loon Lim case(SOCFPGA_ECC_QSPI(INTMODE)): /* ECC_QSPI_INTMODE */ 4624d122e5fSJit Loon Lim case(SOCFPGA_ECC_QSPI(ECC_ACCCTRL)): /* ECC_QSPI_ECC_ACCCTRL */ 4634d122e5fSJit Loon Lim case(SOCFPGA_ECC_QSPI(ECC_STARTACC)): /* ECC_QSPI_ECC_STARTACC */ 4644d122e5fSJit Loon Lim case(SOCFPGA_ECC_QSPI(ECC_WDCTRL)): /* ECC_QSPI_ECC_WDCTRL */ 4654d122e5fSJit Loon Lim case(SOCFPGA_ECC_QSPI(INTSTAT)): /* ECC_QSPI_INTSTAT */ 4664d122e5fSJit Loon Lim case(SOCFPGA_ECC_QSPI(INTTEST)): /* ECC_QSPI_INTMODE */ 46713d33d52SHadi Asyrafi return 0; 468d6ae69c8SSieu Mun Tang 46913d33d52SHadi Asyrafi default: 47013d33d52SHadi Asyrafi break; 47113d33d52SHadi Asyrafi } 47213d33d52SHadi Asyrafi 47313d33d52SHadi Asyrafi return -1; 47413d33d52SHadi Asyrafi } 47513d33d52SHadi Asyrafi 47613d33d52SHadi Asyrafi /* Secure register access */ 47713d33d52SHadi Asyrafi uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval) 47813d33d52SHadi Asyrafi { 47913d33d52SHadi Asyrafi if (is_out_of_sec_range(reg_addr)) { 48013d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 48113d33d52SHadi Asyrafi } 48213d33d52SHadi Asyrafi 48313d33d52SHadi Asyrafi *retval = mmio_read_32(reg_addr); 48413d33d52SHadi Asyrafi 48513d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 48613d33d52SHadi Asyrafi } 48713d33d52SHadi Asyrafi 48813d33d52SHadi Asyrafi uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val, 48913d33d52SHadi Asyrafi uint32_t *retval) 49013d33d52SHadi Asyrafi { 49113d33d52SHadi Asyrafi if (is_out_of_sec_range(reg_addr)) { 49213d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 49313d33d52SHadi Asyrafi } 49413d33d52SHadi Asyrafi 4954d122e5fSJit Loon Lim switch (reg_addr) { 4964d122e5fSJit Loon Lim case(SOCFPGA_ECC_QSPI(INTSTAT)): /* ECC_QSPI_INTSTAT */ 4974d122e5fSJit Loon Lim case(SOCFPGA_ECC_QSPI(INTTEST)): /* ECC_QSPI_INTMODE */ 4984d122e5fSJit Loon Lim mmio_write_16(reg_addr, val); 4994d122e5fSJit Loon Lim break; 5004d122e5fSJit Loon Lim default: 50113d33d52SHadi Asyrafi mmio_write_32(reg_addr, val); 5024d122e5fSJit Loon Lim break; 5034d122e5fSJit Loon Lim } 50413d33d52SHadi Asyrafi 50513d33d52SHadi Asyrafi return intel_secure_reg_read(reg_addr, retval); 50613d33d52SHadi Asyrafi } 50713d33d52SHadi Asyrafi 50813d33d52SHadi Asyrafi uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask, 50913d33d52SHadi Asyrafi uint32_t val, uint32_t *retval) 51013d33d52SHadi Asyrafi { 51113d33d52SHadi Asyrafi if (!intel_secure_reg_read(reg_addr, retval)) { 51213d33d52SHadi Asyrafi *retval &= ~mask; 513c9c07099SSiew Chin Lim *retval |= val & mask; 51413d33d52SHadi Asyrafi return intel_secure_reg_write(reg_addr, *retval, retval); 51513d33d52SHadi Asyrafi } 51613d33d52SHadi Asyrafi 51713d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 51813d33d52SHadi Asyrafi } 51913d33d52SHadi Asyrafi 520e1f97d9cSHadi Asyrafi /* Intel Remote System Update (RSU) services */ 521e1f97d9cSHadi Asyrafi uint64_t intel_rsu_update_address; 522e1f97d9cSHadi Asyrafi 523d57318b7SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_status(uint64_t *respbuf, unsigned int respbuf_sz) 524e1f97d9cSHadi Asyrafi { 525581182c1SSieu Mun Tang if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) { 526960896ebSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_RSU_ERROR; 527581182c1SSieu Mun Tang } 528e1f97d9cSHadi Asyrafi 529e1f97d9cSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 530e1f97d9cSHadi Asyrafi } 531e1f97d9cSHadi Asyrafi 5328fb1b484SKah Jing Lee static uint32_t intel_rsu_get_device_info(uint32_t *respbuf, 5338fb1b484SKah Jing Lee unsigned int respbuf_sz) 5348fb1b484SKah Jing Lee { 5358fb1b484SKah Jing Lee if (mailbox_rsu_get_device_info((uint32_t *)respbuf, respbuf_sz) < 0) { 5368fb1b484SKah Jing Lee return INTEL_SIP_SMC_RSU_ERROR; 5378fb1b484SKah Jing Lee } 5388fb1b484SKah Jing Lee 5398fb1b484SKah Jing Lee return INTEL_SIP_SMC_STATUS_OK; 5408fb1b484SKah Jing Lee } 5418fb1b484SKah Jing Lee 542e3c3a48cSMahesh Rao uint32_t intel_rsu_update(uint64_t update_address) 543e1f97d9cSHadi Asyrafi { 544c418064eSJit Loon Lim if (update_address > SIZE_MAX) { 545c418064eSJit Loon Lim return INTEL_SIP_SMC_STATUS_REJECTED; 546c418064eSJit Loon Lim } 547c418064eSJit Loon Lim 548e1f97d9cSHadi Asyrafi intel_rsu_update_address = update_address; 549e1f97d9cSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 550e1f97d9cSHadi Asyrafi } 551e1f97d9cSHadi Asyrafi 552ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_notify(uint32_t execution_stage) 553e1f97d9cSHadi Asyrafi { 554581182c1SSieu Mun Tang if (mailbox_hps_stage_notify(execution_stage) < 0) { 555960896ebSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_RSU_ERROR; 556581182c1SSieu Mun Tang } 557e1f97d9cSHadi Asyrafi 558e1f97d9cSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 559e1f97d9cSHadi Asyrafi } 560e1f97d9cSHadi Asyrafi 561e1f97d9cSHadi Asyrafi static uint32_t intel_rsu_retry_counter(uint32_t *respbuf, uint32_t respbuf_sz, 562e1f97d9cSHadi Asyrafi uint32_t *ret_stat) 563e1f97d9cSHadi Asyrafi { 564581182c1SSieu Mun Tang if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) { 565960896ebSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_RSU_ERROR; 566581182c1SSieu Mun Tang } 567e1f97d9cSHadi Asyrafi 568e1f97d9cSHadi Asyrafi *ret_stat = respbuf[8]; 569e1f97d9cSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 570e1f97d9cSHadi Asyrafi } 571e1f97d9cSHadi Asyrafi 57244eb782eSChee Hong Ang static uint32_t intel_rsu_copy_dcmf_version(uint64_t dcmf_ver_1_0, 57344eb782eSChee Hong Ang uint64_t dcmf_ver_3_2) 57444eb782eSChee Hong Ang { 57544eb782eSChee Hong Ang rsu_dcmf_ver[0] = dcmf_ver_1_0; 57644eb782eSChee Hong Ang rsu_dcmf_ver[1] = dcmf_ver_1_0 >> 32; 57744eb782eSChee Hong Ang rsu_dcmf_ver[2] = dcmf_ver_3_2; 57844eb782eSChee Hong Ang rsu_dcmf_ver[3] = dcmf_ver_3_2 >> 32; 57944eb782eSChee Hong Ang 58044eb782eSChee Hong Ang return INTEL_SIP_SMC_STATUS_OK; 58144eb782eSChee Hong Ang } 58244eb782eSChee Hong Ang 583984e236eSSieu Mun Tang static uint32_t intel_rsu_copy_dcmf_status(uint64_t dcmf_stat) 584984e236eSSieu Mun Tang { 585984e236eSSieu Mun Tang rsu_dcmf_stat[0] = 0xFFFF & (dcmf_stat >> (0 * 16)); 586984e236eSSieu Mun Tang rsu_dcmf_stat[1] = 0xFFFF & (dcmf_stat >> (1 * 16)); 587984e236eSSieu Mun Tang rsu_dcmf_stat[2] = 0xFFFF & (dcmf_stat >> (2 * 16)); 588984e236eSSieu Mun Tang rsu_dcmf_stat[3] = 0xFFFF & (dcmf_stat >> (3 * 16)); 589984e236eSSieu Mun Tang 590984e236eSSieu Mun Tang return INTEL_SIP_SMC_STATUS_OK; 591984e236eSSieu Mun Tang } 592984e236eSSieu Mun Tang 59352cf9c2cSKris Chaplin /* Intel HWMON services */ 59452cf9c2cSKris Chaplin static uint32_t intel_hwmon_readtemp(uint32_t chan, uint32_t *retval) 59552cf9c2cSKris Chaplin { 59652cf9c2cSKris Chaplin if (mailbox_hwmon_readtemp(chan, retval) < 0) { 59752cf9c2cSKris Chaplin return INTEL_SIP_SMC_STATUS_ERROR; 59852cf9c2cSKris Chaplin } 59952cf9c2cSKris Chaplin 60052cf9c2cSKris Chaplin return INTEL_SIP_SMC_STATUS_OK; 60152cf9c2cSKris Chaplin } 60252cf9c2cSKris Chaplin 60352cf9c2cSKris Chaplin static uint32_t intel_hwmon_readvolt(uint32_t chan, uint32_t *retval) 60452cf9c2cSKris Chaplin { 60552cf9c2cSKris Chaplin if (mailbox_hwmon_readvolt(chan, retval) < 0) { 60652cf9c2cSKris Chaplin return INTEL_SIP_SMC_STATUS_ERROR; 60752cf9c2cSKris Chaplin } 60852cf9c2cSKris Chaplin 60952cf9c2cSKris Chaplin return INTEL_SIP_SMC_STATUS_OK; 61052cf9c2cSKris Chaplin } 61152cf9c2cSKris Chaplin 6120c5d62adSHadi Asyrafi /* Mailbox services */ 613c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_smc_fw_version(uint32_t *fw_version) 614c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi { 615c026dfe3SSieu Mun Tang int status; 616c026dfe3SSieu Mun Tang unsigned int resp_len = CONFIG_STATUS_WORD_SIZE; 617c026dfe3SSieu Mun Tang uint32_t resp_data[CONFIG_STATUS_WORD_SIZE] = {0U}; 618c026dfe3SSieu Mun Tang 619c026dfe3SSieu Mun Tang status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CONFIG_STATUS, NULL, 0U, 620c026dfe3SSieu Mun Tang CMD_CASUAL, resp_data, &resp_len); 621c026dfe3SSieu Mun Tang 622c026dfe3SSieu Mun Tang if (status < 0) { 623c026dfe3SSieu Mun Tang return INTEL_SIP_SMC_STATUS_ERROR; 624c026dfe3SSieu Mun Tang } 625c026dfe3SSieu Mun Tang 626c026dfe3SSieu Mun Tang if (resp_len <= CONFIG_STATUS_FW_VER_OFFSET) { 627c026dfe3SSieu Mun Tang return INTEL_SIP_SMC_STATUS_ERROR; 628c026dfe3SSieu Mun Tang } 629c026dfe3SSieu Mun Tang 630c026dfe3SSieu Mun Tang *fw_version = resp_data[CONFIG_STATUS_FW_VER_OFFSET] & CONFIG_STATUS_FW_VER_MASK; 631c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 632c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 633c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi } 634c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 635a250c04bSSieu Mun Tang static uint32_t intel_mbox_send_cmd(uint32_t cmd, uint32_t *args, 636ac097fdfSSieu Mun Tang unsigned int len, uint32_t urgent, uint64_t response, 637a250c04bSSieu Mun Tang unsigned int resp_len, int *mbox_status, 638a250c04bSSieu Mun Tang unsigned int *len_in_resp) 6390c5d62adSHadi Asyrafi { 6401a87db5dSAbdul Halim, Muhammad Hadi Asyrafi *len_in_resp = 0; 641651841f2SSieu Mun Tang *mbox_status = GENERIC_RESPONSE_ERROR; 6421a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 643581182c1SSieu Mun Tang if (!is_address_in_ddr_range((uint64_t)args, sizeof(uint32_t) * len)) { 6441a87db5dSAbdul Halim, Muhammad Hadi Asyrafi return INTEL_SIP_SMC_STATUS_REJECTED; 645581182c1SSieu Mun Tang } 6461a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 6470c5d62adSHadi Asyrafi int status = mailbox_send_cmd(MBOX_JOB_ID, cmd, args, len, urgent, 648ac097fdfSSieu Mun Tang (uint32_t *) response, &resp_len); 6490c5d62adSHadi Asyrafi 6500c5d62adSHadi Asyrafi if (status < 0) { 6510c5d62adSHadi Asyrafi *mbox_status = -status; 6520c5d62adSHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 6530c5d62adSHadi Asyrafi } 6540c5d62adSHadi Asyrafi 6550c5d62adSHadi Asyrafi *mbox_status = 0; 656a250c04bSSieu Mun Tang *len_in_resp = resp_len; 657ac097fdfSSieu Mun Tang 658ac097fdfSSieu Mun Tang flush_dcache_range(response, resp_len * MBOX_WORD_BYTE); 659ac097fdfSSieu Mun Tang 6600c5d62adSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 6610c5d62adSHadi Asyrafi } 6620c5d62adSHadi Asyrafi 66393a5b97eSSieu Mun Tang static int intel_smc_get_usercode(uint32_t *user_code) 66493a5b97eSSieu Mun Tang { 66593a5b97eSSieu Mun Tang int status; 66693a5b97eSSieu Mun Tang unsigned int resp_len = sizeof(user_code) / MBOX_WORD_BYTE; 66793a5b97eSSieu Mun Tang 66893a5b97eSSieu Mun Tang status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_GET_USERCODE, NULL, 66993a5b97eSSieu Mun Tang 0U, CMD_CASUAL, user_code, &resp_len); 67093a5b97eSSieu Mun Tang 67193a5b97eSSieu Mun Tang if (status < 0) { 67293a5b97eSSieu Mun Tang return INTEL_SIP_SMC_STATUS_ERROR; 67393a5b97eSSieu Mun Tang } 67493a5b97eSSieu Mun Tang 67593a5b97eSSieu Mun Tang return INTEL_SIP_SMC_STATUS_OK; 67693a5b97eSSieu Mun Tang } 67793a5b97eSSieu Mun Tang 6784837a640SSieu Mun Tang uint32_t intel_smc_service_completed(uint64_t addr, uint32_t size, 6794837a640SSieu Mun Tang uint32_t mode, uint32_t *job_id, 6804837a640SSieu Mun Tang uint32_t *ret_size, uint32_t *mbox_error) 6814837a640SSieu Mun Tang { 6824837a640SSieu Mun Tang int status = 0; 6834837a640SSieu Mun Tang uint32_t resp_len = size / MBOX_WORD_BYTE; 6844837a640SSieu Mun Tang 6854837a640SSieu Mun Tang if (resp_len > MBOX_DATA_MAX_LEN) { 6864837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_REJECTED; 6874837a640SSieu Mun Tang } 6884837a640SSieu Mun Tang 6894837a640SSieu Mun Tang if (!is_address_in_ddr_range(addr, size)) { 6904837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_REJECTED; 6914837a640SSieu Mun Tang } 6924837a640SSieu Mun Tang 6934837a640SSieu Mun Tang if (mode == SERVICE_COMPLETED_MODE_ASYNC) { 6944837a640SSieu Mun Tang status = mailbox_read_response_async(job_id, 6954837a640SSieu Mun Tang NULL, (uint32_t *) addr, &resp_len, 0); 6964837a640SSieu Mun Tang } else { 6974837a640SSieu Mun Tang status = mailbox_read_response(job_id, 6984837a640SSieu Mun Tang (uint32_t *) addr, &resp_len); 6994837a640SSieu Mun Tang 7004837a640SSieu Mun Tang if (status == MBOX_NO_RESPONSE) { 7014837a640SSieu Mun Tang status = MBOX_BUSY; 7024837a640SSieu Mun Tang } 7034837a640SSieu Mun Tang } 7044837a640SSieu Mun Tang 7054837a640SSieu Mun Tang if (status == MBOX_NO_RESPONSE) { 7064837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_NO_RESPONSE; 7074837a640SSieu Mun Tang } 7084837a640SSieu Mun Tang 7094837a640SSieu Mun Tang if (status == MBOX_BUSY) { 7104837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_BUSY; 7114837a640SSieu Mun Tang } 7124837a640SSieu Mun Tang 7134837a640SSieu Mun Tang *ret_size = resp_len * MBOX_WORD_BYTE; 7144837a640SSieu Mun Tang flush_dcache_range(addr, *ret_size); 7154837a640SSieu Mun Tang 71676ed3223SSieu Mun Tang if (status == MBOX_RET_SDOS_DECRYPTION_ERROR_102 || 71776ed3223SSieu Mun Tang status == MBOX_RET_SDOS_DECRYPTION_ERROR_103) { 71876ed3223SSieu Mun Tang *mbox_error = -status; 71976ed3223SSieu Mun Tang } else if (status != MBOX_RET_OK) { 7204837a640SSieu Mun Tang *mbox_error = -status; 7214837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_ERROR; 7224837a640SSieu Mun Tang } 7234837a640SSieu Mun Tang 7244837a640SSieu Mun Tang return INTEL_SIP_SMC_STATUS_OK; 7254837a640SSieu Mun Tang } 7264837a640SSieu Mun Tang 727b703facaSSieu Mun Tang /* Miscellaneous HPS services */ 728b703facaSSieu Mun Tang uint32_t intel_hps_set_bridges(uint64_t enable, uint64_t mask) 729b703facaSSieu Mun Tang { 730b703facaSSieu Mun Tang int status = 0; 731b703facaSSieu Mun Tang 732ad47f142SSieu Mun Tang if ((enable & SOCFPGA_BRIDGE_ENABLE) != 0U) { 733ad47f142SSieu Mun Tang if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) { 734b703facaSSieu Mun Tang status = socfpga_bridges_enable((uint32_t)mask); 735b703facaSSieu Mun Tang } else { 736b703facaSSieu Mun Tang status = socfpga_bridges_enable(~0); 737b703facaSSieu Mun Tang } 738b703facaSSieu Mun Tang } else { 739ad47f142SSieu Mun Tang if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) { 740b703facaSSieu Mun Tang status = socfpga_bridges_disable((uint32_t)mask); 741b703facaSSieu Mun Tang } else { 742b703facaSSieu Mun Tang status = socfpga_bridges_disable(~0); 743b703facaSSieu Mun Tang } 744b703facaSSieu Mun Tang } 745b703facaSSieu Mun Tang 746b703facaSSieu Mun Tang if (status < 0) { 747b703facaSSieu Mun Tang return INTEL_SIP_SMC_STATUS_ERROR; 748b703facaSSieu Mun Tang } 749b703facaSSieu Mun Tang 750b703facaSSieu Mun Tang return INTEL_SIP_SMC_STATUS_OK; 751b703facaSSieu Mun Tang } 752b703facaSSieu Mun Tang 75391239f2cSJit Loon Lim /* SDM SEU Error services */ 754fffcb25cSJit Loon Lim static uint32_t intel_sdm_seu_err_read(uint32_t *respbuf, unsigned int respbuf_sz) 75591239f2cSJit Loon Lim { 756fffcb25cSJit Loon Lim if (mailbox_seu_err_status(respbuf, respbuf_sz) < 0) { 757fffcb25cSJit Loon Lim return INTEL_SIP_SMC_SEU_ERR_READ_ERROR; 758fffcb25cSJit Loon Lim } 759fffcb25cSJit Loon Lim 760fffcb25cSJit Loon Lim return INTEL_SIP_SMC_STATUS_OK; 761fffcb25cSJit Loon Lim } 762fffcb25cSJit Loon Lim 763fffcb25cSJit Loon Lim /* SDM SAFE SEU Error inject services */ 764fffcb25cSJit Loon Lim static uint32_t intel_sdm_safe_inject_seu_err(uint32_t *command, uint32_t len) 765fffcb25cSJit Loon Lim { 766fffcb25cSJit Loon Lim if (mailbox_safe_inject_seu_err(command, len) < 0) { 76791239f2cSJit Loon Lim return INTEL_SIP_SMC_SEU_ERR_READ_ERROR; 76891239f2cSJit Loon Lim } 76991239f2cSJit Loon Lim 77091239f2cSJit Loon Lim return INTEL_SIP_SMC_STATUS_OK; 77191239f2cSJit Loon Lim } 77291239f2cSJit Loon Lim 773b727664eSSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5 774b727664eSSieu Mun Tang /* SMMU HPS Remapper */ 775b727664eSSieu Mun Tang void intel_smmu_hps_remapper_init(uint64_t *mem) 776b727664eSSieu Mun Tang { 777b727664eSSieu Mun Tang /* Read out Bit 1 value */ 778b727664eSSieu Mun Tang uint32_t remap = (mmio_read_32(SOCFPGA_SYSMGR(BOOT_SCRATCH_POR_1)) & 0x02); 779b727664eSSieu Mun Tang 780ea906b9bSSieu Mun Tang if ((remap == 0x00) && (g_remapper_bypass == 0x00)) { 781b727664eSSieu Mun Tang /* Update DRAM Base address for SDM SMMU */ 782b727664eSSieu Mun Tang mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_ARADDR_REMAP), DRAM_BASE); 783b727664eSSieu Mun Tang mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_AWADDR_REMAP), DRAM_BASE); 784b727664eSSieu Mun Tang *mem = *mem - DRAM_BASE; 785b727664eSSieu Mun Tang } else { 786b727664eSSieu Mun Tang *mem = *mem - DRAM_BASE; 787b727664eSSieu Mun Tang } 788b727664eSSieu Mun Tang } 789ea906b9bSSieu Mun Tang 790ea906b9bSSieu Mun Tang int intel_smmu_hps_remapper_config(uint32_t remapper_bypass) 791ea906b9bSSieu Mun Tang { 792ea906b9bSSieu Mun Tang /* Read out the JTAG-ID from boot scratch register */ 7938a0a006aSJit Loon Lim if (is_agilex5_A5F0() || is_agilex5_A5F4()) { 794ea906b9bSSieu Mun Tang if (remapper_bypass == 0x01) { 795ea906b9bSSieu Mun Tang g_remapper_bypass = remapper_bypass; 796ea906b9bSSieu Mun Tang mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_ARADDR_REMAP), 0); 797ea906b9bSSieu Mun Tang mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_AWADDR_REMAP), 0); 798ea906b9bSSieu Mun Tang } 799ea906b9bSSieu Mun Tang } 800ea906b9bSSieu Mun Tang return INTEL_SIP_SMC_STATUS_OK; 801ea906b9bSSieu Mun Tang } 802b727664eSSieu Mun Tang #endif 803b727664eSSieu Mun Tang 804204d5e67SSieu Mun Tang #if SIP_SVC_V3 805cdab4018SGirisha Dengi uint8_t sip_smc_cmd_cb_ret2(void *resp_desc, void *cmd_desc, uint64_t *ret_args) 806597fff5fSGirisha Dengi { 807597fff5fSGirisha Dengi uint8_t ret_args_len = 0U; 808597fff5fSGirisha Dengi sdm_response_t *resp = (sdm_response_t *)resp_desc; 809597fff5fSGirisha Dengi sdm_command_t *cmd = (sdm_command_t *)cmd_desc; 810597fff5fSGirisha Dengi 811597fff5fSGirisha Dengi (void)cmd; 812597fff5fSGirisha Dengi /* Returns 3 SMC arguments for SMC_RET3 */ 813597fff5fSGirisha Dengi ret_args[ret_args_len++] = INTEL_SIP_SMC_STATUS_OK; 814597fff5fSGirisha Dengi ret_args[ret_args_len++] = resp->err_code; 815597fff5fSGirisha Dengi 816597fff5fSGirisha Dengi return ret_args_len; 817597fff5fSGirisha Dengi } 818597fff5fSGirisha Dengi 819cdab4018SGirisha Dengi uint8_t sip_smc_cmd_cb_ret3(void *resp_desc, void *cmd_desc, uint64_t *ret_args) 820204d5e67SSieu Mun Tang { 821204d5e67SSieu Mun Tang uint8_t ret_args_len = 0U; 822204d5e67SSieu Mun Tang sdm_response_t *resp = (sdm_response_t *)resp_desc; 823204d5e67SSieu Mun Tang sdm_command_t *cmd = (sdm_command_t *)cmd_desc; 824204d5e67SSieu Mun Tang 825204d5e67SSieu Mun Tang (void)cmd; 826204d5e67SSieu Mun Tang /* Returns 3 SMC arguments for SMC_RET3 */ 827204d5e67SSieu Mun Tang ret_args[ret_args_len++] = INTEL_SIP_SMC_STATUS_OK; 828204d5e67SSieu Mun Tang ret_args[ret_args_len++] = resp->err_code; 829204d5e67SSieu Mun Tang ret_args[ret_args_len++] = resp->resp_data[0]; 830204d5e67SSieu Mun Tang 831204d5e67SSieu Mun Tang return ret_args_len; 832204d5e67SSieu Mun Tang } 833204d5e67SSieu Mun Tang 834cdab4018SGirisha Dengi uint8_t sip_smc_ret_nbytes_cb(void *resp_desc, void *cmd_desc, uint64_t *ret_args) 835597fff5fSGirisha Dengi { 836597fff5fSGirisha Dengi uint8_t ret_args_len = 0U; 837597fff5fSGirisha Dengi sdm_response_t *resp = (sdm_response_t *)resp_desc; 838597fff5fSGirisha Dengi sdm_command_t *cmd = (sdm_command_t *)cmd_desc; 839597fff5fSGirisha Dengi 840597fff5fSGirisha Dengi (void)cmd; 841597fff5fSGirisha Dengi INFO("MBOX: %s: mailbox_err 0%x, nbytes_ret %d\n", 842597fff5fSGirisha Dengi __func__, resp->err_code, resp->rcvd_resp_len * MBOX_WORD_BYTE); 843597fff5fSGirisha Dengi 844597fff5fSGirisha Dengi ret_args[ret_args_len++] = INTEL_SIP_SMC_STATUS_OK; 845597fff5fSGirisha Dengi ret_args[ret_args_len++] = resp->err_code; 846597fff5fSGirisha Dengi ret_args[ret_args_len++] = resp->rcvd_resp_len * MBOX_WORD_BYTE; 847597fff5fSGirisha Dengi 848597fff5fSGirisha Dengi return ret_args_len; 849597fff5fSGirisha Dengi } 850597fff5fSGirisha Dengi 851cdab4018SGirisha Dengi uint8_t sip_smc_get_chipid_cb(void *resp_desc, void *cmd_desc, uint64_t *ret_args) 852597fff5fSGirisha Dengi { 853597fff5fSGirisha Dengi uint8_t ret_args_len = 0U; 854597fff5fSGirisha Dengi sdm_response_t *resp = (sdm_response_t *)resp_desc; 855597fff5fSGirisha Dengi sdm_command_t *cmd = (sdm_command_t *)cmd_desc; 856597fff5fSGirisha Dengi 857597fff5fSGirisha Dengi (void)cmd; 858597fff5fSGirisha Dengi INFO("MBOX: %s: mailbox_err 0%x, data[0] 0x%x, data[1] 0x%x\n", 859597fff5fSGirisha Dengi __func__, resp->err_code, resp->resp_data[0], resp->resp_data[1]); 860597fff5fSGirisha Dengi 861597fff5fSGirisha Dengi ret_args[ret_args_len++] = INTEL_SIP_SMC_STATUS_OK; 862597fff5fSGirisha Dengi ret_args[ret_args_len++] = resp->err_code; 863597fff5fSGirisha Dengi ret_args[ret_args_len++] = resp->resp_data[0]; 864597fff5fSGirisha Dengi ret_args[ret_args_len++] = resp->resp_data[1]; 865597fff5fSGirisha Dengi 866597fff5fSGirisha Dengi return ret_args_len; 867597fff5fSGirisha Dengi } 868597fff5fSGirisha Dengi 869*b85b49e4SGirisha Dengi uint8_t sip_smc_cmd_cb_rsu_status(void *resp_desc, void *cmd_desc, uint64_t *ret_args) 870*b85b49e4SGirisha Dengi { 871*b85b49e4SGirisha Dengi uint8_t ret_args_len = 0U; 872*b85b49e4SGirisha Dengi uint32_t retry_counter = ~0U; 873*b85b49e4SGirisha Dengi uint32_t failure_source = 0U; 874*b85b49e4SGirisha Dengi sdm_response_t *resp = (sdm_response_t *)resp_desc; 875*b85b49e4SGirisha Dengi sdm_command_t *cmd = (sdm_command_t *)cmd_desc; 876*b85b49e4SGirisha Dengi 877*b85b49e4SGirisha Dengi (void)cmd; 878*b85b49e4SGirisha Dengi /* Get the failure source and current image retry counter value from the response. */ 879*b85b49e4SGirisha Dengi failure_source = resp->resp_data[5] & RSU_VERSION_ACMF_MASK; 880*b85b49e4SGirisha Dengi retry_counter = resp->resp_data[8]; 881*b85b49e4SGirisha Dengi 882*b85b49e4SGirisha Dengi if ((retry_counter != ~0U) && (failure_source == 0U)) 883*b85b49e4SGirisha Dengi resp->resp_data[5] |= RSU_VERSION_ACMF; 884*b85b49e4SGirisha Dengi 885*b85b49e4SGirisha Dengi ret_args[ret_args_len++] = INTEL_SIP_SMC_STATUS_OK; 886*b85b49e4SGirisha Dengi ret_args[ret_args_len++] = resp->err_code; 887*b85b49e4SGirisha Dengi /* Current CMF */ 888*b85b49e4SGirisha Dengi ret_args[ret_args_len++] = GET_ADDR64(resp->resp_data[1], resp->resp_data[0]); 889*b85b49e4SGirisha Dengi /* Last Failing CMF Address */ 890*b85b49e4SGirisha Dengi ret_args[ret_args_len++] = GET_ADDR64(resp->resp_data[3], resp->resp_data[2]); 891*b85b49e4SGirisha Dengi /* Config State */ 892*b85b49e4SGirisha Dengi ret_args[ret_args_len++] = resp->resp_data[4]; 893*b85b49e4SGirisha Dengi /* Version */ 894*b85b49e4SGirisha Dengi ret_args[ret_args_len++] = (GENMASK(16, 0) & resp->resp_data[5]); 895*b85b49e4SGirisha Dengi /* Failure Source */ 896*b85b49e4SGirisha Dengi ret_args[ret_args_len++] = ((GENMASK(32, 17) & resp->resp_data[5]) >> 16); 897*b85b49e4SGirisha Dengi /* Error location */ 898*b85b49e4SGirisha Dengi ret_args[ret_args_len++] = resp->resp_data[6]; 899*b85b49e4SGirisha Dengi /* Error details */ 900*b85b49e4SGirisha Dengi ret_args[ret_args_len++] = resp->resp_data[7]; 901*b85b49e4SGirisha Dengi /* Current image retry counter */ 902*b85b49e4SGirisha Dengi ret_args[ret_args_len++] = resp->resp_data[8]; 903*b85b49e4SGirisha Dengi 904*b85b49e4SGirisha Dengi return ret_args_len; 905*b85b49e4SGirisha Dengi } 906*b85b49e4SGirisha Dengi 907*b85b49e4SGirisha Dengi uint8_t sip_smc_cmd_cb_rsu_spt(void *resp_desc, void *cmd_desc, uint64_t *ret_args) 908*b85b49e4SGirisha Dengi { 909*b85b49e4SGirisha Dengi uint8_t ret_args_len = 0U; 910*b85b49e4SGirisha Dengi sdm_response_t *resp = (sdm_response_t *)resp_desc; 911*b85b49e4SGirisha Dengi sdm_command_t *cmd = (sdm_command_t *)cmd_desc; 912*b85b49e4SGirisha Dengi 913*b85b49e4SGirisha Dengi (void)cmd; 914*b85b49e4SGirisha Dengi 915*b85b49e4SGirisha Dengi ret_args[ret_args_len++] = INTEL_SIP_SMC_STATUS_OK; 916*b85b49e4SGirisha Dengi ret_args[ret_args_len++] = resp->err_code; 917*b85b49e4SGirisha Dengi /* Sub Partition Table (SPT) 0 address */ 918*b85b49e4SGirisha Dengi ret_args[ret_args_len++] = GET_ADDR64(resp->resp_data[0], resp->resp_data[1]); 919*b85b49e4SGirisha Dengi /* Sub Partition Table (SPT) 1 address */ 920*b85b49e4SGirisha Dengi ret_args[ret_args_len++] = GET_ADDR64(resp->resp_data[2], resp->resp_data[3]); 921*b85b49e4SGirisha Dengi 922*b85b49e4SGirisha Dengi return ret_args_len; 923*b85b49e4SGirisha Dengi } 924*b85b49e4SGirisha Dengi 925cdab4018SGirisha Dengi static uintptr_t smc_ret(void *handle, uint64_t *ret_args, uint32_t ret_args_len) 926204d5e67SSieu Mun Tang { 927cdab4018SGirisha Dengi 928204d5e67SSieu Mun Tang switch (ret_args_len) { 929204d5e67SSieu Mun Tang case SMC_RET_ARGS_ONE: 930cdab4018SGirisha Dengi VERBOSE("SVC V3: %s: x0 0x%lx\n", __func__, ret_args[0]); 931204d5e67SSieu Mun Tang SMC_RET1(handle, ret_args[0]); 932204d5e67SSieu Mun Tang break; 933204d5e67SSieu Mun Tang 934204d5e67SSieu Mun Tang case SMC_RET_ARGS_TWO: 935cdab4018SGirisha Dengi VERBOSE("SVC V3: %s: x0 0x%lx, x1 0x%lx\n", __func__, ret_args[0], ret_args[1]); 936204d5e67SSieu Mun Tang SMC_RET2(handle, ret_args[0], ret_args[1]); 937204d5e67SSieu Mun Tang break; 938204d5e67SSieu Mun Tang 939204d5e67SSieu Mun Tang case SMC_RET_ARGS_THREE: 940cdab4018SGirisha Dengi VERBOSE("SVC V3: %s: x0 0x%lx, x1 0x%lx, x2 0x%lx\n", 941cdab4018SGirisha Dengi __func__, ret_args[0], ret_args[1], ret_args[2]); 942204d5e67SSieu Mun Tang SMC_RET3(handle, ret_args[0], ret_args[1], ret_args[2]); 943204d5e67SSieu Mun Tang break; 944204d5e67SSieu Mun Tang 945204d5e67SSieu Mun Tang case SMC_RET_ARGS_FOUR: 946cdab4018SGirisha Dengi VERBOSE("SVC V3: %s: x0 0x%lx, x1 0x%lx, x2 0x%lx, x3 0x%lx\n", 947cdab4018SGirisha Dengi __func__, ret_args[0], ret_args[1], ret_args[2], ret_args[3]); 948204d5e67SSieu Mun Tang SMC_RET4(handle, ret_args[0], ret_args[1], ret_args[2], ret_args[3]); 949204d5e67SSieu Mun Tang break; 950204d5e67SSieu Mun Tang 951204d5e67SSieu Mun Tang case SMC_RET_ARGS_FIVE: 952cdab4018SGirisha Dengi VERBOSE("SVC V3: %s: x0 0x%lx, x1 0x%lx, x2 0x%lx, x3 0x%lx, x4 0x%lx\n", 953cdab4018SGirisha Dengi __func__, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4]); 954204d5e67SSieu Mun Tang SMC_RET5(handle, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4]); 955204d5e67SSieu Mun Tang break; 956204d5e67SSieu Mun Tang 957cdab4018SGirisha Dengi case SMC_RET_ARGS_SIX: 958cdab4018SGirisha Dengi VERBOSE("SVC V3: %s: x0 0x%lx, x1 0x%lx x2 0x%lx x3 0x%lx, x4 0x%lx x5 0x%lx\n", 959cdab4018SGirisha Dengi __func__, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4], 960cdab4018SGirisha Dengi ret_args[5]); 961cdab4018SGirisha Dengi SMC_RET6(handle, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4], 962cdab4018SGirisha Dengi ret_args[5]); 963cdab4018SGirisha Dengi break; 964cdab4018SGirisha Dengi 965cdab4018SGirisha Dengi case SMC_RET_ARGS_SEVEN: 966cdab4018SGirisha Dengi VERBOSE("SVC V3: %s: x0 0x%lx, x1 0x%lx x2 0x%lx, x3 0x%lx, x4 0x%lx, x5 0x%lx\t" 967cdab4018SGirisha Dengi "x6 0x%lx\n", 968cdab4018SGirisha Dengi __func__, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4], 969cdab4018SGirisha Dengi ret_args[5], ret_args[6]); 970cdab4018SGirisha Dengi SMC_RET7(handle, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4], 971cdab4018SGirisha Dengi ret_args[5], ret_args[6]); 972cdab4018SGirisha Dengi break; 973cdab4018SGirisha Dengi 974cdab4018SGirisha Dengi case SMC_RET_ARGS_EIGHT: 975cdab4018SGirisha Dengi VERBOSE("SVC V3: %s: x0 0x%lx, x1 0x%lx x2 0x%lx, x3 0x%lx, x4 0x%lx x5 0x%lx\t" 976cdab4018SGirisha Dengi "x6 0x%lx, x7 0x%lx\n", 977cdab4018SGirisha Dengi __func__, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4], 978cdab4018SGirisha Dengi ret_args[5], ret_args[6], ret_args[7]); 979cdab4018SGirisha Dengi SMC_RET8(handle, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4], 980cdab4018SGirisha Dengi ret_args[5], ret_args[6], ret_args[7]); 981cdab4018SGirisha Dengi break; 982cdab4018SGirisha Dengi 983cdab4018SGirisha Dengi case SMC_RET_ARGS_NINE: 984cdab4018SGirisha Dengi VERBOSE("SVC V3: %s: x0 0x%lx, x1 0x%lx x2 0x%lx, x3 0x%lx, x4 0x%lx, x5 0x%lx\t" 985cdab4018SGirisha Dengi "x6 0x%lx, x7 0x%lx, x8 0x%lx\n", 986cdab4018SGirisha Dengi __func__, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4], 987cdab4018SGirisha Dengi ret_args[5], ret_args[6], ret_args[7], ret_args[8]); 988cdab4018SGirisha Dengi SMC_RET18(handle, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4], 989cdab4018SGirisha Dengi ret_args[5], ret_args[6], ret_args[7], ret_args[8], 990cdab4018SGirisha Dengi 0, 0, 0, 0, 0, 0, 0, 0, 0); 991cdab4018SGirisha Dengi break; 992cdab4018SGirisha Dengi 993cdab4018SGirisha Dengi case SMC_RET_ARGS_TEN: 994cdab4018SGirisha Dengi VERBOSE("SVC V3: %s: x0 0x%lx, x1 0x%lx, x2 0x%lx, x3 0x%lx, x4 0x%lx x5 0x%lx\t" 995cdab4018SGirisha Dengi "x6 0x%lx, x7 0x%lx x8 0x%lx, x9 0x%lx, x10 0x%lx\n", 996cdab4018SGirisha Dengi __func__, ret_args[0], ret_args[1], ret_args[2], ret_args[3], 997cdab4018SGirisha Dengi ret_args[4], ret_args[5], ret_args[6], ret_args[7], ret_args[8], 998cdab4018SGirisha Dengi ret_args[9], ret_args[10]); 999cdab4018SGirisha Dengi SMC_RET18(handle, ret_args[0], ret_args[1], ret_args[2], ret_args[3], ret_args[4], 1000cdab4018SGirisha Dengi ret_args[5], ret_args[6], ret_args[7], ret_args[8], ret_args[9], 1001cdab4018SGirisha Dengi 0, 0, 0, 0, 0, 0, 0, 0); 1002cdab4018SGirisha Dengi break; 1003cdab4018SGirisha Dengi 1004204d5e67SSieu Mun Tang default: 1005cdab4018SGirisha Dengi VERBOSE("SVC V3: %s ret_args_len is wrong, please check %d\n ", 1006cdab4018SGirisha Dengi __func__, ret_args_len); 1007204d5e67SSieu Mun Tang SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR); 1008204d5e67SSieu Mun Tang break; 1009204d5e67SSieu Mun Tang } 1010204d5e67SSieu Mun Tang } 1011204d5e67SSieu Mun Tang 1012cbb62e01SGirisha Dengi static inline bool is_gen_mbox_cmd_allowed(uint32_t cmd) 1013cbb62e01SGirisha Dengi { 1014cbb62e01SGirisha Dengi /* Check if the command is allowed to be executed in generic mbox format */ 1015cbb62e01SGirisha Dengi bool is_cmd_allowed = false; 1016cbb62e01SGirisha Dengi 1017cbb62e01SGirisha Dengi switch (cmd) { 1018cbb62e01SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_OPEN_CS_SESSION: 1019cbb62e01SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_CLOSE_CS_SESSION: 1020cbb62e01SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_IMPORT_CS_KEY: 1021cbb62e01SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_EXPORT_CS_KEY: 1022cbb62e01SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_REMOVE_CS_KEY: 1023cbb62e01SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_GET_CS_KEY_INFO: 1024cbb62e01SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_CREATE_CS_KEY: 1025cbb62e01SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_RANDOM_NUMBER_EXT: 1026cbb62e01SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_GET_DIGEST_INIT: 1027cbb62e01SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_GET_DIGEST_UPDATE: 1028cbb62e01SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_GET_DIGEST_FINALIZE: 1029cbb62e01SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_MAC_VERIFY_INIT: 1030cbb62e01SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_MAC_VERIFY_UPDATE: 1031cbb62e01SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_MAC_VERIFY_FINALIZE: 1032cbb62e01SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_HASH_SIGN_INIT: 1033cbb62e01SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_HASH_SIGN_FINALIZE: 1034cbb62e01SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIGN_INIT: 1035cbb62e01SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIGN_UPDATE: 1036cbb62e01SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE: 1037cbb62e01SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_UPDATE: 1038cbb62e01SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_FINALIZE: 1039cbb62e01SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_HASH_SIG_VERIFY_INIT: 1040cbb62e01SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_HASH_SIG_VERIFY_FINALIZE: 1041cbb62e01SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_INIT: 1042cbb62e01SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_UPDATE: 1043cbb62e01SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE: 1044cbb62e01SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_UPDATE: 1045cbb62e01SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_FINALIZE: 1046cbb62e01SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_GET_PUBKEY_INIT: 1047cbb62e01SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_GET_PUBKEY_FINALIZE: 1048cbb62e01SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDH_REQUEST_INIT: 1049cbb62e01SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDH_REQUEST_FINALIZE: 1050cbb62e01SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_HKDF_REQUEST: 1051cbb62e01SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_CRYPTION_EXT: 1052cbb62e01SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_CRYPTION: 1053cbb62e01SGirisha Dengi /* These commands are not supported in the generic mailbox format. */ 1054cbb62e01SGirisha Dengi break; 1055cbb62e01SGirisha Dengi 1056cbb62e01SGirisha Dengi default: 1057cbb62e01SGirisha Dengi is_cmd_allowed = true; 1058cbb62e01SGirisha Dengi break; 1059cbb62e01SGirisha Dengi } /* switch */ 1060cbb62e01SGirisha Dengi 1061cbb62e01SGirisha Dengi return is_cmd_allowed; 1062cbb62e01SGirisha Dengi } 1063cbb62e01SGirisha Dengi 1064204d5e67SSieu Mun Tang /* 1065204d5e67SSieu Mun Tang * This function is responsible for handling all SiP SVC V3 calls from the 1066204d5e67SSieu Mun Tang * non-secure world. 1067204d5e67SSieu Mun Tang */ 1068204d5e67SSieu Mun Tang static uintptr_t sip_smc_handler_v3(uint32_t smc_fid, 1069204d5e67SSieu Mun Tang u_register_t x1, 1070204d5e67SSieu Mun Tang u_register_t x2, 1071204d5e67SSieu Mun Tang u_register_t x3, 1072204d5e67SSieu Mun Tang u_register_t x4, 1073204d5e67SSieu Mun Tang void *cookie, 1074204d5e67SSieu Mun Tang void *handle, 1075204d5e67SSieu Mun Tang u_register_t flags) 1076204d5e67SSieu Mun Tang { 1077204d5e67SSieu Mun Tang int status = 0; 1078597fff5fSGirisha Dengi uint32_t mbox_error = 0U; 1079597fff5fSGirisha Dengi u_register_t x5, x6, x7, x8, x9, x10, x11; 1080204d5e67SSieu Mun Tang 1081597fff5fSGirisha Dengi /* Get all the SMC call arguments */ 1082597fff5fSGirisha Dengi x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 1083597fff5fSGirisha Dengi x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 1084597fff5fSGirisha Dengi x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 1085597fff5fSGirisha Dengi x8 = SMC_GET_GP(handle, CTX_GPREG_X8); 1086597fff5fSGirisha Dengi x9 = SMC_GET_GP(handle, CTX_GPREG_X9); 1087597fff5fSGirisha Dengi x10 = SMC_GET_GP(handle, CTX_GPREG_X10); 1088597fff5fSGirisha Dengi x11 = SMC_GET_GP(handle, CTX_GPREG_X11); 1089597fff5fSGirisha Dengi 1090597fff5fSGirisha Dengi INFO("MBOX: SVC_V3: x0 0x%x, x1 0x%lx, x2 0x%lx, x3 0x%lx, x4 0x%lx, x5 0x%lx\n", 1091597fff5fSGirisha Dengi smc_fid, x1, x2, x3, x4, x5); 1092597fff5fSGirisha Dengi INFO("MBOX: SVC_V3: x6 0x%lx, x7 0x%lx, x8 0x%lx, x9 0x%lx, x10 0x%lx x11 0x%lx\n", 1093597fff5fSGirisha Dengi x6, x7, x8, x9, x10, x11); 1094204d5e67SSieu Mun Tang 1095204d5e67SSieu Mun Tang switch (smc_fid) { 1096204d5e67SSieu Mun Tang case ALTERA_SIP_SMC_ASYNC_RESP_POLL: 1097204d5e67SSieu Mun Tang { 1098cdab4018SGirisha Dengi uint64_t ret_args[16] = {0}; 1099da1e0008SJit Loon Lim uint32_t ret_args_len = 0; 1100204d5e67SSieu Mun Tang 1101204d5e67SSieu Mun Tang status = mailbox_response_poll_v3(GET_CLIENT_ID(x1), 1102204d5e67SSieu Mun Tang GET_JOB_ID(x1), 1103204d5e67SSieu Mun Tang ret_args, 1104204d5e67SSieu Mun Tang &ret_args_len); 1105204d5e67SSieu Mun Tang /* Always reserve [0] index for command status. */ 1106204d5e67SSieu Mun Tang ret_args[0] = status; 1107204d5e67SSieu Mun Tang 1108204d5e67SSieu Mun Tang /* Return SMC call based on the number of return arguments */ 1109204d5e67SSieu Mun Tang return smc_ret(handle, ret_args, ret_args_len); 1110204d5e67SSieu Mun Tang } 1111204d5e67SSieu Mun Tang 1112204d5e67SSieu Mun Tang case ALTERA_SIP_SMC_ASYNC_RESP_POLL_ON_INTR: 1113204d5e67SSieu Mun Tang { 1114597fff5fSGirisha Dengi /* TBD: Here now we don't need these CID and JID?? */ 1115204d5e67SSieu Mun Tang uint8_t client_id = 0U; 1116204d5e67SSieu Mun Tang uint8_t job_id = 0U; 1117204d5e67SSieu Mun Tang uint64_t trans_id_bitmap[4] = {0U}; 1118204d5e67SSieu Mun Tang 1119204d5e67SSieu Mun Tang status = mailbox_response_poll_on_intr_v3(&client_id, 1120204d5e67SSieu Mun Tang &job_id, 1121204d5e67SSieu Mun Tang trans_id_bitmap); 1122204d5e67SSieu Mun Tang 1123204d5e67SSieu Mun Tang SMC_RET5(handle, status, trans_id_bitmap[0], trans_id_bitmap[1], 1124204d5e67SSieu Mun Tang trans_id_bitmap[2], trans_id_bitmap[3]); 1125204d5e67SSieu Mun Tang break; 1126204d5e67SSieu Mun Tang } 1127204d5e67SSieu Mun Tang 1128597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_GET_DEVICE_IDENTITY: 1129597fff5fSGirisha Dengi { 1130597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1131597fff5fSGirisha Dengi GET_JOB_ID(x1), 1132597fff5fSGirisha Dengi MBOX_CMD_GET_DEVICEID, 1133597fff5fSGirisha Dengi NULL, 1134597fff5fSGirisha Dengi 0U, 1135597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1136597fff5fSGirisha Dengi sip_smc_ret_nbytes_cb, 1137597fff5fSGirisha Dengi (uint32_t *)x2, 1138597fff5fSGirisha Dengi 2); 1139597fff5fSGirisha Dengi 1140597fff5fSGirisha Dengi SMC_RET1(handle, status); 1141597fff5fSGirisha Dengi } 1142597fff5fSGirisha Dengi 1143597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_GET_IDCODE: 1144597fff5fSGirisha Dengi { 1145597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1146597fff5fSGirisha Dengi GET_JOB_ID(x1), 1147597fff5fSGirisha Dengi MBOX_CMD_GET_IDCODE, 1148597fff5fSGirisha Dengi NULL, 1149597fff5fSGirisha Dengi 0U, 1150597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1151597fff5fSGirisha Dengi sip_smc_cmd_cb_ret3, 1152597fff5fSGirisha Dengi NULL, 1153597fff5fSGirisha Dengi 0); 1154597fff5fSGirisha Dengi 1155597fff5fSGirisha Dengi SMC_RET1(handle, status); 1156597fff5fSGirisha Dengi } 1157597fff5fSGirisha Dengi 1158597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_QSPI_OPEN: 1159597fff5fSGirisha Dengi { 1160597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1161597fff5fSGirisha Dengi GET_JOB_ID(x1), 1162597fff5fSGirisha Dengi MBOX_CMD_QSPI_OPEN, 1163597fff5fSGirisha Dengi NULL, 1164597fff5fSGirisha Dengi 0U, 1165597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1166597fff5fSGirisha Dengi sip_smc_cmd_cb_ret2, 1167597fff5fSGirisha Dengi NULL, 1168597fff5fSGirisha Dengi 0U); 1169597fff5fSGirisha Dengi 1170597fff5fSGirisha Dengi SMC_RET1(handle, status); 1171597fff5fSGirisha Dengi } 1172597fff5fSGirisha Dengi 1173597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_QSPI_CLOSE: 1174597fff5fSGirisha Dengi { 1175597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1176597fff5fSGirisha Dengi GET_JOB_ID(x1), 1177597fff5fSGirisha Dengi MBOX_CMD_QSPI_CLOSE, 1178597fff5fSGirisha Dengi NULL, 1179597fff5fSGirisha Dengi 0U, 1180597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1181597fff5fSGirisha Dengi sip_smc_cmd_cb_ret2, 1182597fff5fSGirisha Dengi NULL, 1183597fff5fSGirisha Dengi 0U); 1184597fff5fSGirisha Dengi 1185597fff5fSGirisha Dengi SMC_RET1(handle, status); 1186597fff5fSGirisha Dengi } 1187597fff5fSGirisha Dengi 1188597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_QSPI_SET_CS: 1189597fff5fSGirisha Dengi { 1190597fff5fSGirisha Dengi uint32_t cmd_data = 0U; 1191597fff5fSGirisha Dengi uint32_t chip_sel = (uint32_t)x2; 1192597fff5fSGirisha Dengi uint32_t comb_addr_mode = (uint32_t)x3; 1193597fff5fSGirisha Dengi uint32_t ext_dec_mode = (uint32_t)x4; 1194597fff5fSGirisha Dengi 1195597fff5fSGirisha Dengi cmd_data = (chip_sel << MBOX_QSPI_SET_CS_OFFSET) | 1196597fff5fSGirisha Dengi (comb_addr_mode << MBOX_QSPI_SET_CS_CA_OFFSET) | 1197597fff5fSGirisha Dengi (ext_dec_mode << MBOX_QSPI_SET_CS_MODE_OFFSET); 1198597fff5fSGirisha Dengi 1199597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1200597fff5fSGirisha Dengi GET_JOB_ID(x1), 1201597fff5fSGirisha Dengi MBOX_CMD_QSPI_SET_CS, 1202597fff5fSGirisha Dengi &cmd_data, 1203597fff5fSGirisha Dengi 1U, 1204597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1205597fff5fSGirisha Dengi sip_smc_cmd_cb_ret2, 1206597fff5fSGirisha Dengi NULL, 1207597fff5fSGirisha Dengi 0U); 1208597fff5fSGirisha Dengi 1209597fff5fSGirisha Dengi SMC_RET1(handle, status); 1210597fff5fSGirisha Dengi } 1211597fff5fSGirisha Dengi 1212597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_QSPI_ERASE: 1213597fff5fSGirisha Dengi { 1214597fff5fSGirisha Dengi uint32_t qspi_addr = (uint32_t)x2; 1215597fff5fSGirisha Dengi uint32_t qspi_nwords = (uint32_t)x3; 1216597fff5fSGirisha Dengi 1217597fff5fSGirisha Dengi /* QSPI address offset to start erase, must be 4K aligned */ 1218597fff5fSGirisha Dengi if (MBOX_IS_4K_ALIGNED(qspi_addr)) { 1219597fff5fSGirisha Dengi ERROR("MBOX: 0x%x: QSPI address not 4K aligned\n", 1220597fff5fSGirisha Dengi smc_fid); 1221597fff5fSGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1222597fff5fSGirisha Dengi SMC_RET1(handle, status); 1223597fff5fSGirisha Dengi } 1224597fff5fSGirisha Dengi 1225597fff5fSGirisha Dengi /* Number of words to erase, multiples of 0x400 or 4K */ 1226597fff5fSGirisha Dengi if (qspi_nwords % MBOX_QSPI_ERASE_SIZE_GRAN) { 1227597fff5fSGirisha Dengi ERROR("MBOX: 0x%x: Given words not in multiples of 4K\n", 1228597fff5fSGirisha Dengi smc_fid); 1229597fff5fSGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1230597fff5fSGirisha Dengi SMC_RET1(handle, status); 1231597fff5fSGirisha Dengi } 1232597fff5fSGirisha Dengi 1233597fff5fSGirisha Dengi uint32_t cmd_data[2] = {qspi_addr, qspi_nwords}; 1234597fff5fSGirisha Dengi 1235597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1236597fff5fSGirisha Dengi GET_JOB_ID(x1), 1237597fff5fSGirisha Dengi MBOX_CMD_QSPI_ERASE, 1238597fff5fSGirisha Dengi cmd_data, 1239597fff5fSGirisha Dengi sizeof(cmd_data) / MBOX_WORD_BYTE, 1240597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1241597fff5fSGirisha Dengi sip_smc_cmd_cb_ret2, 1242597fff5fSGirisha Dengi NULL, 1243597fff5fSGirisha Dengi 0U); 1244597fff5fSGirisha Dengi 1245597fff5fSGirisha Dengi SMC_RET1(handle, status); 1246597fff5fSGirisha Dengi } 1247597fff5fSGirisha Dengi 1248597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_QSPI_WRITE: 1249597fff5fSGirisha Dengi { 1250597fff5fSGirisha Dengi uint32_t *qspi_payload = (uint32_t *)x2; 1251597fff5fSGirisha Dengi uint32_t qspi_total_nwords = (((uint32_t)x3) / MBOX_WORD_BYTE); 1252597fff5fSGirisha Dengi uint32_t qspi_addr = qspi_payload[0]; 1253597fff5fSGirisha Dengi uint32_t qspi_nwords = qspi_payload[1]; 1254597fff5fSGirisha Dengi 1255597fff5fSGirisha Dengi if (!MBOX_IS_WORD_ALIGNED(qspi_addr)) { 1256597fff5fSGirisha Dengi ERROR("MBOX: 0x%x: Given address is not WORD aligned\n", 1257597fff5fSGirisha Dengi smc_fid); 1258597fff5fSGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1259597fff5fSGirisha Dengi SMC_RET1(handle, status); 1260597fff5fSGirisha Dengi } 1261597fff5fSGirisha Dengi 1262597fff5fSGirisha Dengi if (qspi_nwords > MBOX_QSPI_RW_MAX_WORDS) { 1263597fff5fSGirisha Dengi ERROR("MBOX: 0x%x: Number of words exceeds max limit\n", 1264597fff5fSGirisha Dengi smc_fid); 1265597fff5fSGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1266597fff5fSGirisha Dengi SMC_RET1(handle, status); 1267597fff5fSGirisha Dengi } 1268597fff5fSGirisha Dengi 1269597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1270597fff5fSGirisha Dengi GET_JOB_ID(x1), 1271597fff5fSGirisha Dengi MBOX_CMD_QSPI_WRITE, 1272597fff5fSGirisha Dengi qspi_payload, 1273597fff5fSGirisha Dengi qspi_total_nwords, 1274597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1275597fff5fSGirisha Dengi sip_smc_cmd_cb_ret2, 1276597fff5fSGirisha Dengi NULL, 1277597fff5fSGirisha Dengi 0U); 1278597fff5fSGirisha Dengi 1279597fff5fSGirisha Dengi SMC_RET1(handle, status); 1280597fff5fSGirisha Dengi } 1281597fff5fSGirisha Dengi 1282597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_QSPI_READ: 1283597fff5fSGirisha Dengi { 1284597fff5fSGirisha Dengi uint32_t qspi_addr = (uint32_t)x2; 1285597fff5fSGirisha Dengi uint32_t qspi_nwords = (((uint32_t)x4) / MBOX_WORD_BYTE); 1286597fff5fSGirisha Dengi 1287597fff5fSGirisha Dengi if (qspi_nwords > MBOX_QSPI_RW_MAX_WORDS) { 1288597fff5fSGirisha Dengi ERROR("MBOX: 0x%x: Number of words exceeds max limit\n", 1289597fff5fSGirisha Dengi smc_fid); 1290597fff5fSGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1291597fff5fSGirisha Dengi SMC_RET1(handle, status); 1292597fff5fSGirisha Dengi } 1293597fff5fSGirisha Dengi 1294597fff5fSGirisha Dengi uint32_t cmd_data[2] = {qspi_addr, qspi_nwords}; 1295597fff5fSGirisha Dengi 1296597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1297597fff5fSGirisha Dengi GET_JOB_ID(x1), 1298597fff5fSGirisha Dengi MBOX_CMD_QSPI_READ, 1299597fff5fSGirisha Dengi cmd_data, 1300597fff5fSGirisha Dengi sizeof(cmd_data) / MBOX_WORD_BYTE, 1301597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1302597fff5fSGirisha Dengi sip_smc_ret_nbytes_cb, 1303597fff5fSGirisha Dengi (uint32_t *)x3, 1304597fff5fSGirisha Dengi 2); 1305597fff5fSGirisha Dengi 1306597fff5fSGirisha Dengi SMC_RET1(handle, status); 1307597fff5fSGirisha Dengi } 1308597fff5fSGirisha Dengi 1309597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_QSPI_GET_DEV_INFO: 1310597fff5fSGirisha Dengi { 1311597fff5fSGirisha Dengi uint32_t *dst_addr = (uint32_t *)x2; 1312597fff5fSGirisha Dengi 1313597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1314597fff5fSGirisha Dengi GET_JOB_ID(x1), 1315597fff5fSGirisha Dengi MBOX_CMD_QSPI_GET_DEV_INFO, 1316597fff5fSGirisha Dengi NULL, 1317597fff5fSGirisha Dengi 0U, 1318597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1319597fff5fSGirisha Dengi sip_smc_ret_nbytes_cb, 1320597fff5fSGirisha Dengi (uint32_t *)dst_addr, 1321597fff5fSGirisha Dengi 2); 1322597fff5fSGirisha Dengi 1323597fff5fSGirisha Dengi SMC_RET1(handle, status); 1324597fff5fSGirisha Dengi } 1325597fff5fSGirisha Dengi 1326204d5e67SSieu Mun Tang case ALTERA_SIP_SMC_ASYNC_HWMON_READVOLT: 1327204d5e67SSieu Mun Tang case ALTERA_SIP_SMC_ASYNC_HWMON_READTEMP: 1328204d5e67SSieu Mun Tang { 1329204d5e67SSieu Mun Tang uint32_t channel = (uint32_t)x2; 1330204d5e67SSieu Mun Tang uint32_t mbox_cmd = ((smc_fid == ALTERA_SIP_SMC_ASYNC_HWMON_READVOLT) ? 1331204d5e67SSieu Mun Tang MBOX_HWMON_READVOLT : MBOX_HWMON_READTEMP); 1332204d5e67SSieu Mun Tang 1333204d5e67SSieu Mun Tang status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1334204d5e67SSieu Mun Tang GET_JOB_ID(x1), 1335204d5e67SSieu Mun Tang mbox_cmd, 1336204d5e67SSieu Mun Tang &channel, 1337204d5e67SSieu Mun Tang 1U, 1338204d5e67SSieu Mun Tang MBOX_CMD_FLAG_CASUAL, 1339204d5e67SSieu Mun Tang sip_smc_cmd_cb_ret3, 1340204d5e67SSieu Mun Tang NULL, 1341204d5e67SSieu Mun Tang 0); 1342204d5e67SSieu Mun Tang 1343204d5e67SSieu Mun Tang SMC_RET1(handle, status); 1344204d5e67SSieu Mun Tang } 1345204d5e67SSieu Mun Tang 1346*b85b49e4SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_RSU_GET_SPT: 1347*b85b49e4SGirisha Dengi { 1348*b85b49e4SGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1349*b85b49e4SGirisha Dengi GET_JOB_ID(x1), 1350*b85b49e4SGirisha Dengi MBOX_GET_SUBPARTITION_TABLE, 1351*b85b49e4SGirisha Dengi NULL, 1352*b85b49e4SGirisha Dengi 0, 1353*b85b49e4SGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1354*b85b49e4SGirisha Dengi sip_smc_cmd_cb_rsu_spt, 1355*b85b49e4SGirisha Dengi NULL, 1356*b85b49e4SGirisha Dengi 0); 1357*b85b49e4SGirisha Dengi 1358*b85b49e4SGirisha Dengi SMC_RET1(handle, status); 1359*b85b49e4SGirisha Dengi } 1360*b85b49e4SGirisha Dengi 1361*b85b49e4SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_RSU_GET_STATUS: 1362*b85b49e4SGirisha Dengi { 1363*b85b49e4SGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1364*b85b49e4SGirisha Dengi GET_JOB_ID(x1), 1365*b85b49e4SGirisha Dengi MBOX_RSU_STATUS, 1366*b85b49e4SGirisha Dengi NULL, 1367*b85b49e4SGirisha Dengi 0, 1368*b85b49e4SGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1369*b85b49e4SGirisha Dengi sip_smc_cmd_cb_rsu_status, 1370*b85b49e4SGirisha Dengi NULL, 1371*b85b49e4SGirisha Dengi 0); 1372*b85b49e4SGirisha Dengi 1373*b85b49e4SGirisha Dengi SMC_RET1(handle, status); 1374*b85b49e4SGirisha Dengi } 1375*b85b49e4SGirisha Dengi 1376*b85b49e4SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_RSU_NOTIFY: 1377*b85b49e4SGirisha Dengi { 1378*b85b49e4SGirisha Dengi uint32_t notify_code = (uint32_t)x2; 1379*b85b49e4SGirisha Dengi 1380*b85b49e4SGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1381*b85b49e4SGirisha Dengi GET_JOB_ID(x1), 1382*b85b49e4SGirisha Dengi MBOX_HPS_STAGE_NOTIFY, 1383*b85b49e4SGirisha Dengi ¬ify_code, 1384*b85b49e4SGirisha Dengi 1U, 1385*b85b49e4SGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1386*b85b49e4SGirisha Dengi sip_smc_cmd_cb_ret2, 1387*b85b49e4SGirisha Dengi NULL, 1388*b85b49e4SGirisha Dengi 0); 1389*b85b49e4SGirisha Dengi 1390*b85b49e4SGirisha Dengi SMC_RET1(handle, status); 1391*b85b49e4SGirisha Dengi } 1392*b85b49e4SGirisha Dengi 1393cbb62e01SGirisha Dengi case ALTERA_SIP_SMC_ASYNC_GEN_MBOX_CMD: 1394cbb62e01SGirisha Dengi { 1395cbb62e01SGirisha Dengi /* Filter the required commands here. */ 1396cbb62e01SGirisha Dengi if (!is_gen_mbox_cmd_allowed(smc_fid)) { 1397cbb62e01SGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1398cbb62e01SGirisha Dengi SMC_RET1(handle, status); 1399cbb62e01SGirisha Dengi } 1400cbb62e01SGirisha Dengi 1401cbb62e01SGirisha Dengi /* Collect all the args passed in, and send the mailbox command. */ 1402cbb62e01SGirisha Dengi uint32_t mbox_cmd = (uint32_t)x2; 1403cbb62e01SGirisha Dengi uint32_t *cmd_payload_addr = NULL; 1404cbb62e01SGirisha Dengi uint32_t cmd_payload_len = (uint32_t)x4 / MBOX_WORD_BYTE; 1405cbb62e01SGirisha Dengi uint32_t *resp_payload_addr = NULL; 1406cbb62e01SGirisha Dengi uint32_t resp_payload_len = (uint32_t)x6 / MBOX_WORD_BYTE; 1407cbb62e01SGirisha Dengi 1408cbb62e01SGirisha Dengi if ((cmd_payload_len > MBOX_GEN_CMD_MAX_WORDS) || 1409cbb62e01SGirisha Dengi (resp_payload_len > MBOX_GEN_CMD_MAX_WORDS)) { 1410cbb62e01SGirisha Dengi ERROR("MBOX: 0x%x: Command/Response payload length exceeds max limit\n", 1411cbb62e01SGirisha Dengi smc_fid); 1412cbb62e01SGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1413cbb62e01SGirisha Dengi SMC_RET1(handle, status); 1414cbb62e01SGirisha Dengi } 1415cbb62e01SGirisha Dengi 1416cbb62e01SGirisha Dengi /* Make sure we have valid command payload length and buffer */ 1417cbb62e01SGirisha Dengi if (cmd_payload_len != 0U) { 1418cbb62e01SGirisha Dengi cmd_payload_addr = (uint32_t *)x3; 1419cbb62e01SGirisha Dengi if (cmd_payload_addr == NULL) { 1420cbb62e01SGirisha Dengi ERROR("MBOX: 0x%x: Command payload address is NULL\n", 1421cbb62e01SGirisha Dengi smc_fid); 1422cbb62e01SGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1423cbb62e01SGirisha Dengi SMC_RET1(handle, status); 1424cbb62e01SGirisha Dengi } 1425cbb62e01SGirisha Dengi } 1426cbb62e01SGirisha Dengi 1427cbb62e01SGirisha Dengi /* Make sure we have valid response payload length and buffer */ 1428cbb62e01SGirisha Dengi if (resp_payload_len != 0U) { 1429cbb62e01SGirisha Dengi resp_payload_addr = (uint32_t *)x5; 1430cbb62e01SGirisha Dengi if (resp_payload_addr == NULL) { 1431cbb62e01SGirisha Dengi ERROR("MBOX: 0x%x: Response payload address is NULL\n", 1432cbb62e01SGirisha Dengi smc_fid); 1433cbb62e01SGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1434cbb62e01SGirisha Dengi SMC_RET1(handle, status); 1435cbb62e01SGirisha Dengi } 1436cbb62e01SGirisha Dengi } 1437cbb62e01SGirisha Dengi 1438cbb62e01SGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1439cbb62e01SGirisha Dengi GET_JOB_ID(x1), 1440cbb62e01SGirisha Dengi mbox_cmd, 1441cbb62e01SGirisha Dengi (uint32_t *)cmd_payload_addr, 1442cbb62e01SGirisha Dengi cmd_payload_len, 1443cbb62e01SGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1444cbb62e01SGirisha Dengi sip_smc_ret_nbytes_cb, 1445cbb62e01SGirisha Dengi (uint32_t *)resp_payload_addr, 1446cbb62e01SGirisha Dengi resp_payload_len); 1447cbb62e01SGirisha Dengi 1448cbb62e01SGirisha Dengi SMC_RET1(handle, status); 1449cbb62e01SGirisha Dengi } 1450cbb62e01SGirisha Dengi 1451597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_RANDOM_NUMBER_EXT: 1452597fff5fSGirisha Dengi { 1453597fff5fSGirisha Dengi uint32_t session_id = (uint32_t)x2; 1454597fff5fSGirisha Dengi uint32_t context_id = (uint32_t)x3; 1455597fff5fSGirisha Dengi uint64_t ret_random_addr = (uint64_t)x4; 1456597fff5fSGirisha Dengi uint32_t random_len = (uint32_t)SMC_GET_GP(handle, CTX_GPREG_X5); 1457597fff5fSGirisha Dengi uint32_t crypto_header = 0U; 1458597fff5fSGirisha Dengi 1459597fff5fSGirisha Dengi if ((random_len > (FCS_RANDOM_EXT_MAX_WORD_SIZE * MBOX_WORD_BYTE)) || 1460597fff5fSGirisha Dengi (random_len == 0U) || 1461597fff5fSGirisha Dengi (!is_size_4_bytes_aligned(random_len))) { 1462597fff5fSGirisha Dengi ERROR("MBOX: 0x%x is rejected\n", smc_fid); 1463597fff5fSGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1464597fff5fSGirisha Dengi SMC_RET1(handle, status); 1465597fff5fSGirisha Dengi } 1466597fff5fSGirisha Dengi 1467597fff5fSGirisha Dengi crypto_header = ((FCS_CS_FIELD_FLAG_INIT | FCS_CS_FIELD_FLAG_FINALIZE) << 1468597fff5fSGirisha Dengi FCS_CS_FIELD_FLAG_OFFSET); 1469597fff5fSGirisha Dengi fcs_rng_payload payload = {session_id, context_id, 1470597fff5fSGirisha Dengi crypto_header, random_len}; 1471597fff5fSGirisha Dengi 1472597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1473597fff5fSGirisha Dengi GET_JOB_ID(x1), 1474597fff5fSGirisha Dengi MBOX_FCS_RANDOM_GEN, 1475597fff5fSGirisha Dengi (uint32_t *)&payload, 1476597fff5fSGirisha Dengi sizeof(payload) / MBOX_WORD_BYTE, 1477597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1478597fff5fSGirisha Dengi sip_smc_ret_nbytes_cb, 1479597fff5fSGirisha Dengi (uint32_t *)ret_random_addr, 1480597fff5fSGirisha Dengi 2); 1481597fff5fSGirisha Dengi SMC_RET1(handle, status); 1482597fff5fSGirisha Dengi } 1483597fff5fSGirisha Dengi 1484597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_GET_PROVISION_DATA: 1485597fff5fSGirisha Dengi { 1486597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1487597fff5fSGirisha Dengi GET_JOB_ID(x1), 1488597fff5fSGirisha Dengi MBOX_FCS_GET_PROVISION, 1489597fff5fSGirisha Dengi NULL, 1490597fff5fSGirisha Dengi 0U, 1491597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1492597fff5fSGirisha Dengi sip_smc_ret_nbytes_cb, 1493597fff5fSGirisha Dengi (uint32_t *)x2, 1494597fff5fSGirisha Dengi 2); 1495597fff5fSGirisha Dengi SMC_RET1(handle, status); 1496597fff5fSGirisha Dengi } 1497597fff5fSGirisha Dengi 1498597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_CNTR_SET_PREAUTH: 1499597fff5fSGirisha Dengi { 1500597fff5fSGirisha Dengi status = intel_fcs_cntr_set_preauth(smc_fid, x1, x2, x3, 1501597fff5fSGirisha Dengi x4, &mbox_error); 1502597fff5fSGirisha Dengi SMC_RET1(handle, status); 1503597fff5fSGirisha Dengi } 1504597fff5fSGirisha Dengi 1505597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_CHIP_ID: 1506597fff5fSGirisha Dengi { 1507597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1508597fff5fSGirisha Dengi GET_JOB_ID(x1), 1509597fff5fSGirisha Dengi MBOX_CMD_GET_CHIPID, 1510597fff5fSGirisha Dengi NULL, 1511597fff5fSGirisha Dengi 0U, 1512597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1513597fff5fSGirisha Dengi sip_smc_get_chipid_cb, 1514597fff5fSGirisha Dengi NULL, 1515597fff5fSGirisha Dengi 0); 1516597fff5fSGirisha Dengi SMC_RET1(handle, status); 1517597fff5fSGirisha Dengi } 1518597fff5fSGirisha Dengi 1519597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_GET_ATTESTATION_CERT: 1520597fff5fSGirisha Dengi { 1521597fff5fSGirisha Dengi status = intel_fcs_get_attestation_cert(smc_fid, x1, x2, x3, 1522597fff5fSGirisha Dengi (uint32_t *) &x4, &mbox_error); 1523597fff5fSGirisha Dengi SMC_RET1(handle, status); 1524597fff5fSGirisha Dengi } 1525597fff5fSGirisha Dengi 1526597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_CREATE_CERT_ON_RELOAD: 1527597fff5fSGirisha Dengi { 1528597fff5fSGirisha Dengi status = intel_fcs_create_cert_on_reload(smc_fid, x1, 1529597fff5fSGirisha Dengi x2, &mbox_error); 1530597fff5fSGirisha Dengi SMC_RET1(handle, status); 1531597fff5fSGirisha Dengi } 1532597fff5fSGirisha Dengi 1533597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_CRYPTION_EXT: 1534597fff5fSGirisha Dengi { 1535597fff5fSGirisha Dengi if (x4 == FCS_MODE_ENCRYPT) { 1536597fff5fSGirisha Dengi status = intel_fcs_encryption_ext(smc_fid, x1, x2, x3, 1537597fff5fSGirisha Dengi x5, x6, x7, (uint32_t *) &x8, 1538597fff5fSGirisha Dengi &mbox_error, x10, x11); 1539597fff5fSGirisha Dengi } else if (x4 == FCS_MODE_DECRYPT) { 1540597fff5fSGirisha Dengi status = intel_fcs_decryption_ext(smc_fid, x1, x2, x3, 1541597fff5fSGirisha Dengi x5, x6, x7, (uint32_t *) &x8, 1542597fff5fSGirisha Dengi &mbox_error, x9, x10, x11); 1543597fff5fSGirisha Dengi } else { 1544597fff5fSGirisha Dengi ERROR("MBOX: 0x%x: Wrong crypto mode\n", smc_fid); 1545597fff5fSGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1546597fff5fSGirisha Dengi } 1547597fff5fSGirisha Dengi SMC_RET1(handle, status); 1548597fff5fSGirisha Dengi } 1549597fff5fSGirisha Dengi 1550597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_SEND_CERTIFICATE: 1551597fff5fSGirisha Dengi { 1552597fff5fSGirisha Dengi status = intel_fcs_send_cert(smc_fid, x1, x2, x3, &mbox_error); 1553597fff5fSGirisha Dengi SMC_RET1(handle, status); 1554597fff5fSGirisha Dengi } 1555597fff5fSGirisha Dengi 1556597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_OPEN_CS_SESSION: 1557597fff5fSGirisha Dengi { 1558597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1559597fff5fSGirisha Dengi GET_JOB_ID(x1), 1560597fff5fSGirisha Dengi MBOX_FCS_OPEN_CS_SESSION, 1561597fff5fSGirisha Dengi NULL, 1562597fff5fSGirisha Dengi 0U, 1563597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1564597fff5fSGirisha Dengi sip_smc_cmd_cb_ret3, 1565597fff5fSGirisha Dengi NULL, 1566597fff5fSGirisha Dengi 0); 1567597fff5fSGirisha Dengi SMC_RET1(handle, status); 1568597fff5fSGirisha Dengi } 1569597fff5fSGirisha Dengi 1570597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_CLOSE_CS_SESSION: 1571597fff5fSGirisha Dengi { 1572597fff5fSGirisha Dengi uint32_t session_id = (uint32_t)x2; 1573597fff5fSGirisha Dengi 1574597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1575597fff5fSGirisha Dengi GET_JOB_ID(x1), 1576597fff5fSGirisha Dengi MBOX_FCS_CLOSE_CS_SESSION, 1577597fff5fSGirisha Dengi &session_id, 1578597fff5fSGirisha Dengi 1U, 1579597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1580597fff5fSGirisha Dengi sip_smc_cmd_cb_ret2, 1581597fff5fSGirisha Dengi NULL, 1582597fff5fSGirisha Dengi 0); 1583597fff5fSGirisha Dengi SMC_RET1(handle, status); 1584597fff5fSGirisha Dengi } 1585597fff5fSGirisha Dengi 1586597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_IMPORT_CS_KEY: 1587597fff5fSGirisha Dengi { 1588597fff5fSGirisha Dengi uint64_t key_addr = x2; 1589597fff5fSGirisha Dengi uint32_t key_len_words = (uint32_t)x3 / MBOX_WORD_BYTE; 1590597fff5fSGirisha Dengi 1591597fff5fSGirisha Dengi if ((key_len_words > FCS_CS_KEY_OBJ_MAX_WORD_SIZE) || 1592597fff5fSGirisha Dengi (!is_address_in_ddr_range(key_addr, key_len_words * 4))) { 1593597fff5fSGirisha Dengi ERROR("MBOX: 0x%x: Addr not in DDR range or key len exceeds\n", 1594597fff5fSGirisha Dengi smc_fid); 1595597fff5fSGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1596597fff5fSGirisha Dengi SMC_RET1(handle, status); 1597597fff5fSGirisha Dengi } 1598597fff5fSGirisha Dengi 1599597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1600597fff5fSGirisha Dengi GET_JOB_ID(x1), 1601597fff5fSGirisha Dengi MBOX_FCS_IMPORT_CS_KEY, 1602597fff5fSGirisha Dengi (uint32_t *)key_addr, 1603597fff5fSGirisha Dengi key_len_words, 1604597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1605597fff5fSGirisha Dengi sip_smc_cmd_cb_ret3, 1606597fff5fSGirisha Dengi NULL, 1607597fff5fSGirisha Dengi 0); 1608597fff5fSGirisha Dengi SMC_RET1(handle, status); 1609597fff5fSGirisha Dengi } 1610597fff5fSGirisha Dengi 1611597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_CREATE_CS_KEY: 1612597fff5fSGirisha Dengi { 1613597fff5fSGirisha Dengi uint64_t key_addr = x2; 1614597fff5fSGirisha Dengi uint32_t key_len_words = (uint32_t)x3 / MBOX_WORD_BYTE; 1615597fff5fSGirisha Dengi 1616597fff5fSGirisha Dengi if (!is_address_in_ddr_range(key_addr, key_len_words * 4)) { 1617597fff5fSGirisha Dengi ERROR("MBOX: 0x%x: Addr not in DDR range\n", smc_fid); 1618597fff5fSGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1619597fff5fSGirisha Dengi SMC_RET1(handle, status); 1620597fff5fSGirisha Dengi } 1621597fff5fSGirisha Dengi 1622597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1623597fff5fSGirisha Dengi GET_JOB_ID(x1), 1624597fff5fSGirisha Dengi MBOX_FCS_CREATE_CS_KEY, 1625597fff5fSGirisha Dengi (uint32_t *)key_addr, 1626597fff5fSGirisha Dengi key_len_words, 1627597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1628597fff5fSGirisha Dengi sip_smc_cmd_cb_ret3, 1629597fff5fSGirisha Dengi NULL, 1630597fff5fSGirisha Dengi 0); 1631597fff5fSGirisha Dengi SMC_RET1(handle, status); 1632597fff5fSGirisha Dengi } 1633597fff5fSGirisha Dengi 1634597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_EXPORT_CS_KEY: 1635597fff5fSGirisha Dengi { 1636597fff5fSGirisha Dengi uint32_t session_id = (uint32_t)x2; 1637597fff5fSGirisha Dengi uint32_t key_uid = (uint32_t)x3; 1638597fff5fSGirisha Dengi uint64_t ret_key_addr = (uint64_t)x4; 1639597fff5fSGirisha Dengi uint32_t key_len = (uint32_t)SMC_GET_GP(handle, CTX_GPREG_X5); 1640597fff5fSGirisha Dengi 1641597fff5fSGirisha Dengi if (!is_address_in_ddr_range(ret_key_addr, key_len)) { 1642597fff5fSGirisha Dengi ERROR("MBOX: 0x%x: Addr not in DDR range\n", smc_fid); 1643597fff5fSGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1644597fff5fSGirisha Dengi SMC_RET1(handle, status); 1645597fff5fSGirisha Dengi } 1646597fff5fSGirisha Dengi 1647597fff5fSGirisha Dengi fcs_cs_key_payload payload = {session_id, RESERVED_AS_ZERO, 1648597fff5fSGirisha Dengi RESERVED_AS_ZERO, key_uid}; 1649597fff5fSGirisha Dengi 1650597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1651597fff5fSGirisha Dengi GET_JOB_ID(x1), 1652597fff5fSGirisha Dengi MBOX_FCS_EXPORT_CS_KEY, 1653597fff5fSGirisha Dengi (uint32_t *)&payload, 1654597fff5fSGirisha Dengi sizeof(payload) / MBOX_WORD_BYTE, 1655597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1656597fff5fSGirisha Dengi sip_smc_ret_nbytes_cb, 1657597fff5fSGirisha Dengi (uint32_t *)ret_key_addr, 1658597fff5fSGirisha Dengi 2); 1659597fff5fSGirisha Dengi SMC_RET1(handle, status); 1660597fff5fSGirisha Dengi } 1661597fff5fSGirisha Dengi 1662597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_REMOVE_CS_KEY: 1663597fff5fSGirisha Dengi { 1664597fff5fSGirisha Dengi uint32_t session_id = (uint32_t)x2; 1665597fff5fSGirisha Dengi uint32_t key_uid = (uint32_t)x3; 1666597fff5fSGirisha Dengi 1667597fff5fSGirisha Dengi fcs_cs_key_payload payload = {session_id, RESERVED_AS_ZERO, 1668597fff5fSGirisha Dengi RESERVED_AS_ZERO, key_uid}; 1669597fff5fSGirisha Dengi 1670597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1671597fff5fSGirisha Dengi GET_JOB_ID(x1), 1672597fff5fSGirisha Dengi MBOX_FCS_REMOVE_CS_KEY, 1673597fff5fSGirisha Dengi (uint32_t *)&payload, 1674597fff5fSGirisha Dengi sizeof(payload) / MBOX_WORD_BYTE, 1675597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1676597fff5fSGirisha Dengi sip_smc_cmd_cb_ret3, 1677597fff5fSGirisha Dengi NULL, 1678597fff5fSGirisha Dengi 0); 1679597fff5fSGirisha Dengi SMC_RET1(handle, status); 1680597fff5fSGirisha Dengi } 1681597fff5fSGirisha Dengi 1682597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_GET_CS_KEY_INFO: 1683597fff5fSGirisha Dengi { 1684597fff5fSGirisha Dengi uint32_t session_id = (uint32_t)x2; 1685597fff5fSGirisha Dengi uint32_t key_uid = (uint32_t)x3; 1686597fff5fSGirisha Dengi uint64_t ret_key_addr = (uint64_t)x4; 1687597fff5fSGirisha Dengi uint32_t key_len = (uint32_t)SMC_GET_GP(handle, CTX_GPREG_X5); 1688597fff5fSGirisha Dengi 1689597fff5fSGirisha Dengi if (!is_address_in_ddr_range(ret_key_addr, key_len)) { 1690597fff5fSGirisha Dengi ERROR("MBOX: 0x%x: Addr not in DDR range\n", smc_fid); 1691597fff5fSGirisha Dengi status = INTEL_SIP_SMC_STATUS_REJECTED; 1692597fff5fSGirisha Dengi SMC_RET1(handle, status); 1693597fff5fSGirisha Dengi } 1694597fff5fSGirisha Dengi 1695597fff5fSGirisha Dengi fcs_cs_key_payload payload = {session_id, RESERVED_AS_ZERO, 1696597fff5fSGirisha Dengi RESERVED_AS_ZERO, key_uid}; 1697597fff5fSGirisha Dengi 1698597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1699597fff5fSGirisha Dengi GET_JOB_ID(x1), 1700597fff5fSGirisha Dengi MBOX_FCS_GET_CS_KEY_INFO, 1701597fff5fSGirisha Dengi (uint32_t *)&payload, 1702597fff5fSGirisha Dengi sizeof(payload) / MBOX_WORD_BYTE, 1703597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1704597fff5fSGirisha Dengi sip_smc_ret_nbytes_cb, 1705597fff5fSGirisha Dengi (uint32_t *)ret_key_addr, 1706597fff5fSGirisha Dengi 2); 1707597fff5fSGirisha Dengi SMC_RET1(handle, status); 1708597fff5fSGirisha Dengi } 1709597fff5fSGirisha Dengi 1710597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_AES_CRYPT_INIT: 1711597fff5fSGirisha Dengi { 1712597fff5fSGirisha Dengi status = intel_fcs_aes_crypt_init(x2, x3, x4, x5, 1713597fff5fSGirisha Dengi x6, &mbox_error); 1714597fff5fSGirisha Dengi SMC_RET1(handle, status); 1715597fff5fSGirisha Dengi } 1716597fff5fSGirisha Dengi 1717597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_AES_CRYPT_UPDATE: 1718597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_AES_CRYPT_FINALIZE: 1719597fff5fSGirisha Dengi { 1720597fff5fSGirisha Dengi uint32_t job_id = 0U; 1721597fff5fSGirisha Dengi bool is_final = (smc_fid == ALTERA_SIP_SMC_ASYNC_FCS_AES_CRYPT_FINALIZE) ? 1722597fff5fSGirisha Dengi true : false; 1723597fff5fSGirisha Dengi 1724597fff5fSGirisha Dengi status = intel_fcs_aes_crypt_update_finalize(smc_fid, x1, x2, 1725597fff5fSGirisha Dengi x3, x4, x5, x6, x7, x8, is_final, 1726597fff5fSGirisha Dengi &job_id, x9, x10); 1727597fff5fSGirisha Dengi SMC_RET1(handle, status); 1728597fff5fSGirisha Dengi } 1729597fff5fSGirisha Dengi 1730597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_GET_DIGEST_INIT: 1731597fff5fSGirisha Dengi { 1732597fff5fSGirisha Dengi status = intel_fcs_get_digest_init(x2, x3, x4, x5, x6, 1733597fff5fSGirisha Dengi &mbox_error); 1734597fff5fSGirisha Dengi SMC_RET1(handle, status); 1735597fff5fSGirisha Dengi } 1736597fff5fSGirisha Dengi 1737597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_GET_DIGEST_UPDATE: 1738597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_GET_DIGEST_FINALIZE: 1739597fff5fSGirisha Dengi { 1740597fff5fSGirisha Dengi bool is_final = (smc_fid == ALTERA_SIP_SMC_ASYNC_FCS_GET_DIGEST_FINALIZE) ? 1741597fff5fSGirisha Dengi true : false; 1742597fff5fSGirisha Dengi 1743597fff5fSGirisha Dengi status = intel_fcs_get_digest_update_finalize(smc_fid, x1, x2, 1744597fff5fSGirisha Dengi x3, x4, x5, x6, (uint32_t *) &x7, 1745597fff5fSGirisha Dengi is_final, &mbox_error, x8); 1746597fff5fSGirisha Dengi 1747597fff5fSGirisha Dengi SMC_RET1(handle, status); 1748597fff5fSGirisha Dengi } 1749597fff5fSGirisha Dengi 1750597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_MAC_VERIFY_INIT: 1751597fff5fSGirisha Dengi { 1752597fff5fSGirisha Dengi status = intel_fcs_mac_verify_init(x2, x3, x4, x5, x6, 1753597fff5fSGirisha Dengi &mbox_error); 1754597fff5fSGirisha Dengi SMC_RET1(handle, status); 1755597fff5fSGirisha Dengi } 1756597fff5fSGirisha Dengi 1757597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_MAC_VERIFY_UPDATE: 1758597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_MAC_VERIFY_FINALIZE: 1759597fff5fSGirisha Dengi { 1760597fff5fSGirisha Dengi bool is_final = (smc_fid == ALTERA_SIP_SMC_ASYNC_FCS_MAC_VERIFY_FINALIZE) ? 1761597fff5fSGirisha Dengi true : false; 1762597fff5fSGirisha Dengi 1763597fff5fSGirisha Dengi status = intel_fcs_mac_verify_update_finalize(smc_fid, x1, x2, 1764597fff5fSGirisha Dengi x3, x4, x5, x6, (uint32_t *) &x7, x8, 1765597fff5fSGirisha Dengi is_final, &mbox_error, x9); 1766597fff5fSGirisha Dengi SMC_RET1(handle, status); 1767597fff5fSGirisha Dengi } 1768597fff5fSGirisha Dengi 1769597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_HASH_SIGN_INIT: 1770597fff5fSGirisha Dengi { 1771597fff5fSGirisha Dengi status = intel_fcs_ecdsa_hash_sign_init(x2, x3, x4, x5, x6, 1772597fff5fSGirisha Dengi &mbox_error); 1773597fff5fSGirisha Dengi SMC_RET1(handle, status); 1774597fff5fSGirisha Dengi } 1775597fff5fSGirisha Dengi 1776597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_HASH_SIGN_FINALIZE: 1777597fff5fSGirisha Dengi { 1778597fff5fSGirisha Dengi status = intel_fcs_ecdsa_hash_sign_finalize(smc_fid, x1, x2, x3, 1779597fff5fSGirisha Dengi x4, x5, x6, (uint32_t *) &x7, 1780597fff5fSGirisha Dengi &mbox_error); 1781597fff5fSGirisha Dengi SMC_RET1(handle, status); 1782597fff5fSGirisha Dengi } 1783597fff5fSGirisha Dengi 1784597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIGN_INIT: 1785597fff5fSGirisha Dengi { 1786597fff5fSGirisha Dengi status = intel_fcs_ecdsa_sha2_data_sign_init(x2, x3, x4, x5, x6, 1787597fff5fSGirisha Dengi &mbox_error); 1788597fff5fSGirisha Dengi SMC_RET1(handle, status); 1789597fff5fSGirisha Dengi } 1790597fff5fSGirisha Dengi 1791597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIGN_UPDATE: 1792597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE: 1793597fff5fSGirisha Dengi { 1794597fff5fSGirisha Dengi bool is_final = (smc_fid == ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE) 1795597fff5fSGirisha Dengi ? true : false; 1796597fff5fSGirisha Dengi 1797597fff5fSGirisha Dengi status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(smc_fid, 1798597fff5fSGirisha Dengi x1, x2, x3, x4, x5, x6, (uint32_t *) &x7, 1799597fff5fSGirisha Dengi is_final, &mbox_error, x8); 1800597fff5fSGirisha Dengi SMC_RET1(handle, status); 1801597fff5fSGirisha Dengi } 1802597fff5fSGirisha Dengi 1803597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_HASH_SIG_VERIFY_INIT: 1804597fff5fSGirisha Dengi { 1805597fff5fSGirisha Dengi status = intel_fcs_ecdsa_hash_sig_verify_init(x2, x3, x4, x5, 1806597fff5fSGirisha Dengi x6, &mbox_error); 1807597fff5fSGirisha Dengi SMC_RET1(handle, status); 1808597fff5fSGirisha Dengi } 1809597fff5fSGirisha Dengi 1810597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_HASH_SIG_VERIFY_FINALIZE: 1811597fff5fSGirisha Dengi { 1812597fff5fSGirisha Dengi status = intel_fcs_ecdsa_hash_sig_verify_finalize(smc_fid, x1, 1813597fff5fSGirisha Dengi x2, x3, x4, x5, x6, (uint32_t *) &x7, 1814597fff5fSGirisha Dengi &mbox_error); 1815597fff5fSGirisha Dengi SMC_RET1(handle, status); 1816597fff5fSGirisha Dengi } 1817597fff5fSGirisha Dengi 1818597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_INIT: 1819597fff5fSGirisha Dengi { 1820597fff5fSGirisha Dengi status = intel_fcs_ecdsa_sha2_data_sig_verify_init(x2, x3, x4, 1821597fff5fSGirisha Dengi x5, x6, &mbox_error); 1822597fff5fSGirisha Dengi SMC_RET1(handle, status); 1823597fff5fSGirisha Dengi } 1824597fff5fSGirisha Dengi 1825597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_UPDATE: 1826597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE: 1827597fff5fSGirisha Dengi { 1828597fff5fSGirisha Dengi bool is_final = (smc_fid == 1829597fff5fSGirisha Dengi ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE) ? 1830597fff5fSGirisha Dengi true : false; 1831597fff5fSGirisha Dengi 1832597fff5fSGirisha Dengi status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize( 1833597fff5fSGirisha Dengi smc_fid, x1, x2, x3, x4, x5, x6, 1834597fff5fSGirisha Dengi (uint32_t *) &x7, x8, is_final, 1835597fff5fSGirisha Dengi &mbox_error, x9); 1836597fff5fSGirisha Dengi SMC_RET1(handle, status); 1837597fff5fSGirisha Dengi } 1838597fff5fSGirisha Dengi 1839597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_GET_PUBKEY_INIT: 1840597fff5fSGirisha Dengi { 1841597fff5fSGirisha Dengi status = intel_fcs_ecdsa_get_pubkey_init(x2, x3, x4, x5, x6, 1842597fff5fSGirisha Dengi &mbox_error); 1843597fff5fSGirisha Dengi SMC_RET1(handle, status); 1844597fff5fSGirisha Dengi } 1845597fff5fSGirisha Dengi 1846597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDSA_GET_PUBKEY_FINALIZE: 1847597fff5fSGirisha Dengi { 1848597fff5fSGirisha Dengi status = intel_fcs_ecdsa_get_pubkey_finalize(smc_fid, x1, x2, x3, 1849597fff5fSGirisha Dengi x4, (uint32_t *) &x5, &mbox_error); 1850597fff5fSGirisha Dengi SMC_RET1(handle, status); 1851597fff5fSGirisha Dengi } 1852597fff5fSGirisha Dengi 1853597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDH_REQUEST_INIT: 1854597fff5fSGirisha Dengi { 1855597fff5fSGirisha Dengi status = intel_fcs_ecdh_request_init(x2, x3, x4, x5, x6, 1856597fff5fSGirisha Dengi &mbox_error); 1857597fff5fSGirisha Dengi SMC_RET1(handle, status); 1858597fff5fSGirisha Dengi } 1859597fff5fSGirisha Dengi 1860597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_ECDH_REQUEST_FINALIZE: 1861597fff5fSGirisha Dengi { 1862597fff5fSGirisha Dengi uint32_t dest_size = (uint32_t)x7; 1863597fff5fSGirisha Dengi 1864597fff5fSGirisha Dengi NOTICE("MBOX: %s, %d: x7 0x%x, dest_size 0x%x\n", 1865597fff5fSGirisha Dengi __func__, __LINE__, (uint32_t)x7, dest_size); 1866597fff5fSGirisha Dengi 1867597fff5fSGirisha Dengi status = intel_fcs_ecdh_request_finalize(smc_fid, x1, x2, x3, 1868597fff5fSGirisha Dengi x4, x5, x6, (uint32_t *) &dest_size, 1869597fff5fSGirisha Dengi &mbox_error); 1870597fff5fSGirisha Dengi SMC_RET1(handle, status); 1871597fff5fSGirisha Dengi } 1872597fff5fSGirisha Dengi 1873597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_MCTP_MSG: 1874597fff5fSGirisha Dengi { 1875597fff5fSGirisha Dengi uint32_t *src_addr = (uint32_t *)x2; 1876597fff5fSGirisha Dengi uint32_t src_size = (uint32_t)x3; 1877597fff5fSGirisha Dengi uint32_t *dst_addr = (uint32_t *)x4; 1878597fff5fSGirisha Dengi 1879597fff5fSGirisha Dengi status = mailbox_send_cmd_async_v3(GET_CLIENT_ID(x1), 1880597fff5fSGirisha Dengi GET_JOB_ID(x1), 1881597fff5fSGirisha Dengi MBOX_CMD_MCTP_MSG, 1882597fff5fSGirisha Dengi src_addr, 1883597fff5fSGirisha Dengi src_size / MBOX_WORD_BYTE, 1884597fff5fSGirisha Dengi MBOX_CMD_FLAG_CASUAL, 1885597fff5fSGirisha Dengi sip_smc_ret_nbytes_cb, 1886597fff5fSGirisha Dengi dst_addr, 1887597fff5fSGirisha Dengi 2); 1888597fff5fSGirisha Dengi 1889597fff5fSGirisha Dengi SMC_RET1(handle, status); 1890597fff5fSGirisha Dengi } 1891597fff5fSGirisha Dengi 1892597fff5fSGirisha Dengi case ALTERA_SIP_SMC_ASYNC_FCS_HKDF_REQUEST: 1893597fff5fSGirisha Dengi { 1894597fff5fSGirisha Dengi status = intel_fcs_hkdf_request(smc_fid, x1, x2, x3, x4, x5, x6, 1895597fff5fSGirisha Dengi x7); 1896597fff5fSGirisha Dengi SMC_RET1(handle, status); 1897597fff5fSGirisha Dengi } 1898597fff5fSGirisha Dengi 1899204d5e67SSieu Mun Tang default: 1900204d5e67SSieu Mun Tang return socfpga_sip_handler(smc_fid, x1, x2, x3, x4, 1901204d5e67SSieu Mun Tang cookie, handle, flags); 1902204d5e67SSieu Mun Tang } /* switch (smc_fid) */ 1903204d5e67SSieu Mun Tang } 1904204d5e67SSieu Mun Tang #endif 1905204d5e67SSieu Mun Tang 1906c76d4239SHadi Asyrafi /* 1907c76d4239SHadi Asyrafi * This function is responsible for handling all SiP calls from the NS world 1908c76d4239SHadi Asyrafi */ 1909c76d4239SHadi Asyrafi 1910ad47f142SSieu Mun Tang uintptr_t sip_smc_handler_v1(uint32_t smc_fid, 1911c76d4239SHadi Asyrafi u_register_t x1, 1912c76d4239SHadi Asyrafi u_register_t x2, 1913c76d4239SHadi Asyrafi u_register_t x3, 1914c76d4239SHadi Asyrafi u_register_t x4, 1915c76d4239SHadi Asyrafi void *cookie, 1916c76d4239SHadi Asyrafi void *handle, 1917c76d4239SHadi Asyrafi u_register_t flags) 1918c76d4239SHadi Asyrafi { 1919d1740831SSieu Mun Tang uint32_t retval = 0, completed_addr[3]; 1920d1740831SSieu Mun Tang uint32_t retval2 = 0; 192177902fcaSSieu Mun Tang uint32_t mbox_error = 0; 1922fcf906c9SBoon Khai Ng uint32_t err_states = 0; 1923fffcb25cSJit Loon Lim uint64_t retval64, rsu_respbuf[9]; 1924fffcb25cSJit Loon Lim uint32_t seu_respbuf[3]; 1925286b96f4SSieu Mun Tang int status = INTEL_SIP_SMC_STATUS_OK; 1926a250c04bSSieu Mun Tang int mbox_status; 1927a250c04bSSieu Mun Tang unsigned int len_in_resp; 1928c05ea296SSieu Mun Tang u_register_t x5, x6, x7; 1929f8e6a09cSAbdul Halim, Muhammad Hadi Asyrafi 1930c76d4239SHadi Asyrafi switch (smc_fid) { 1931c76d4239SHadi Asyrafi case SIP_SVC_UID: 1932c76d4239SHadi Asyrafi /* Return UID to the caller */ 1933c76d4239SHadi Asyrafi SMC_UUID_RET(handle, intl_svc_uid); 193413d33d52SHadi Asyrafi 1935c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE: 1936fcf906c9SBoon Khai Ng status = intel_mailbox_fpga_config_isdone(&err_states); 1937fcf906c9SBoon Khai Ng SMC_RET4(handle, status, err_states, 0, 0); 193813d33d52SHadi Asyrafi 1939c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM: 1940c76d4239SHadi Asyrafi SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK, 1941c76d4239SHadi Asyrafi INTEL_SIP_SMC_FPGA_CONFIG_ADDR, 1942c76d4239SHadi Asyrafi INTEL_SIP_SMC_FPGA_CONFIG_SIZE - 1943c76d4239SHadi Asyrafi INTEL_SIP_SMC_FPGA_CONFIG_ADDR); 194413d33d52SHadi Asyrafi 1945c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_START: 1946c76d4239SHadi Asyrafi status = intel_fpga_config_start(x1); 1947c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 194813d33d52SHadi Asyrafi 1949c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_WRITE: 1950c76d4239SHadi Asyrafi status = intel_fpga_config_write(x1, x2); 1951c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 195213d33d52SHadi Asyrafi 1953c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE: 1954c76d4239SHadi Asyrafi status = intel_fpga_config_completed_write(completed_addr, 1955aad868b4SAbdul Halim, Muhammad Hadi Asyrafi &retval, &rcv_id); 1956aad868b4SAbdul Halim, Muhammad Hadi Asyrafi switch (retval) { 1957c76d4239SHadi Asyrafi case 1: 1958c76d4239SHadi Asyrafi SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, 1959c76d4239SHadi Asyrafi completed_addr[0], 0, 0); 196013d33d52SHadi Asyrafi 1961c76d4239SHadi Asyrafi case 2: 1962c76d4239SHadi Asyrafi SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, 1963c76d4239SHadi Asyrafi completed_addr[0], 1964c76d4239SHadi Asyrafi completed_addr[1], 0); 196513d33d52SHadi Asyrafi 1966c76d4239SHadi Asyrafi case 3: 1967c76d4239SHadi Asyrafi SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, 1968c76d4239SHadi Asyrafi completed_addr[0], 1969c76d4239SHadi Asyrafi completed_addr[1], 1970c76d4239SHadi Asyrafi completed_addr[2]); 197113d33d52SHadi Asyrafi 1972c76d4239SHadi Asyrafi case 0: 1973c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 197413d33d52SHadi Asyrafi 1975c76d4239SHadi Asyrafi default: 1976cefb37ebSTien Hock, Loh mailbox_clear_response(); 1977c76d4239SHadi Asyrafi SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR); 1978c76d4239SHadi Asyrafi } 197913d33d52SHadi Asyrafi 198013d33d52SHadi Asyrafi case INTEL_SIP_SMC_REG_READ: 1981aad868b4SAbdul Halim, Muhammad Hadi Asyrafi status = intel_secure_reg_read(x1, &retval); 1982aad868b4SAbdul Halim, Muhammad Hadi Asyrafi SMC_RET3(handle, status, retval, x1); 198313d33d52SHadi Asyrafi 198413d33d52SHadi Asyrafi case INTEL_SIP_SMC_REG_WRITE: 1985aad868b4SAbdul Halim, Muhammad Hadi Asyrafi status = intel_secure_reg_write(x1, (uint32_t)x2, &retval); 1986aad868b4SAbdul Halim, Muhammad Hadi Asyrafi SMC_RET3(handle, status, retval, x1); 198713d33d52SHadi Asyrafi 198813d33d52SHadi Asyrafi case INTEL_SIP_SMC_REG_UPDATE: 198913d33d52SHadi Asyrafi status = intel_secure_reg_update(x1, (uint32_t)x2, 1990aad868b4SAbdul Halim, Muhammad Hadi Asyrafi (uint32_t)x3, &retval); 1991aad868b4SAbdul Halim, Muhammad Hadi Asyrafi SMC_RET3(handle, status, retval, x1); 1992c76d4239SHadi Asyrafi 1993e1f97d9cSHadi Asyrafi case INTEL_SIP_SMC_RSU_STATUS: 1994e1f97d9cSHadi Asyrafi status = intel_rsu_status(rsu_respbuf, 1995e1f97d9cSHadi Asyrafi ARRAY_SIZE(rsu_respbuf)); 1996e1f97d9cSHadi Asyrafi if (status) { 1997e1f97d9cSHadi Asyrafi SMC_RET1(handle, status); 1998e1f97d9cSHadi Asyrafi } else { 1999e1f97d9cSHadi Asyrafi SMC_RET4(handle, rsu_respbuf[0], rsu_respbuf[1], 2000e1f97d9cSHadi Asyrafi rsu_respbuf[2], rsu_respbuf[3]); 2001e1f97d9cSHadi Asyrafi } 2002e1f97d9cSHadi Asyrafi 2003e1f97d9cSHadi Asyrafi case INTEL_SIP_SMC_RSU_UPDATE: 2004e1f97d9cSHadi Asyrafi status = intel_rsu_update(x1); 2005e1f97d9cSHadi Asyrafi SMC_RET1(handle, status); 2006e1f97d9cSHadi Asyrafi 2007e1f97d9cSHadi Asyrafi case INTEL_SIP_SMC_RSU_NOTIFY: 2008e1f97d9cSHadi Asyrafi status = intel_rsu_notify(x1); 2009e1f97d9cSHadi Asyrafi SMC_RET1(handle, status); 2010e1f97d9cSHadi Asyrafi 2011e1f97d9cSHadi Asyrafi case INTEL_SIP_SMC_RSU_RETRY_COUNTER: 2012e1f97d9cSHadi Asyrafi status = intel_rsu_retry_counter((uint32_t *)rsu_respbuf, 2013aad868b4SAbdul Halim, Muhammad Hadi Asyrafi ARRAY_SIZE(rsu_respbuf), &retval); 2014e1f97d9cSHadi Asyrafi if (status) { 2015e1f97d9cSHadi Asyrafi SMC_RET1(handle, status); 2016e1f97d9cSHadi Asyrafi } else { 2017aad868b4SAbdul Halim, Muhammad Hadi Asyrafi SMC_RET2(handle, status, retval); 2018e1f97d9cSHadi Asyrafi } 2019e1f97d9cSHadi Asyrafi 202044eb782eSChee Hong Ang case INTEL_SIP_SMC_RSU_DCMF_VERSION: 202144eb782eSChee Hong Ang SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK, 202244eb782eSChee Hong Ang ((uint64_t)rsu_dcmf_ver[1] << 32) | rsu_dcmf_ver[0], 202344eb782eSChee Hong Ang ((uint64_t)rsu_dcmf_ver[3] << 32) | rsu_dcmf_ver[2]); 202444eb782eSChee Hong Ang 202544eb782eSChee Hong Ang case INTEL_SIP_SMC_RSU_COPY_DCMF_VERSION: 202644eb782eSChee Hong Ang status = intel_rsu_copy_dcmf_version(x1, x2); 202744eb782eSChee Hong Ang SMC_RET1(handle, status); 202844eb782eSChee Hong Ang 20298fb1b484SKah Jing Lee case INTEL_SIP_SMC_RSU_GET_DEVICE_INFO: 20308fb1b484SKah Jing Lee status = intel_rsu_get_device_info((uint32_t *)rsu_respbuf, 20318fb1b484SKah Jing Lee ARRAY_SIZE(rsu_respbuf)); 20328fb1b484SKah Jing Lee if (status) { 20338fb1b484SKah Jing Lee SMC_RET1(handle, status); 20348fb1b484SKah Jing Lee } else { 20358fb1b484SKah Jing Lee SMC_RET5(handle, status, rsu_respbuf[0], rsu_respbuf[1], 20368fb1b484SKah Jing Lee rsu_respbuf[2], rsu_respbuf[3]); 20378fb1b484SKah Jing Lee } 20388fb1b484SKah Jing Lee 2039984e236eSSieu Mun Tang case INTEL_SIP_SMC_RSU_DCMF_STATUS: 2040984e236eSSieu Mun Tang SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK, 2041984e236eSSieu Mun Tang ((uint64_t)rsu_dcmf_stat[3] << 48) | 2042984e236eSSieu Mun Tang ((uint64_t)rsu_dcmf_stat[2] << 32) | 2043984e236eSSieu Mun Tang ((uint64_t)rsu_dcmf_stat[1] << 16) | 2044984e236eSSieu Mun Tang rsu_dcmf_stat[0]); 2045984e236eSSieu Mun Tang 2046984e236eSSieu Mun Tang case INTEL_SIP_SMC_RSU_COPY_DCMF_STATUS: 2047984e236eSSieu Mun Tang status = intel_rsu_copy_dcmf_status(x1); 2048984e236eSSieu Mun Tang SMC_RET1(handle, status); 2049984e236eSSieu Mun Tang 20504c26957bSChee Hong Ang case INTEL_SIP_SMC_RSU_MAX_RETRY: 20514c26957bSChee Hong Ang SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK, rsu_max_retry); 20524c26957bSChee Hong Ang 20534c26957bSChee Hong Ang case INTEL_SIP_SMC_RSU_COPY_MAX_RETRY: 20544c26957bSChee Hong Ang rsu_max_retry = x1; 20554c26957bSChee Hong Ang SMC_RET1(handle, INTEL_SIP_SMC_STATUS_OK); 20564c26957bSChee Hong Ang 2057c703d752SSieu Mun Tang case INTEL_SIP_SMC_ECC_DBE: 2058c703d752SSieu Mun Tang status = intel_ecc_dbe_notification(x1); 2059c703d752SSieu Mun Tang SMC_RET1(handle, status); 2060c703d752SSieu Mun Tang 2061b703facaSSieu Mun Tang case INTEL_SIP_SMC_SERVICE_COMPLETED: 2062b703facaSSieu Mun Tang status = intel_smc_service_completed(x1, x2, x3, &rcv_id, 2063b703facaSSieu Mun Tang &len_in_resp, &mbox_error); 2064b703facaSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x1, len_in_resp); 2065b703facaSSieu Mun Tang 2066c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi case INTEL_SIP_SMC_FIRMWARE_VERSION: 2067c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi status = intel_smc_fw_version(&retval); 2068c026dfe3SSieu Mun Tang SMC_RET2(handle, status, retval); 2069c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 20700c5d62adSHadi Asyrafi case INTEL_SIP_SMC_MBOX_SEND_CMD: 20710c5d62adSHadi Asyrafi x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 20720c5d62adSHadi Asyrafi x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 2073ac097fdfSSieu Mun Tang status = intel_mbox_send_cmd(x1, (uint32_t *)x2, x3, x4, x5, x6, 2074ac097fdfSSieu Mun Tang &mbox_status, &len_in_resp); 2075108514ffSSieu Mun Tang SMC_RET3(handle, status, mbox_status, len_in_resp); 20760c5d62adSHadi Asyrafi 207793a5b97eSSieu Mun Tang case INTEL_SIP_SMC_GET_USERCODE: 207893a5b97eSSieu Mun Tang status = intel_smc_get_usercode(&retval); 207993a5b97eSSieu Mun Tang SMC_RET2(handle, status, retval); 208093a5b97eSSieu Mun Tang 208102d3ef33SSieu Mun Tang case INTEL_SIP_SMC_FCS_CRYPTION: 208202d3ef33SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 208302d3ef33SSieu Mun Tang 208402d3ef33SSieu Mun Tang if (x1 == FCS_MODE_DECRYPT) { 208502d3ef33SSieu Mun Tang status = intel_fcs_decryption(x2, x3, x4, x5, &send_id); 208602d3ef33SSieu Mun Tang } else if (x1 == FCS_MODE_ENCRYPT) { 208702d3ef33SSieu Mun Tang status = intel_fcs_encryption(x2, x3, x4, x5, &send_id); 208802d3ef33SSieu Mun Tang } else { 208902d3ef33SSieu Mun Tang status = INTEL_SIP_SMC_STATUS_REJECTED; 209002d3ef33SSieu Mun Tang } 209102d3ef33SSieu Mun Tang 209202d3ef33SSieu Mun Tang SMC_RET3(handle, status, x4, x5); 209302d3ef33SSieu Mun Tang 2094537ff052SSieu Mun Tang case INTEL_SIP_SMC_FCS_CRYPTION_EXT: 2095537ff052SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 2096537ff052SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 2097537ff052SSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 2098537ff052SSieu Mun Tang 2099537ff052SSieu Mun Tang if (x3 == FCS_MODE_DECRYPT) { 2100597fff5fSGirisha Dengi status = intel_fcs_decryption_ext(smc_fid, 0, x1, x2, x4, x5, x6, 2101597fff5fSGirisha Dengi (uint32_t *) &x7, &mbox_error, 0, 0, 0); 2102537ff052SSieu Mun Tang } else if (x3 == FCS_MODE_ENCRYPT) { 2103597fff5fSGirisha Dengi status = intel_fcs_encryption_ext(smc_fid, 0, x1, x2, x4, x5, x6, 2104597fff5fSGirisha Dengi (uint32_t *) &x7, &mbox_error, 0, 0); 2105537ff052SSieu Mun Tang } else { 2106537ff052SSieu Mun Tang status = INTEL_SIP_SMC_STATUS_REJECTED; 2107537ff052SSieu Mun Tang } 2108537ff052SSieu Mun Tang 2109537ff052SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x6, x7); 2110537ff052SSieu Mun Tang 21114837a640SSieu Mun Tang case INTEL_SIP_SMC_FCS_RANDOM_NUMBER: 21124837a640SSieu Mun Tang status = intel_fcs_random_number_gen(x1, &retval64, 21134837a640SSieu Mun Tang &mbox_error); 21144837a640SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x1, retval64); 21154837a640SSieu Mun Tang 211624f9dc8aSSieu Mun Tang case INTEL_SIP_SMC_FCS_RANDOM_NUMBER_EXT: 211724f9dc8aSSieu Mun Tang status = intel_fcs_random_number_gen_ext(x1, x2, x3, 211824f9dc8aSSieu Mun Tang &send_id); 211924f9dc8aSSieu Mun Tang SMC_RET1(handle, status); 212024f9dc8aSSieu Mun Tang 21214837a640SSieu Mun Tang case INTEL_SIP_SMC_FCS_SEND_CERTIFICATE: 2122597fff5fSGirisha Dengi status = intel_fcs_send_cert(smc_fid, 0, x1, x2, &send_id); 21234837a640SSieu Mun Tang SMC_RET1(handle, status); 21244837a640SSieu Mun Tang 21254837a640SSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_PROVISION_DATA: 21264837a640SSieu Mun Tang status = intel_fcs_get_provision_data(&send_id); 21274837a640SSieu Mun Tang SMC_RET1(handle, status); 21284837a640SSieu Mun Tang 21297facacecSSieu Mun Tang case INTEL_SIP_SMC_FCS_CNTR_SET_PREAUTH: 2130597fff5fSGirisha Dengi status = intel_fcs_cntr_set_preauth(smc_fid, 0, x1, x2, x3, 21317facacecSSieu Mun Tang &mbox_error); 21327facacecSSieu Mun Tang SMC_RET2(handle, status, mbox_error); 21337facacecSSieu Mun Tang 213411f4f030SSieu Mun Tang case INTEL_SIP_SMC_HPS_SET_BRIDGES: 213511f4f030SSieu Mun Tang status = intel_hps_set_bridges(x1, x2); 213611f4f030SSieu Mun Tang SMC_RET1(handle, status); 213711f4f030SSieu Mun Tang 2138ad47f142SSieu Mun Tang case INTEL_SIP_SMC_HWMON_READTEMP: 2139ad47f142SSieu Mun Tang status = intel_hwmon_readtemp(x1, &retval); 2140ad47f142SSieu Mun Tang SMC_RET2(handle, status, retval); 2141ad47f142SSieu Mun Tang 2142ad47f142SSieu Mun Tang case INTEL_SIP_SMC_HWMON_READVOLT: 2143ad47f142SSieu Mun Tang status = intel_hwmon_readvolt(x1, &retval); 2144ad47f142SSieu Mun Tang SMC_RET2(handle, status, retval); 2145ad47f142SSieu Mun Tang 2146d1740831SSieu Mun Tang case INTEL_SIP_SMC_FCS_PSGSIGMA_TEARDOWN: 2147d1740831SSieu Mun Tang status = intel_fcs_sigma_teardown(x1, &mbox_error); 2148d1740831SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 2149d1740831SSieu Mun Tang 2150d1740831SSieu Mun Tang case INTEL_SIP_SMC_FCS_CHIP_ID: 2151d1740831SSieu Mun Tang status = intel_fcs_chip_id(&retval, &retval2, &mbox_error); 2152d1740831SSieu Mun Tang SMC_RET4(handle, status, mbox_error, retval, retval2); 2153d1740831SSieu Mun Tang 2154d1740831SSieu Mun Tang case INTEL_SIP_SMC_FCS_ATTESTATION_SUBKEY: 2155d1740831SSieu Mun Tang status = intel_fcs_attestation_subkey(x1, x2, x3, 2156d1740831SSieu Mun Tang (uint32_t *) &x4, &mbox_error); 2157d1740831SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x3, x4); 2158d1740831SSieu Mun Tang 2159d1740831SSieu Mun Tang case INTEL_SIP_SMC_FCS_ATTESTATION_MEASUREMENTS: 2160d1740831SSieu Mun Tang status = intel_fcs_get_measurement(x1, x2, x3, 2161d1740831SSieu Mun Tang (uint32_t *) &x4, &mbox_error); 2162d1740831SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x3, x4); 2163d1740831SSieu Mun Tang 2164581182c1SSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_ATTESTATION_CERT: 2165597fff5fSGirisha Dengi status = intel_fcs_get_attestation_cert(smc_fid, 0, x1, x2, 2166581182c1SSieu Mun Tang (uint32_t *) &x3, &mbox_error); 2167581182c1SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x2, x3); 2168581182c1SSieu Mun Tang 2169581182c1SSieu Mun Tang case INTEL_SIP_SMC_FCS_CREATE_CERT_ON_RELOAD: 2170597fff5fSGirisha Dengi status = intel_fcs_create_cert_on_reload(smc_fid, 0, x1, &mbox_error); 2171581182c1SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 2172581182c1SSieu Mun Tang 21736dc00c24SSieu Mun Tang case INTEL_SIP_SMC_FCS_OPEN_CS_SESSION: 21746dc00c24SSieu Mun Tang status = intel_fcs_open_crypto_service_session(&retval, &mbox_error); 21756dc00c24SSieu Mun Tang SMC_RET3(handle, status, mbox_error, retval); 21766dc00c24SSieu Mun Tang 21776dc00c24SSieu Mun Tang case INTEL_SIP_SMC_FCS_CLOSE_CS_SESSION: 21786dc00c24SSieu Mun Tang status = intel_fcs_close_crypto_service_session(x1, &mbox_error); 21796dc00c24SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 21806dc00c24SSieu Mun Tang 2181342a0618SSieu Mun Tang case INTEL_SIP_SMC_FCS_IMPORT_CS_KEY: 2182342a0618SSieu Mun Tang status = intel_fcs_import_crypto_service_key(x1, x2, &send_id); 2183342a0618SSieu Mun Tang SMC_RET1(handle, status); 2184342a0618SSieu Mun Tang 2185342a0618SSieu Mun Tang case INTEL_SIP_SMC_FCS_EXPORT_CS_KEY: 2186342a0618SSieu Mun Tang status = intel_fcs_export_crypto_service_key(x1, x2, x3, 2187342a0618SSieu Mun Tang (uint32_t *) &x4, &mbox_error); 2188342a0618SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x3, x4); 2189342a0618SSieu Mun Tang 2190342a0618SSieu Mun Tang case INTEL_SIP_SMC_FCS_REMOVE_CS_KEY: 2191342a0618SSieu Mun Tang status = intel_fcs_remove_crypto_service_key(x1, x2, 2192342a0618SSieu Mun Tang &mbox_error); 2193342a0618SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 2194342a0618SSieu Mun Tang 2195342a0618SSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_CS_KEY_INFO: 2196342a0618SSieu Mun Tang status = intel_fcs_get_crypto_service_key_info(x1, x2, x3, 2197342a0618SSieu Mun Tang (uint32_t *) &x4, &mbox_error); 2198342a0618SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x3, x4); 2199342a0618SSieu Mun Tang 22007e8249a2SSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_DIGEST_INIT: 22017e8249a2SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 22027e8249a2SSieu Mun Tang status = intel_fcs_get_digest_init(x1, x2, x3, 22037e8249a2SSieu Mun Tang x4, x5, &mbox_error); 22047e8249a2SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 22057e8249a2SSieu Mun Tang 220670a7e6afSSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_DIGEST_UPDATE: 220770a7e6afSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 220870a7e6afSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 2209597fff5fSGirisha Dengi status = intel_fcs_get_digest_update_finalize(smc_fid, 0, x1, x2, 2210597fff5fSGirisha Dengi x3, x4, x5, (uint32_t *) &x6, false, 2211597fff5fSGirisha Dengi &mbox_error, 0); 221270a7e6afSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 221370a7e6afSSieu Mun Tang 22147e8249a2SSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_DIGEST_FINALIZE: 22157e8249a2SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 22167e8249a2SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 2217597fff5fSGirisha Dengi status = intel_fcs_get_digest_update_finalize(smc_fid, 0, x1, x2, 2218597fff5fSGirisha Dengi x3, x4, x5, (uint32_t *) &x6, true, 2219597fff5fSGirisha Dengi &mbox_error, 0); 22207e8249a2SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 22217e8249a2SSieu Mun Tang 22224687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_UPDATE: 22234687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 22244687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 22254687021dSSieu Mun Tang status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3, 22264687021dSSieu Mun Tang x4, x5, (uint32_t *) &x6, false, 22274687021dSSieu Mun Tang &mbox_error, &send_id); 22284687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 22294687021dSSieu Mun Tang 22304687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_FINALIZE: 22314687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 22324687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 22334687021dSSieu Mun Tang status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3, 22344687021dSSieu Mun Tang x4, x5, (uint32_t *) &x6, true, 22354687021dSSieu Mun Tang &mbox_error, &send_id); 22364687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 22374687021dSSieu Mun Tang 2238c05ea296SSieu Mun Tang case INTEL_SIP_SMC_FCS_MAC_VERIFY_INIT: 2239c05ea296SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 2240c05ea296SSieu Mun Tang status = intel_fcs_mac_verify_init(x1, x2, x3, 2241c05ea296SSieu Mun Tang x4, x5, &mbox_error); 2242c05ea296SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 2243c05ea296SSieu Mun Tang 224470a7e6afSSieu Mun Tang case INTEL_SIP_SMC_FCS_MAC_VERIFY_UPDATE: 224570a7e6afSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 224670a7e6afSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 224770a7e6afSSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 2248597fff5fSGirisha Dengi status = intel_fcs_mac_verify_update_finalize(smc_fid, 0, x1, x2, 2249597fff5fSGirisha Dengi x3, x4, x5, (uint32_t *) &x6, x7, false, 2250597fff5fSGirisha Dengi &mbox_error, 0); 225170a7e6afSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 225270a7e6afSSieu Mun Tang 2253c05ea296SSieu Mun Tang case INTEL_SIP_SMC_FCS_MAC_VERIFY_FINALIZE: 2254c05ea296SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 2255c05ea296SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 2256c05ea296SSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 2257597fff5fSGirisha Dengi status = intel_fcs_mac_verify_update_finalize(smc_fid, 0, x1, x2, 2258597fff5fSGirisha Dengi x3, x4, x5, (uint32_t *) &x6, x7, true, 2259597fff5fSGirisha Dengi &mbox_error, 0); 2260c05ea296SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 2261c05ea296SSieu Mun Tang 22624687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_UPDATE: 22634687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 22644687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 22654687021dSSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 22664687021dSSieu Mun Tang status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3, 22674687021dSSieu Mun Tang x4, x5, (uint32_t *) &x6, x7, 22684687021dSSieu Mun Tang false, &mbox_error, &send_id); 22694687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 22704687021dSSieu Mun Tang 22714687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_FINALIZE: 22724687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 22734687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 22744687021dSSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 22754687021dSSieu Mun Tang status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3, 22764687021dSSieu Mun Tang x4, x5, (uint32_t *) &x6, x7, 22774687021dSSieu Mun Tang true, &mbox_error, &send_id); 22784687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 22794687021dSSieu Mun Tang 228007912da1SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_INIT: 228107912da1SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 228207912da1SSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sign_init(x1, x2, x3, 228307912da1SSieu Mun Tang x4, x5, &mbox_error); 228407912da1SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 228507912da1SSieu Mun Tang 22861d97dd74SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_UPDATE: 22871d97dd74SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 22881d97dd74SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 2289597fff5fSGirisha Dengi status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(smc_fid, 2290597fff5fSGirisha Dengi 0, x1, x2, x3, x4, x5, (uint32_t *) &x6, 2291597fff5fSGirisha Dengi false, &mbox_error, 0); 22921d97dd74SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 22931d97dd74SSieu Mun Tang 229407912da1SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE: 229507912da1SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 229607912da1SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 2297597fff5fSGirisha Dengi status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(smc_fid, 2298597fff5fSGirisha Dengi 0, x1, x2, x3, x4, x5, (uint32_t *) &x6, 2299597fff5fSGirisha Dengi true, &mbox_error, 0); 230007912da1SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 230107912da1SSieu Mun Tang 23024687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_UPDATE: 23034687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 23044687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 23054687021dSSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1, 23064687021dSSieu Mun Tang x2, x3, x4, x5, (uint32_t *) &x6, false, 23074687021dSSieu Mun Tang &mbox_error, &send_id); 23084687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 23094687021dSSieu Mun Tang 23104687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_FINALIZE: 23114687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 23124687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 23134687021dSSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1, 23144687021dSSieu Mun Tang x2, x3, x4, x5, (uint32_t *) &x6, true, 23154687021dSSieu Mun Tang &mbox_error, &send_id); 23164687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 23174687021dSSieu Mun Tang 231869254105SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_INIT: 231969254105SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 232069254105SSieu Mun Tang status = intel_fcs_ecdsa_hash_sign_init(x1, x2, x3, 232169254105SSieu Mun Tang x4, x5, &mbox_error); 232269254105SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 232369254105SSieu Mun Tang 232469254105SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_FINALIZE: 232569254105SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 232669254105SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 2327597fff5fSGirisha Dengi status = intel_fcs_ecdsa_hash_sign_finalize(smc_fid, 0, x1, x2, 2328597fff5fSGirisha Dengi x3, x4, x5, (uint32_t *) &x6, 2329597fff5fSGirisha Dengi &mbox_error); 233069254105SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 233169254105SSieu Mun Tang 23327e25eb87SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_INIT: 23337e25eb87SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 23347e25eb87SSieu Mun Tang status = intel_fcs_ecdsa_hash_sig_verify_init(x1, x2, x3, 23357e25eb87SSieu Mun Tang x4, x5, &mbox_error); 23367e25eb87SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 23377e25eb87SSieu Mun Tang 23387e25eb87SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_FINALIZE: 23397e25eb87SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 23407e25eb87SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 2341597fff5fSGirisha Dengi status = intel_fcs_ecdsa_hash_sig_verify_finalize(smc_fid, 0, x1, 2342597fff5fSGirisha Dengi x2, x3, x4, x5, (uint32_t *) &x6, 2343597fff5fSGirisha Dengi &mbox_error); 23447e25eb87SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 23457e25eb87SSieu Mun Tang 234658305060SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_INIT: 234758305060SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 234858305060SSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sig_verify_init(x1, x2, x3, 234958305060SSieu Mun Tang x4, x5, &mbox_error); 235058305060SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 235158305060SSieu Mun Tang 23521d97dd74SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_UPDATE: 23531d97dd74SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 23541d97dd74SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 23551d97dd74SSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 23561d97dd74SSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize( 2357597fff5fSGirisha Dengi smc_fid, 0, x1, x2, x3, x4, x5, 2358597fff5fSGirisha Dengi (uint32_t *) &x6, x7, false, 2359597fff5fSGirisha Dengi &mbox_error, 0); 23601d97dd74SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 23611d97dd74SSieu Mun Tang 23624687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_UPDATE: 23634687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 23644687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 23654687021dSSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 23664687021dSSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize( 23674687021dSSieu Mun Tang x1, x2, x3, x4, x5, (uint32_t *) &x6, 23684687021dSSieu Mun Tang x7, false, &mbox_error, &send_id); 23694687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 23704687021dSSieu Mun Tang 23714687021dSSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_FINALIZE: 23724687021dSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 23734687021dSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 23744687021dSSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 23754687021dSSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize( 23764687021dSSieu Mun Tang x1, x2, x3, x4, x5, (uint32_t *) &x6, 23774687021dSSieu Mun Tang x7, true, &mbox_error, &send_id); 23784687021dSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 23794687021dSSieu Mun Tang 238058305060SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE: 238158305060SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 238258305060SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 238358305060SSieu Mun Tang x7 = SMC_GET_GP(handle, CTX_GPREG_X7); 23841d97dd74SSieu Mun Tang status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize( 2385597fff5fSGirisha Dengi smc_fid, 0, x1, x2, x3, x4, x5, 2386597fff5fSGirisha Dengi (uint32_t *) &x6, x7, true, 2387597fff5fSGirisha Dengi &mbox_error, 0); 238858305060SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 238907912da1SSieu Mun Tang 2390d2fee94aSSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_INIT: 2391d2fee94aSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 2392d2fee94aSSieu Mun Tang status = intel_fcs_ecdsa_get_pubkey_init(x1, x2, x3, 2393d2fee94aSSieu Mun Tang x4, x5, &mbox_error); 2394d2fee94aSSieu Mun Tang SMC_RET2(handle, status, mbox_error); 2395d2fee94aSSieu Mun Tang 2396d2fee94aSSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_FINALIZE: 2397597fff5fSGirisha Dengi status = intel_fcs_ecdsa_get_pubkey_finalize( 2398597fff5fSGirisha Dengi INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_FINALIZE, 0, 2399597fff5fSGirisha Dengi x1, x2, x3, (uint32_t *) &x4, &mbox_error); 2400d2fee94aSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x3, x4); 2401d2fee94aSSieu Mun Tang 240249446866SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDH_REQUEST_INIT: 240349446866SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 240449446866SSieu Mun Tang status = intel_fcs_ecdh_request_init(x1, x2, x3, 240549446866SSieu Mun Tang x4, x5, &mbox_error); 240649446866SSieu Mun Tang SMC_RET2(handle, status, mbox_error); 240749446866SSieu Mun Tang 240849446866SSieu Mun Tang case INTEL_SIP_SMC_FCS_ECDH_REQUEST_FINALIZE: 240949446866SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 241049446866SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 2411597fff5fSGirisha Dengi status = intel_fcs_ecdh_request_finalize(smc_fid, 0, x1, x2, x3, 241249446866SSieu Mun Tang x4, x5, (uint32_t *) &x6, &mbox_error); 241349446866SSieu Mun Tang SMC_RET4(handle, status, mbox_error, x5, x6); 241449446866SSieu Mun Tang 24156726390eSSieu Mun Tang case INTEL_SIP_SMC_FCS_AES_CRYPT_INIT: 24166726390eSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 24176726390eSSieu Mun Tang status = intel_fcs_aes_crypt_init(x1, x2, x3, x4, x5, 24186726390eSSieu Mun Tang &mbox_error); 24196726390eSSieu Mun Tang SMC_RET2(handle, status, mbox_error); 24206726390eSSieu Mun Tang 2421dcb144f1SSieu Mun Tang case INTEL_SIP_SMC_FCS_AES_CRYPT_UPDATE: 2422dcb144f1SSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 2423dcb144f1SSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 2424597fff5fSGirisha Dengi status = intel_fcs_aes_crypt_update_finalize(smc_fid, 0, x1, x2, 2425597fff5fSGirisha Dengi x3, x4, x5, x6, 0, false, &send_id, 0, 0); 2426dcb144f1SSieu Mun Tang SMC_RET1(handle, status); 2427dcb144f1SSieu Mun Tang 24286726390eSSieu Mun Tang case INTEL_SIP_SMC_FCS_AES_CRYPT_FINALIZE: 24296726390eSSieu Mun Tang x5 = SMC_GET_GP(handle, CTX_GPREG_X5); 24306726390eSSieu Mun Tang x6 = SMC_GET_GP(handle, CTX_GPREG_X6); 2431597fff5fSGirisha Dengi status = intel_fcs_aes_crypt_update_finalize(smc_fid, 0, x1, x2, 2432597fff5fSGirisha Dengi x3, x4, x5, x6, 0, true, &send_id, 0, 0); 24336726390eSSieu Mun Tang SMC_RET1(handle, status); 24346726390eSSieu Mun Tang 2435ea906b9bSSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5 2436ea906b9bSSieu Mun Tang case INTEL_SIP_SMC_FCS_SDM_REMAPPER_CONFIG: 2437ea906b9bSSieu Mun Tang status = intel_smmu_hps_remapper_config(x1); 2438ea906b9bSSieu Mun Tang SMC_RET1(handle, status); 2439ea906b9bSSieu Mun Tang #endif 2440ea906b9bSSieu Mun Tang 244177902fcaSSieu Mun Tang case INTEL_SIP_SMC_GET_ROM_PATCH_SHA384: 244277902fcaSSieu Mun Tang status = intel_fcs_get_rom_patch_sha384(x1, &retval64, 244377902fcaSSieu Mun Tang &mbox_error); 244477902fcaSSieu Mun Tang SMC_RET4(handle, status, mbox_error, x1, retval64); 244577902fcaSSieu Mun Tang 2446f0c40b89SSieu Mun Tang case INTEL_SIP_SMC_SVC_VERSION: 2447f0c40b89SSieu Mun Tang SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK, 2448f0c40b89SSieu Mun Tang SIP_SVC_VERSION_MAJOR, 2449f0c40b89SSieu Mun Tang SIP_SVC_VERSION_MINOR); 2450f0c40b89SSieu Mun Tang 245191239f2cSJit Loon Lim case INTEL_SIP_SMC_SEU_ERR_STATUS: 245291239f2cSJit Loon Lim status = intel_sdm_seu_err_read(seu_respbuf, 245391239f2cSJit Loon Lim ARRAY_SIZE(seu_respbuf)); 245491239f2cSJit Loon Lim if (status) { 245591239f2cSJit Loon Lim SMC_RET1(handle, status); 245691239f2cSJit Loon Lim } else { 245791239f2cSJit Loon Lim SMC_RET3(handle, seu_respbuf[0], seu_respbuf[1], seu_respbuf[2]); 245891239f2cSJit Loon Lim } 245991239f2cSJit Loon Lim 2460fffcb25cSJit Loon Lim case INTEL_SIP_SMC_SAFE_INJECT_SEU_ERR: 2461fffcb25cSJit Loon Lim status = intel_sdm_safe_inject_seu_err((uint32_t *)&x1, (uint32_t)x2); 2462fffcb25cSJit Loon Lim SMC_RET1(handle, status); 2463fffcb25cSJit Loon Lim 2464d1c58d86SGirisha Dengi case INTEL_SIP_SMC_ATF_BUILD_VER: 2465d1c58d86SGirisha Dengi SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, VERSION_MAJOR, 2466d1c58d86SGirisha Dengi VERSION_MINOR, VERSION_PATCH); 2467d1c58d86SGirisha Dengi 2468c76d4239SHadi Asyrafi default: 2469c76d4239SHadi Asyrafi return socfpga_sip_handler(smc_fid, x1, x2, x3, x4, 2470c76d4239SHadi Asyrafi cookie, handle, flags); 2471c76d4239SHadi Asyrafi } 2472c76d4239SHadi Asyrafi } 2473c76d4239SHadi Asyrafi 2474ad47f142SSieu Mun Tang uintptr_t sip_smc_handler(uint32_t smc_fid, 2475ad47f142SSieu Mun Tang u_register_t x1, 2476ad47f142SSieu Mun Tang u_register_t x2, 2477ad47f142SSieu Mun Tang u_register_t x3, 2478ad47f142SSieu Mun Tang u_register_t x4, 2479ad47f142SSieu Mun Tang void *cookie, 2480ad47f142SSieu Mun Tang void *handle, 2481ad47f142SSieu Mun Tang u_register_t flags) 2482ad47f142SSieu Mun Tang { 2483ad47f142SSieu Mun Tang uint32_t cmd = smc_fid & INTEL_SIP_SMC_CMD_MASK; 2484ad47f142SSieu Mun Tang 2485ad47f142SSieu Mun Tang if (cmd >= INTEL_SIP_SMC_CMD_V2_RANGE_BEGIN && 2486ad47f142SSieu Mun Tang cmd <= INTEL_SIP_SMC_CMD_V2_RANGE_END) { 2487ad47f142SSieu Mun Tang return sip_smc_handler_v2(smc_fid, x1, x2, x3, x4, 2488ad47f142SSieu Mun Tang cookie, handle, flags); 2489204d5e67SSieu Mun Tang } 2490204d5e67SSieu Mun Tang #if SIP_SVC_V3 2491204d5e67SSieu Mun Tang else if ((cmd >= INTEL_SIP_SMC_CMD_V3_RANGE_BEGIN) && 2492204d5e67SSieu Mun Tang (cmd <= INTEL_SIP_SMC_CMD_V3_RANGE_END)) { 2493204d5e67SSieu Mun Tang uintptr_t ret = sip_smc_handler_v3(smc_fid, x1, x2, x3, x4, 2494204d5e67SSieu Mun Tang cookie, handle, flags); 2495204d5e67SSieu Mun Tang return ret; 2496204d5e67SSieu Mun Tang } 2497204d5e67SSieu Mun Tang #endif 2498204d5e67SSieu Mun Tang else { 2499ad47f142SSieu Mun Tang return sip_smc_handler_v1(smc_fid, x1, x2, x3, x4, 2500ad47f142SSieu Mun Tang cookie, handle, flags); 2501ad47f142SSieu Mun Tang } 2502ad47f142SSieu Mun Tang } 2503ad47f142SSieu Mun Tang 2504c76d4239SHadi Asyrafi DECLARE_RT_SVC( 2505c76d4239SHadi Asyrafi socfpga_sip_svc, 2506c76d4239SHadi Asyrafi OEN_SIP_START, 2507c76d4239SHadi Asyrafi OEN_SIP_END, 2508c76d4239SHadi Asyrafi SMC_TYPE_FAST, 2509c76d4239SHadi Asyrafi NULL, 2510c76d4239SHadi Asyrafi sip_smc_handler 2511c76d4239SHadi Asyrafi ); 2512c76d4239SHadi Asyrafi 2513c76d4239SHadi Asyrafi DECLARE_RT_SVC( 2514c76d4239SHadi Asyrafi socfpga_sip_svc_std, 2515c76d4239SHadi Asyrafi OEN_SIP_START, 2516c76d4239SHadi Asyrafi OEN_SIP_END, 2517c76d4239SHadi Asyrafi SMC_TYPE_YIELD, 2518c76d4239SHadi Asyrafi NULL, 2519c76d4239SHadi Asyrafi sip_smc_handler 2520c76d4239SHadi Asyrafi ); 2521