xref: /rk3399_ARM-atf/plat/intel/soc/common/socfpga_sip_svc.c (revision b7f3044e8725d9af997999547630892cf9e2f0ad)
1c76d4239SHadi Asyrafi /*
212d71ac6SAbdul Halim, Muhammad Hadi Asyrafi  * Copyright (c) 2019-2022, ARM Limited and Contributors. All rights reserved.
3c76d4239SHadi Asyrafi  *
4c76d4239SHadi Asyrafi  * SPDX-License-Identifier: BSD-3-Clause
5c76d4239SHadi Asyrafi  */
6c76d4239SHadi Asyrafi 
7c76d4239SHadi Asyrafi #include <assert.h>
8c76d4239SHadi Asyrafi #include <common/debug.h>
9c76d4239SHadi Asyrafi #include <common/runtime_svc.h>
1013d33d52SHadi Asyrafi #include <lib/mmio.h>
11c76d4239SHadi Asyrafi #include <tools_share/uuid.h>
12c76d4239SHadi Asyrafi 
13286b96f4SSieu Mun Tang #include "socfpga_fcs.h"
14c76d4239SHadi Asyrafi #include "socfpga_mailbox.h"
159c8f3af5SHadi Asyrafi #include "socfpga_reset_manager.h"
16d25041bfSHadi Asyrafi #include "socfpga_sip_svc.h"
17c76d4239SHadi Asyrafi 
18c76d4239SHadi Asyrafi 
19c76d4239SHadi Asyrafi /* Total buffer the driver can hold */
20c76d4239SHadi Asyrafi #define FPGA_CONFIG_BUFFER_SIZE 4
21c76d4239SHadi Asyrafi 
22aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static int current_block, current_buffer;
23ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi static int read_block, max_blocks;
24aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t send_id, rcv_id;
25aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t bytes_per_block, blocks_submitted;
26ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi static bool is_full_reconfig;
27c76d4239SHadi Asyrafi 
2844eb782eSChee Hong Ang /* RSU DCMF version */
2944eb782eSChee Hong Ang static uint32_t rsu_dcmf_ver[4] = {0};
3044eb782eSChee Hong Ang 
31c76d4239SHadi Asyrafi 
32c76d4239SHadi Asyrafi /*  SiP Service UUID */
33c76d4239SHadi Asyrafi DEFINE_SVC_UUID2(intl_svc_uid,
34c76d4239SHadi Asyrafi 		0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a,
35c76d4239SHadi Asyrafi 		0xfa, 0x88, 0x88, 0x17, 0x68, 0x81);
36c76d4239SHadi Asyrafi 
37e5ebe87bSHadi Asyrafi static uint64_t socfpga_sip_handler(uint32_t smc_fid,
38c76d4239SHadi Asyrafi 				   uint64_t x1,
39c76d4239SHadi Asyrafi 				   uint64_t x2,
40c76d4239SHadi Asyrafi 				   uint64_t x3,
41c76d4239SHadi Asyrafi 				   uint64_t x4,
42c76d4239SHadi Asyrafi 				   void *cookie,
43c76d4239SHadi Asyrafi 				   void *handle,
44c76d4239SHadi Asyrafi 				   uint64_t flags)
45c76d4239SHadi Asyrafi {
46c76d4239SHadi Asyrafi 	ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid);
47c76d4239SHadi Asyrafi 	SMC_RET1(handle, SMC_UNK);
48c76d4239SHadi Asyrafi }
49c76d4239SHadi Asyrafi 
50c76d4239SHadi Asyrafi struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE];
51c76d4239SHadi Asyrafi 
527c58fd4eSHadi Asyrafi static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer)
53c76d4239SHadi Asyrafi {
54ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi 	uint32_t args[3];
55c76d4239SHadi Asyrafi 
56c76d4239SHadi Asyrafi 	while (max_blocks > 0 && buffer->size > buffer->size_written) {
57c76d4239SHadi Asyrafi 		args[0] = (1<<8);
58c76d4239SHadi Asyrafi 		args[1] = buffer->addr + buffer->size_written;
597c58fd4eSHadi Asyrafi 		if (buffer->size - buffer->size_written <= bytes_per_block) {
60c76d4239SHadi Asyrafi 			args[2] = buffer->size - buffer->size_written;
61c76d4239SHadi Asyrafi 			current_buffer++;
62c76d4239SHadi Asyrafi 			current_buffer %= FPGA_CONFIG_BUFFER_SIZE;
637c58fd4eSHadi Asyrafi 		} else
64c76d4239SHadi Asyrafi 			args[2] = bytes_per_block;
657c58fd4eSHadi Asyrafi 
667c58fd4eSHadi Asyrafi 		buffer->size_written += args[2];
67aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		mailbox_send_cmd_async(&send_id, MBOX_RECONFIG_DATA, args,
68d57318b7SAbdul Halim, Muhammad Hadi Asyrafi 					3U, CMD_INDIRECT);
697c58fd4eSHadi Asyrafi 
70c76d4239SHadi Asyrafi 		buffer->subblocks_sent++;
71c76d4239SHadi Asyrafi 		max_blocks--;
72c76d4239SHadi Asyrafi 	}
737c58fd4eSHadi Asyrafi 
747c58fd4eSHadi Asyrafi 	return !max_blocks;
75c76d4239SHadi Asyrafi }
76c76d4239SHadi Asyrafi 
77c76d4239SHadi Asyrafi static int intel_fpga_sdm_write_all(void)
78c76d4239SHadi Asyrafi {
797c58fd4eSHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++)
807c58fd4eSHadi Asyrafi 		if (intel_fpga_sdm_write_buffer(
817c58fd4eSHadi Asyrafi 			&fpga_config_buffers[current_buffer]))
827c58fd4eSHadi Asyrafi 			break;
83c76d4239SHadi Asyrafi 	return 0;
84c76d4239SHadi Asyrafi }
85c76d4239SHadi Asyrafi 
86dfdd38c2SHadi Asyrafi static uint32_t intel_mailbox_fpga_config_isdone(uint32_t query_type)
87c76d4239SHadi Asyrafi {
88dfdd38c2SHadi Asyrafi 	uint32_t ret;
89dfdd38c2SHadi Asyrafi 
90dfdd38c2SHadi Asyrafi 	if (query_type == 1)
91a250c04bSSieu Mun Tang 		ret = intel_mailbox_get_config_status(MBOX_CONFIG_STATUS, false);
92dfdd38c2SHadi Asyrafi 	else
93a250c04bSSieu Mun Tang 		ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS, true);
947c58fd4eSHadi Asyrafi 
957c58fd4eSHadi Asyrafi 	if (ret) {
967c58fd4eSHadi Asyrafi 		if (ret == MBOX_CFGSTAT_STATE_CONFIG)
977c58fd4eSHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_BUSY;
987c58fd4eSHadi Asyrafi 		else
997c58fd4eSHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_ERROR;
1007c58fd4eSHadi Asyrafi 	}
1017c58fd4eSHadi Asyrafi 
1029c8f3af5SHadi Asyrafi 	if (query_type != 1) {
1039c8f3af5SHadi Asyrafi 		/* full reconfiguration */
104ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi 		if (is_full_reconfig)
1059c8f3af5SHadi Asyrafi 			socfpga_bridges_enable();	/* Enable bridge */
1069c8f3af5SHadi Asyrafi 	}
1079c8f3af5SHadi Asyrafi 
1087c58fd4eSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
109c76d4239SHadi Asyrafi }
110c76d4239SHadi Asyrafi 
111c76d4239SHadi Asyrafi static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed)
112c76d4239SHadi Asyrafi {
113c76d4239SHadi Asyrafi 	int i;
114c76d4239SHadi Asyrafi 
115c76d4239SHadi Asyrafi 	for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
116c76d4239SHadi Asyrafi 		if (fpga_config_buffers[i].block_number == current_block) {
117c76d4239SHadi Asyrafi 			fpga_config_buffers[i].subblocks_sent--;
118c76d4239SHadi Asyrafi 			if (fpga_config_buffers[i].subblocks_sent == 0
119c76d4239SHadi Asyrafi 			&& fpga_config_buffers[i].size <=
120c76d4239SHadi Asyrafi 			fpga_config_buffers[i].size_written) {
121c76d4239SHadi Asyrafi 				fpga_config_buffers[i].write_requested = 0;
122c76d4239SHadi Asyrafi 				current_block++;
123c76d4239SHadi Asyrafi 				*buffer_addr_completed =
124c76d4239SHadi Asyrafi 					fpga_config_buffers[i].addr;
125c76d4239SHadi Asyrafi 				return 0;
126c76d4239SHadi Asyrafi 			}
127c76d4239SHadi Asyrafi 		}
128c76d4239SHadi Asyrafi 	}
129c76d4239SHadi Asyrafi 
130c76d4239SHadi Asyrafi 	return -1;
131c76d4239SHadi Asyrafi }
132c76d4239SHadi Asyrafi 
133e5ebe87bSHadi Asyrafi static int intel_fpga_config_completed_write(uint32_t *completed_addr,
134aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 					uint32_t *count, uint32_t *job_id)
135c76d4239SHadi Asyrafi {
136c76d4239SHadi Asyrafi 	uint32_t resp[5];
137a250c04bSSieu Mun Tang 	unsigned int resp_len = ARRAY_SIZE(resp);
138a250c04bSSieu Mun Tang 	int status = INTEL_SIP_SMC_STATUS_OK;
139c76d4239SHadi Asyrafi 	int all_completed = 1;
140a250c04bSSieu Mun Tang 	*count = 0;
141c76d4239SHadi Asyrafi 
142cefb37ebSTien Hock, Loh 	while (*count < 3) {
143c76d4239SHadi Asyrafi 
144a250c04bSSieu Mun Tang 		status = mailbox_read_response(job_id,
145a250c04bSSieu Mun Tang 				resp, &resp_len);
146c76d4239SHadi Asyrafi 
147286b96f4SSieu Mun Tang 		if (status < 0) {
148cefb37ebSTien Hock, Loh 			break;
149286b96f4SSieu Mun Tang 		}
150c76d4239SHadi Asyrafi 
151c76d4239SHadi Asyrafi 		max_blocks++;
152cefb37ebSTien Hock, Loh 
153c76d4239SHadi Asyrafi 		if (mark_last_buffer_xfer_completed(
154286b96f4SSieu Mun Tang 			&completed_addr[*count]) == 0) {
155c76d4239SHadi Asyrafi 			*count = *count + 1;
156286b96f4SSieu Mun Tang 		} else {
157c76d4239SHadi Asyrafi 			break;
158c76d4239SHadi Asyrafi 		}
159286b96f4SSieu Mun Tang 	}
160c76d4239SHadi Asyrafi 
161c76d4239SHadi Asyrafi 	if (*count <= 0) {
162286b96f4SSieu Mun Tang 		if (status != MBOX_NO_RESPONSE &&
163286b96f4SSieu Mun Tang 			status != MBOX_TIMEOUT && resp_len != 0) {
164cefb37ebSTien Hock, Loh 			mailbox_clear_response();
165c76d4239SHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_ERROR;
166c76d4239SHadi Asyrafi 		}
167c76d4239SHadi Asyrafi 
168c76d4239SHadi Asyrafi 		*count = 0;
169c76d4239SHadi Asyrafi 	}
170c76d4239SHadi Asyrafi 
171c76d4239SHadi Asyrafi 	intel_fpga_sdm_write_all();
172c76d4239SHadi Asyrafi 
173c76d4239SHadi Asyrafi 	if (*count > 0)
174c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_OK;
175c76d4239SHadi Asyrafi 	else if (*count == 0)
176c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_BUSY;
177c76d4239SHadi Asyrafi 
178c76d4239SHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
179c76d4239SHadi Asyrafi 		if (fpga_config_buffers[i].write_requested != 0) {
180c76d4239SHadi Asyrafi 			all_completed = 0;
181c76d4239SHadi Asyrafi 			break;
182c76d4239SHadi Asyrafi 		}
183c76d4239SHadi Asyrafi 	}
184c76d4239SHadi Asyrafi 
185c76d4239SHadi Asyrafi 	if (all_completed == 1)
186c76d4239SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_OK;
187c76d4239SHadi Asyrafi 
188c76d4239SHadi Asyrafi 	return status;
189c76d4239SHadi Asyrafi }
190c76d4239SHadi Asyrafi 
191ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi static int intel_fpga_config_start(uint32_t type)
192c76d4239SHadi Asyrafi {
193a250c04bSSieu Mun Tang 	uint32_t argument = 0x1;
194c76d4239SHadi Asyrafi 	uint32_t response[3];
195c76d4239SHadi Asyrafi 	int status = 0;
196a250c04bSSieu Mun Tang 	unsigned int size = 0;
197a250c04bSSieu Mun Tang 	unsigned int resp_len = ARRAY_SIZE(response);
198c76d4239SHadi Asyrafi 
199ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi 	if ((config_type)type == FULL_CONFIG) {
200ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi 		is_full_reconfig = true;
201ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi 	}
2029c8f3af5SHadi Asyrafi 
203cefb37ebSTien Hock, Loh 	mailbox_clear_response();
204cefb37ebSTien Hock, Loh 
205a250c04bSSieu Mun Tang 	mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_CANCEL, NULL, 0U,
206a250c04bSSieu Mun Tang 			CMD_CASUAL, NULL, NULL);
207cefb37ebSTien Hock, Loh 
208a250c04bSSieu Mun Tang 	status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_RECONFIG, &argument, size,
209a250c04bSSieu Mun Tang 			CMD_CASUAL, response, &resp_len);
210c76d4239SHadi Asyrafi 
211c76d4239SHadi Asyrafi 	if (status < 0)
212c76d4239SHadi Asyrafi 		return status;
213c76d4239SHadi Asyrafi 
214c76d4239SHadi Asyrafi 	max_blocks = response[0];
215c76d4239SHadi Asyrafi 	bytes_per_block = response[1];
216c76d4239SHadi Asyrafi 
217c76d4239SHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
218c76d4239SHadi Asyrafi 		fpga_config_buffers[i].size = 0;
219c76d4239SHadi Asyrafi 		fpga_config_buffers[i].size_written = 0;
220c76d4239SHadi Asyrafi 		fpga_config_buffers[i].addr = 0;
221c76d4239SHadi Asyrafi 		fpga_config_buffers[i].write_requested = 0;
222c76d4239SHadi Asyrafi 		fpga_config_buffers[i].block_number = 0;
223c76d4239SHadi Asyrafi 		fpga_config_buffers[i].subblocks_sent = 0;
224c76d4239SHadi Asyrafi 	}
225c76d4239SHadi Asyrafi 
226c76d4239SHadi Asyrafi 	blocks_submitted = 0;
227c76d4239SHadi Asyrafi 	current_block = 0;
228cefb37ebSTien Hock, Loh 	read_block = 0;
229c76d4239SHadi Asyrafi 	current_buffer = 0;
230c76d4239SHadi Asyrafi 
2319c8f3af5SHadi Asyrafi 	/* full reconfiguration */
232ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi 	if (is_full_reconfig) {
2339c8f3af5SHadi Asyrafi 		/* Disable bridge */
2349c8f3af5SHadi Asyrafi 		socfpga_bridges_disable();
2359c8f3af5SHadi Asyrafi 	}
2369c8f3af5SHadi Asyrafi 
237c76d4239SHadi Asyrafi 	return 0;
238c76d4239SHadi Asyrafi }
239c76d4239SHadi Asyrafi 
2407c58fd4eSHadi Asyrafi static bool is_fpga_config_buffer_full(void)
2417c58fd4eSHadi Asyrafi {
2427c58fd4eSHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++)
2437c58fd4eSHadi Asyrafi 		if (!fpga_config_buffers[i].write_requested)
2447c58fd4eSHadi Asyrafi 			return false;
2457c58fd4eSHadi Asyrafi 	return true;
2467c58fd4eSHadi Asyrafi }
2477c58fd4eSHadi Asyrafi 
248aad868b4SAbdul Halim, Muhammad Hadi Asyrafi bool is_address_in_ddr_range(uint64_t addr, uint64_t size)
2497c58fd4eSHadi Asyrafi {
25012d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 	if (!addr && !size) {
25112d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 		return true;
25212d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 	}
2531a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	if (size > (UINT64_MAX - addr))
2547c58fd4eSHadi Asyrafi 		return false;
255a62b47b8SAbdul Halim, Muhammad Hadi Asyrafi 	if (addr < BL31_LIMIT)
2561a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return false;
2571a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	if (addr + size > DRAM_BASE + DRAM_SIZE)
2581a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return false;
2591a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
2601a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	return true;
2617c58fd4eSHadi Asyrafi }
262c76d4239SHadi Asyrafi 
263e5ebe87bSHadi Asyrafi static uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size)
264c76d4239SHadi Asyrafi {
2657c58fd4eSHadi Asyrafi 	int i;
266c76d4239SHadi Asyrafi 
2677c58fd4eSHadi Asyrafi 	intel_fpga_sdm_write_all();
268c76d4239SHadi Asyrafi 
2691a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	if (!is_address_in_ddr_range(mem, size) ||
2707c58fd4eSHadi Asyrafi 		is_fpga_config_buffer_full())
2717c58fd4eSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_REJECTED;
272c76d4239SHadi Asyrafi 
273c76d4239SHadi Asyrafi 	for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
2747c58fd4eSHadi Asyrafi 		int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE;
2757c58fd4eSHadi Asyrafi 
2767c58fd4eSHadi Asyrafi 		if (!fpga_config_buffers[j].write_requested) {
2777c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].addr = mem;
2787c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].size = size;
2797c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].size_written = 0;
2807c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].write_requested = 1;
2817c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].block_number =
282c76d4239SHadi Asyrafi 				blocks_submitted++;
2837c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].subblocks_sent = 0;
284c76d4239SHadi Asyrafi 			break;
285c76d4239SHadi Asyrafi 		}
286c76d4239SHadi Asyrafi 	}
287c76d4239SHadi Asyrafi 
2887c58fd4eSHadi Asyrafi 	if (is_fpga_config_buffer_full())
2897c58fd4eSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_BUSY;
290c76d4239SHadi Asyrafi 
2917c58fd4eSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
292c76d4239SHadi Asyrafi }
293c76d4239SHadi Asyrafi 
29413d33d52SHadi Asyrafi static int is_out_of_sec_range(uint64_t reg_addr)
29513d33d52SHadi Asyrafi {
2967e954dfcSSiew Chin Lim #if DEBUG
2977e954dfcSSiew Chin Lim 	return 0;
2987e954dfcSSiew Chin Lim #endif
2997e954dfcSSiew Chin Lim 
30013d33d52SHadi Asyrafi 	switch (reg_addr) {
30113d33d52SHadi Asyrafi 	case(0xF8011100):	/* ECCCTRL1 */
30213d33d52SHadi Asyrafi 	case(0xF8011104):	/* ECCCTRL2 */
30313d33d52SHadi Asyrafi 	case(0xF8011110):	/* ERRINTEN */
30413d33d52SHadi Asyrafi 	case(0xF8011114):	/* ERRINTENS */
30513d33d52SHadi Asyrafi 	case(0xF8011118):	/* ERRINTENR */
30613d33d52SHadi Asyrafi 	case(0xF801111C):	/* INTMODE */
30713d33d52SHadi Asyrafi 	case(0xF8011120):	/* INTSTAT */
30813d33d52SHadi Asyrafi 	case(0xF8011124):	/* DIAGINTTEST */
30913d33d52SHadi Asyrafi 	case(0xF801112C):	/* DERRADDRA */
31013d33d52SHadi Asyrafi 	case(0xFFD12028):	/* SDMMCGRP_CTRL */
31113d33d52SHadi Asyrafi 	case(0xFFD12044):	/* EMAC0 */
31213d33d52SHadi Asyrafi 	case(0xFFD12048):	/* EMAC1 */
31313d33d52SHadi Asyrafi 	case(0xFFD1204C):	/* EMAC2 */
31413d33d52SHadi Asyrafi 	case(0xFFD12090):	/* ECC_INT_MASK_VALUE */
31513d33d52SHadi Asyrafi 	case(0xFFD12094):	/* ECC_INT_MASK_SET */
31613d33d52SHadi Asyrafi 	case(0xFFD12098):	/* ECC_INT_MASK_CLEAR */
31713d33d52SHadi Asyrafi 	case(0xFFD1209C):	/* ECC_INTSTATUS_SERR */
31813d33d52SHadi Asyrafi 	case(0xFFD120A0):	/* ECC_INTSTATUS_DERR */
31913d33d52SHadi Asyrafi 	case(0xFFD120C0):	/* NOC_TIMEOUT */
32013d33d52SHadi Asyrafi 	case(0xFFD120C4):	/* NOC_IDLEREQ_SET */
32113d33d52SHadi Asyrafi 	case(0xFFD120C8):	/* NOC_IDLEREQ_CLR */
32213d33d52SHadi Asyrafi 	case(0xFFD120D0):	/* NOC_IDLEACK */
32313d33d52SHadi Asyrafi 	case(0xFFD120D4):	/* NOC_IDLESTATUS */
32413d33d52SHadi Asyrafi 	case(0xFFD12200):	/* BOOT_SCRATCH_COLD0 */
32513d33d52SHadi Asyrafi 	case(0xFFD12204):	/* BOOT_SCRATCH_COLD1 */
32613d33d52SHadi Asyrafi 	case(0xFFD12220):	/* BOOT_SCRATCH_COLD8 */
32713d33d52SHadi Asyrafi 	case(0xFFD12224):	/* BOOT_SCRATCH_COLD9 */
32813d33d52SHadi Asyrafi 		return 0;
32913d33d52SHadi Asyrafi 
33013d33d52SHadi Asyrafi 	default:
33113d33d52SHadi Asyrafi 		break;
33213d33d52SHadi Asyrafi 	}
33313d33d52SHadi Asyrafi 
33413d33d52SHadi Asyrafi 	return -1;
33513d33d52SHadi Asyrafi }
33613d33d52SHadi Asyrafi 
33713d33d52SHadi Asyrafi /* Secure register access */
33813d33d52SHadi Asyrafi uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval)
33913d33d52SHadi Asyrafi {
34013d33d52SHadi Asyrafi 	if (is_out_of_sec_range(reg_addr))
34113d33d52SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
34213d33d52SHadi Asyrafi 
34313d33d52SHadi Asyrafi 	*retval = mmio_read_32(reg_addr);
34413d33d52SHadi Asyrafi 
34513d33d52SHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
34613d33d52SHadi Asyrafi }
34713d33d52SHadi Asyrafi 
34813d33d52SHadi Asyrafi uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val,
34913d33d52SHadi Asyrafi 				uint32_t *retval)
35013d33d52SHadi Asyrafi {
35113d33d52SHadi Asyrafi 	if (is_out_of_sec_range(reg_addr))
35213d33d52SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
35313d33d52SHadi Asyrafi 
35413d33d52SHadi Asyrafi 	mmio_write_32(reg_addr, val);
35513d33d52SHadi Asyrafi 
35613d33d52SHadi Asyrafi 	return intel_secure_reg_read(reg_addr, retval);
35713d33d52SHadi Asyrafi }
35813d33d52SHadi Asyrafi 
35913d33d52SHadi Asyrafi uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask,
36013d33d52SHadi Asyrafi 				 uint32_t val, uint32_t *retval)
36113d33d52SHadi Asyrafi {
36213d33d52SHadi Asyrafi 	if (!intel_secure_reg_read(reg_addr, retval)) {
36313d33d52SHadi Asyrafi 		*retval &= ~mask;
364c9c07099SSiew Chin Lim 		*retval |= val & mask;
36513d33d52SHadi Asyrafi 		return intel_secure_reg_write(reg_addr, *retval, retval);
36613d33d52SHadi Asyrafi 	}
36713d33d52SHadi Asyrafi 
36813d33d52SHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_ERROR;
36913d33d52SHadi Asyrafi }
37013d33d52SHadi Asyrafi 
371e1f97d9cSHadi Asyrafi /* Intel Remote System Update (RSU) services */
372e1f97d9cSHadi Asyrafi uint64_t intel_rsu_update_address;
373e1f97d9cSHadi Asyrafi 
374d57318b7SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_status(uint64_t *respbuf, unsigned int respbuf_sz)
375e1f97d9cSHadi Asyrafi {
376e1f97d9cSHadi Asyrafi 	if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0)
377960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
378e1f97d9cSHadi Asyrafi 
379e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
380e1f97d9cSHadi Asyrafi }
381e1f97d9cSHadi Asyrafi 
382e1f97d9cSHadi Asyrafi static uint32_t intel_rsu_update(uint64_t update_address)
383e1f97d9cSHadi Asyrafi {
384e1f97d9cSHadi Asyrafi 	intel_rsu_update_address = update_address;
385e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
386e1f97d9cSHadi Asyrafi }
387e1f97d9cSHadi Asyrafi 
388ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_notify(uint32_t execution_stage)
389e1f97d9cSHadi Asyrafi {
390a62b47b8SAbdul Halim, Muhammad Hadi Asyrafi 	if (mailbox_hps_stage_notify(execution_stage) < 0)
391960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
392e1f97d9cSHadi Asyrafi 
393e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
394e1f97d9cSHadi Asyrafi }
395e1f97d9cSHadi Asyrafi 
396e1f97d9cSHadi Asyrafi static uint32_t intel_rsu_retry_counter(uint32_t *respbuf, uint32_t respbuf_sz,
397e1f97d9cSHadi Asyrafi 					uint32_t *ret_stat)
398e1f97d9cSHadi Asyrafi {
399e1f97d9cSHadi Asyrafi 	if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0)
400960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
401e1f97d9cSHadi Asyrafi 
402e1f97d9cSHadi Asyrafi 	*ret_stat = respbuf[8];
403e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
404e1f97d9cSHadi Asyrafi }
405e1f97d9cSHadi Asyrafi 
40644eb782eSChee Hong Ang static uint32_t intel_rsu_copy_dcmf_version(uint64_t dcmf_ver_1_0,
40744eb782eSChee Hong Ang 					    uint64_t dcmf_ver_3_2)
40844eb782eSChee Hong Ang {
40944eb782eSChee Hong Ang 	rsu_dcmf_ver[0] = dcmf_ver_1_0;
41044eb782eSChee Hong Ang 	rsu_dcmf_ver[1] = dcmf_ver_1_0 >> 32;
41144eb782eSChee Hong Ang 	rsu_dcmf_ver[2] = dcmf_ver_3_2;
41244eb782eSChee Hong Ang 	rsu_dcmf_ver[3] = dcmf_ver_3_2 >> 32;
41344eb782eSChee Hong Ang 
41444eb782eSChee Hong Ang 	return INTEL_SIP_SMC_STATUS_OK;
41544eb782eSChee Hong Ang }
41644eb782eSChee Hong Ang 
4170c5d62adSHadi Asyrafi /* Mailbox services */
418a250c04bSSieu Mun Tang static uint32_t intel_mbox_send_cmd(uint32_t cmd, uint32_t *args,
419a250c04bSSieu Mun Tang 				unsigned int len,
420d57318b7SAbdul Halim, Muhammad Hadi Asyrafi 				uint32_t urgent, uint32_t *response,
421a250c04bSSieu Mun Tang 				unsigned int resp_len, int *mbox_status,
422a250c04bSSieu Mun Tang 				unsigned int *len_in_resp)
4230c5d62adSHadi Asyrafi {
4241a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	*len_in_resp = 0;
4251a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	*mbox_status = 0;
4261a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
4271a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	if (!is_address_in_ddr_range((uint64_t)args, sizeof(uint32_t) * len))
4281a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_STATUS_REJECTED;
4291a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
4300c5d62adSHadi Asyrafi 	int status = mailbox_send_cmd(MBOX_JOB_ID, cmd, args, len, urgent,
431a250c04bSSieu Mun Tang 				      response, &resp_len);
4320c5d62adSHadi Asyrafi 
4330c5d62adSHadi Asyrafi 	if (status < 0) {
4340c5d62adSHadi Asyrafi 		*mbox_status = -status;
4350c5d62adSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
4360c5d62adSHadi Asyrafi 	}
4370c5d62adSHadi Asyrafi 
4380c5d62adSHadi Asyrafi 	*mbox_status = 0;
439a250c04bSSieu Mun Tang 	*len_in_resp = resp_len;
4400c5d62adSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
4410c5d62adSHadi Asyrafi }
4420c5d62adSHadi Asyrafi 
443*b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi /* Miscellaneous HPS services */
444*b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_hps_set_bridges(uint64_t enable)
445*b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi {
446*b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi 	if (enable != 0U) {
447*b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi 		socfpga_bridges_enable();
448*b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi 	} else {
449*b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi 		socfpga_bridges_disable();
450*b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi 	}
451*b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi 
452*b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
453*b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi }
454*b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi 
455c76d4239SHadi Asyrafi /*
456c76d4239SHadi Asyrafi  * This function is responsible for handling all SiP calls from the NS world
457c76d4239SHadi Asyrafi  */
458c76d4239SHadi Asyrafi 
459c76d4239SHadi Asyrafi uintptr_t sip_smc_handler(uint32_t smc_fid,
460c76d4239SHadi Asyrafi 			 u_register_t x1,
461c76d4239SHadi Asyrafi 			 u_register_t x2,
462c76d4239SHadi Asyrafi 			 u_register_t x3,
463c76d4239SHadi Asyrafi 			 u_register_t x4,
464c76d4239SHadi Asyrafi 			 void *cookie,
465c76d4239SHadi Asyrafi 			 void *handle,
466c76d4239SHadi Asyrafi 			 u_register_t flags)
467c76d4239SHadi Asyrafi {
468aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 	uint32_t retval = 0;
46977902fcaSSieu Mun Tang 	uint32_t mbox_error = 0;
470c76d4239SHadi Asyrafi 	uint32_t completed_addr[3];
47177902fcaSSieu Mun Tang 	uint64_t retval64, rsu_respbuf[9];
472286b96f4SSieu Mun Tang 	int status = INTEL_SIP_SMC_STATUS_OK;
473a250c04bSSieu Mun Tang 	int mbox_status;
474a250c04bSSieu Mun Tang 	unsigned int len_in_resp;
4750c5d62adSHadi Asyrafi 	u_register_t x5, x6;
476f8e6a09cSAbdul Halim, Muhammad Hadi Asyrafi 
477c76d4239SHadi Asyrafi 	switch (smc_fid) {
478c76d4239SHadi Asyrafi 	case SIP_SVC_UID:
479c76d4239SHadi Asyrafi 		/* Return UID to the caller */
480c76d4239SHadi Asyrafi 		SMC_UUID_RET(handle, intl_svc_uid);
48113d33d52SHadi Asyrafi 
482c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE:
483dfdd38c2SHadi Asyrafi 		status = intel_mailbox_fpga_config_isdone(x1);
484c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
48513d33d52SHadi Asyrafi 
486c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM:
487c76d4239SHadi Asyrafi 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
488c76d4239SHadi Asyrafi 			INTEL_SIP_SMC_FPGA_CONFIG_ADDR,
489c76d4239SHadi Asyrafi 			INTEL_SIP_SMC_FPGA_CONFIG_SIZE -
490c76d4239SHadi Asyrafi 				INTEL_SIP_SMC_FPGA_CONFIG_ADDR);
49113d33d52SHadi Asyrafi 
492c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_START:
493c76d4239SHadi Asyrafi 		status = intel_fpga_config_start(x1);
494c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
49513d33d52SHadi Asyrafi 
496c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_WRITE:
497c76d4239SHadi Asyrafi 		status = intel_fpga_config_write(x1, x2);
498c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
49913d33d52SHadi Asyrafi 
500c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE:
501c76d4239SHadi Asyrafi 		status = intel_fpga_config_completed_write(completed_addr,
502aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 							&retval, &rcv_id);
503aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		switch (retval) {
504c76d4239SHadi Asyrafi 		case 1:
505c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
506c76d4239SHadi Asyrafi 				completed_addr[0], 0, 0);
50713d33d52SHadi Asyrafi 
508c76d4239SHadi Asyrafi 		case 2:
509c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
510c76d4239SHadi Asyrafi 				completed_addr[0],
511c76d4239SHadi Asyrafi 				completed_addr[1], 0);
51213d33d52SHadi Asyrafi 
513c76d4239SHadi Asyrafi 		case 3:
514c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
515c76d4239SHadi Asyrafi 				completed_addr[0],
516c76d4239SHadi Asyrafi 				completed_addr[1],
517c76d4239SHadi Asyrafi 				completed_addr[2]);
51813d33d52SHadi Asyrafi 
519c76d4239SHadi Asyrafi 		case 0:
520c76d4239SHadi Asyrafi 			SMC_RET4(handle, status, 0, 0, 0);
52113d33d52SHadi Asyrafi 
522c76d4239SHadi Asyrafi 		default:
523cefb37ebSTien Hock, Loh 			mailbox_clear_response();
524c76d4239SHadi Asyrafi 			SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR);
525c76d4239SHadi Asyrafi 		}
52613d33d52SHadi Asyrafi 
52713d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_READ:
528aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_secure_reg_read(x1, &retval);
529aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
53013d33d52SHadi Asyrafi 
53113d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_WRITE:
532aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_secure_reg_write(x1, (uint32_t)x2, &retval);
533aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
53413d33d52SHadi Asyrafi 
53513d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_UPDATE:
53613d33d52SHadi Asyrafi 		status = intel_secure_reg_update(x1, (uint32_t)x2,
537aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 						 (uint32_t)x3, &retval);
538aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
539c76d4239SHadi Asyrafi 
540e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_STATUS:
541e1f97d9cSHadi Asyrafi 		status = intel_rsu_status(rsu_respbuf,
542e1f97d9cSHadi Asyrafi 					ARRAY_SIZE(rsu_respbuf));
543e1f97d9cSHadi Asyrafi 		if (status) {
544e1f97d9cSHadi Asyrafi 			SMC_RET1(handle, status);
545e1f97d9cSHadi Asyrafi 		} else {
546e1f97d9cSHadi Asyrafi 			SMC_RET4(handle, rsu_respbuf[0], rsu_respbuf[1],
547e1f97d9cSHadi Asyrafi 					rsu_respbuf[2], rsu_respbuf[3]);
548e1f97d9cSHadi Asyrafi 		}
549e1f97d9cSHadi Asyrafi 
550e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_UPDATE:
551e1f97d9cSHadi Asyrafi 		status = intel_rsu_update(x1);
552e1f97d9cSHadi Asyrafi 		SMC_RET1(handle, status);
553e1f97d9cSHadi Asyrafi 
554e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_NOTIFY:
555e1f97d9cSHadi Asyrafi 		status = intel_rsu_notify(x1);
556e1f97d9cSHadi Asyrafi 		SMC_RET1(handle, status);
557e1f97d9cSHadi Asyrafi 
558e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_RETRY_COUNTER:
559e1f97d9cSHadi Asyrafi 		status = intel_rsu_retry_counter((uint32_t *)rsu_respbuf,
560aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 						ARRAY_SIZE(rsu_respbuf), &retval);
561e1f97d9cSHadi Asyrafi 		if (status) {
562e1f97d9cSHadi Asyrafi 			SMC_RET1(handle, status);
563e1f97d9cSHadi Asyrafi 		} else {
564aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 			SMC_RET2(handle, status, retval);
565e1f97d9cSHadi Asyrafi 		}
566e1f97d9cSHadi Asyrafi 
56744eb782eSChee Hong Ang 	case INTEL_SIP_SMC_RSU_DCMF_VERSION:
56844eb782eSChee Hong Ang 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
56944eb782eSChee Hong Ang 			 ((uint64_t)rsu_dcmf_ver[1] << 32) | rsu_dcmf_ver[0],
57044eb782eSChee Hong Ang 			 ((uint64_t)rsu_dcmf_ver[3] << 32) | rsu_dcmf_ver[2]);
57144eb782eSChee Hong Ang 
57244eb782eSChee Hong Ang 	case INTEL_SIP_SMC_RSU_COPY_DCMF_VERSION:
57344eb782eSChee Hong Ang 		status = intel_rsu_copy_dcmf_version(x1, x2);
57444eb782eSChee Hong Ang 		SMC_RET1(handle, status);
57544eb782eSChee Hong Ang 
576c703d752SSieu Mun Tang 	case INTEL_SIP_SMC_ECC_DBE:
577c703d752SSieu Mun Tang 		status = intel_ecc_dbe_notification(x1);
578c703d752SSieu Mun Tang 		SMC_RET1(handle, status);
579c703d752SSieu Mun Tang 
5800c5d62adSHadi Asyrafi 	case INTEL_SIP_SMC_MBOX_SEND_CMD:
5810c5d62adSHadi Asyrafi 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
5820c5d62adSHadi Asyrafi 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
583ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_mbox_send_cmd(x1, (uint32_t *)x2, x3, x4,
5840c5d62adSHadi Asyrafi 					     (uint32_t *)x5, x6, &mbox_status,
5850c5d62adSHadi Asyrafi 					     &len_in_resp);
586108514ffSSieu Mun Tang 		SMC_RET3(handle, status, mbox_status, len_in_resp);
5870c5d62adSHadi Asyrafi 
58877902fcaSSieu Mun Tang 	case INTEL_SIP_SMC_GET_ROM_PATCH_SHA384:
58977902fcaSSieu Mun Tang 		status = intel_fcs_get_rom_patch_sha384(x1, &retval64,
59077902fcaSSieu Mun Tang 							&mbox_error);
59177902fcaSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x1, retval64);
59277902fcaSSieu Mun Tang 
593f0c40b89SSieu Mun Tang 	case INTEL_SIP_SMC_SVC_VERSION:
594f0c40b89SSieu Mun Tang 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
595f0c40b89SSieu Mun Tang 					SIP_SVC_VERSION_MAJOR,
596f0c40b89SSieu Mun Tang 					SIP_SVC_VERSION_MINOR);
597f0c40b89SSieu Mun Tang 
598*b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi 	case INTEL_SIP_SMC_HPS_SET_BRIDGES:
599*b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_hps_set_bridges(x1);
600*b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET1(handle, status);
601*b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi 
602c76d4239SHadi Asyrafi 	default:
603c76d4239SHadi Asyrafi 		return socfpga_sip_handler(smc_fid, x1, x2, x3, x4,
604c76d4239SHadi Asyrafi 			cookie, handle, flags);
605c76d4239SHadi Asyrafi 	}
606c76d4239SHadi Asyrafi }
607c76d4239SHadi Asyrafi 
608c76d4239SHadi Asyrafi DECLARE_RT_SVC(
609c76d4239SHadi Asyrafi 	socfpga_sip_svc,
610c76d4239SHadi Asyrafi 	OEN_SIP_START,
611c76d4239SHadi Asyrafi 	OEN_SIP_END,
612c76d4239SHadi Asyrafi 	SMC_TYPE_FAST,
613c76d4239SHadi Asyrafi 	NULL,
614c76d4239SHadi Asyrafi 	sip_smc_handler
615c76d4239SHadi Asyrafi );
616c76d4239SHadi Asyrafi 
617c76d4239SHadi Asyrafi DECLARE_RT_SVC(
618c76d4239SHadi Asyrafi 	socfpga_sip_svc_std,
619c76d4239SHadi Asyrafi 	OEN_SIP_START,
620c76d4239SHadi Asyrafi 	OEN_SIP_END,
621c76d4239SHadi Asyrafi 	SMC_TYPE_YIELD,
622c76d4239SHadi Asyrafi 	NULL,
623c76d4239SHadi Asyrafi 	sip_smc_handler
624c76d4239SHadi Asyrafi );
625