xref: /rk3399_ARM-atf/plat/intel/soc/common/socfpga_sip_svc.c (revision b727664e0dcf62be39552521c451ecde02091917)
1c76d4239SHadi Asyrafi /*
26197dc98SJit Loon Lim  * Copyright (c) 2019-2023, ARM Limited and Contributors. All rights reserved.
3c76d4239SHadi Asyrafi  *
4c76d4239SHadi Asyrafi  * SPDX-License-Identifier: BSD-3-Clause
5c76d4239SHadi Asyrafi  */
6c76d4239SHadi Asyrafi 
7c76d4239SHadi Asyrafi #include <assert.h>
8c76d4239SHadi Asyrafi #include <common/debug.h>
9c76d4239SHadi Asyrafi #include <common/runtime_svc.h>
1013d33d52SHadi Asyrafi #include <lib/mmio.h>
11c76d4239SHadi Asyrafi #include <tools_share/uuid.h>
12c76d4239SHadi Asyrafi 
13286b96f4SSieu Mun Tang #include "socfpga_fcs.h"
14c76d4239SHadi Asyrafi #include "socfpga_mailbox.h"
156197dc98SJit Loon Lim #include "socfpga_plat_def.h"
169c8f3af5SHadi Asyrafi #include "socfpga_reset_manager.h"
17d25041bfSHadi Asyrafi #include "socfpga_sip_svc.h"
186197dc98SJit Loon Lim #include "socfpga_system_manager.h"
19c76d4239SHadi Asyrafi 
20c76d4239SHadi Asyrafi /* Total buffer the driver can hold */
21c76d4239SHadi Asyrafi #define FPGA_CONFIG_BUFFER_SIZE 4
22c76d4239SHadi Asyrafi 
23673afd6fSSieu Mun Tang static config_type request_type = NO_REQUEST;
24aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static int current_block, current_buffer;
25ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi static int read_block, max_blocks;
26aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t send_id, rcv_id;
27aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t bytes_per_block, blocks_submitted;
28276a4366SSieu Mun Tang static bool bridge_disable;
29c76d4239SHadi Asyrafi 
30984e236eSSieu Mun Tang /* RSU static variables */
3144eb782eSChee Hong Ang static uint32_t rsu_dcmf_ver[4] = {0};
32984e236eSSieu Mun Tang static uint16_t rsu_dcmf_stat[4] = {0};
33673afd6fSSieu Mun Tang static uint32_t rsu_max_retry;
34c76d4239SHadi Asyrafi 
35c76d4239SHadi Asyrafi /*  SiP Service UUID */
36c76d4239SHadi Asyrafi DEFINE_SVC_UUID2(intl_svc_uid,
37c76d4239SHadi Asyrafi 		0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a,
38c76d4239SHadi Asyrafi 		0xfa, 0x88, 0x88, 0x17, 0x68, 0x81);
39c76d4239SHadi Asyrafi 
40e5ebe87bSHadi Asyrafi static uint64_t socfpga_sip_handler(uint32_t smc_fid,
41c76d4239SHadi Asyrafi 				   uint64_t x1,
42c76d4239SHadi Asyrafi 				   uint64_t x2,
43c76d4239SHadi Asyrafi 				   uint64_t x3,
44c76d4239SHadi Asyrafi 				   uint64_t x4,
45c76d4239SHadi Asyrafi 				   void *cookie,
46c76d4239SHadi Asyrafi 				   void *handle,
47c76d4239SHadi Asyrafi 				   uint64_t flags)
48c76d4239SHadi Asyrafi {
49c76d4239SHadi Asyrafi 	ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid);
50c76d4239SHadi Asyrafi 	SMC_RET1(handle, SMC_UNK);
51c76d4239SHadi Asyrafi }
52c76d4239SHadi Asyrafi 
53c76d4239SHadi Asyrafi struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE];
54c76d4239SHadi Asyrafi 
557c58fd4eSHadi Asyrafi static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer)
56c76d4239SHadi Asyrafi {
57ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi 	uint32_t args[3];
58c76d4239SHadi Asyrafi 
59c76d4239SHadi Asyrafi 	while (max_blocks > 0 && buffer->size > buffer->size_written) {
60c76d4239SHadi Asyrafi 		args[0] = (1<<8);
61c76d4239SHadi Asyrafi 		args[1] = buffer->addr + buffer->size_written;
627c58fd4eSHadi Asyrafi 		if (buffer->size - buffer->size_written <= bytes_per_block) {
63c76d4239SHadi Asyrafi 			args[2] = buffer->size - buffer->size_written;
64c76d4239SHadi Asyrafi 			current_buffer++;
65c76d4239SHadi Asyrafi 			current_buffer %= FPGA_CONFIG_BUFFER_SIZE;
66581182c1SSieu Mun Tang 		} else {
67c76d4239SHadi Asyrafi 			args[2] = bytes_per_block;
68581182c1SSieu Mun Tang 		}
697c58fd4eSHadi Asyrafi 
707c58fd4eSHadi Asyrafi 		buffer->size_written += args[2];
71aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		mailbox_send_cmd_async(&send_id, MBOX_RECONFIG_DATA, args,
72d57318b7SAbdul Halim, Muhammad Hadi Asyrafi 					3U, CMD_INDIRECT);
737c58fd4eSHadi Asyrafi 
74c76d4239SHadi Asyrafi 		buffer->subblocks_sent++;
75c76d4239SHadi Asyrafi 		max_blocks--;
76c76d4239SHadi Asyrafi 	}
777c58fd4eSHadi Asyrafi 
787c58fd4eSHadi Asyrafi 	return !max_blocks;
79c76d4239SHadi Asyrafi }
80c76d4239SHadi Asyrafi 
81c76d4239SHadi Asyrafi static int intel_fpga_sdm_write_all(void)
82c76d4239SHadi Asyrafi {
83581182c1SSieu Mun Tang 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
847c58fd4eSHadi Asyrafi 		if (intel_fpga_sdm_write_buffer(
85581182c1SSieu Mun Tang 			&fpga_config_buffers[current_buffer])) {
867c58fd4eSHadi Asyrafi 			break;
87581182c1SSieu Mun Tang 		}
88581182c1SSieu Mun Tang 	}
89c76d4239SHadi Asyrafi 	return 0;
90c76d4239SHadi Asyrafi }
91c76d4239SHadi Asyrafi 
92673afd6fSSieu Mun Tang static uint32_t intel_mailbox_fpga_config_isdone(void)
93c76d4239SHadi Asyrafi {
94dfdd38c2SHadi Asyrafi 	uint32_t ret;
95dfdd38c2SHadi Asyrafi 
96673afd6fSSieu Mun Tang 	switch (request_type) {
97673afd6fSSieu Mun Tang 	case RECONFIGURATION:
98673afd6fSSieu Mun Tang 		ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS,
99673afd6fSSieu Mun Tang 							true);
100673afd6fSSieu Mun Tang 		break;
101673afd6fSSieu Mun Tang 	case BITSTREAM_AUTH:
102673afd6fSSieu Mun Tang 		ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS,
103673afd6fSSieu Mun Tang 							false);
104673afd6fSSieu Mun Tang 		break;
105673afd6fSSieu Mun Tang 	default:
106673afd6fSSieu Mun Tang 		ret = intel_mailbox_get_config_status(MBOX_CONFIG_STATUS,
107673afd6fSSieu Mun Tang 							false);
108673afd6fSSieu Mun Tang 		break;
10952cf9c2cSKris Chaplin 	}
1107c58fd4eSHadi Asyrafi 
111e40910e2SAbdul Halim, Muhammad Hadi Asyrafi 	if (ret != 0U) {
11252cf9c2cSKris Chaplin 		if (ret == MBOX_CFGSTAT_STATE_CONFIG) {
1137c58fd4eSHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_BUSY;
11452cf9c2cSKris Chaplin 		} else {
115673afd6fSSieu Mun Tang 			request_type = NO_REQUEST;
1167c58fd4eSHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_ERROR;
1177c58fd4eSHadi Asyrafi 		}
11852cf9c2cSKris Chaplin 	}
1197c58fd4eSHadi Asyrafi 
120673afd6fSSieu Mun Tang 	if (bridge_disable != 0U) {
12111f4f030SSieu Mun Tang 		socfpga_bridges_enable(~0);	/* Enable bridge */
122276a4366SSieu Mun Tang 		bridge_disable = false;
1239c8f3af5SHadi Asyrafi 	}
124673afd6fSSieu Mun Tang 	request_type = NO_REQUEST;
1259c8f3af5SHadi Asyrafi 
1267c58fd4eSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
127c76d4239SHadi Asyrafi }
128c76d4239SHadi Asyrafi 
129c76d4239SHadi Asyrafi static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed)
130c76d4239SHadi Asyrafi {
131c76d4239SHadi Asyrafi 	int i;
132c76d4239SHadi Asyrafi 
133c76d4239SHadi Asyrafi 	for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
134c76d4239SHadi Asyrafi 		if (fpga_config_buffers[i].block_number == current_block) {
135c76d4239SHadi Asyrafi 			fpga_config_buffers[i].subblocks_sent--;
136c76d4239SHadi Asyrafi 			if (fpga_config_buffers[i].subblocks_sent == 0
137c76d4239SHadi Asyrafi 			&& fpga_config_buffers[i].size <=
138c76d4239SHadi Asyrafi 			fpga_config_buffers[i].size_written) {
139c76d4239SHadi Asyrafi 				fpga_config_buffers[i].write_requested = 0;
140c76d4239SHadi Asyrafi 				current_block++;
141c76d4239SHadi Asyrafi 				*buffer_addr_completed =
142c76d4239SHadi Asyrafi 					fpga_config_buffers[i].addr;
143c76d4239SHadi Asyrafi 				return 0;
144c76d4239SHadi Asyrafi 			}
145c76d4239SHadi Asyrafi 		}
146c76d4239SHadi Asyrafi 	}
147c76d4239SHadi Asyrafi 
148c76d4239SHadi Asyrafi 	return -1;
149c76d4239SHadi Asyrafi }
150c76d4239SHadi Asyrafi 
151e5ebe87bSHadi Asyrafi static int intel_fpga_config_completed_write(uint32_t *completed_addr,
152aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 					uint32_t *count, uint32_t *job_id)
153c76d4239SHadi Asyrafi {
154c76d4239SHadi Asyrafi 	uint32_t resp[5];
155a250c04bSSieu Mun Tang 	unsigned int resp_len = ARRAY_SIZE(resp);
156a250c04bSSieu Mun Tang 	int status = INTEL_SIP_SMC_STATUS_OK;
157c76d4239SHadi Asyrafi 	int all_completed = 1;
158a250c04bSSieu Mun Tang 	*count = 0;
159c76d4239SHadi Asyrafi 
160cefb37ebSTien Hock, Loh 	while (*count < 3) {
161c76d4239SHadi Asyrafi 
162a250c04bSSieu Mun Tang 		status = mailbox_read_response(job_id,
163a250c04bSSieu Mun Tang 				resp, &resp_len);
164c76d4239SHadi Asyrafi 
165286b96f4SSieu Mun Tang 		if (status < 0) {
166cefb37ebSTien Hock, Loh 			break;
167286b96f4SSieu Mun Tang 		}
168c76d4239SHadi Asyrafi 
169c76d4239SHadi Asyrafi 		max_blocks++;
170cefb37ebSTien Hock, Loh 
171c76d4239SHadi Asyrafi 		if (mark_last_buffer_xfer_completed(
172286b96f4SSieu Mun Tang 			&completed_addr[*count]) == 0) {
173c76d4239SHadi Asyrafi 			*count = *count + 1;
174286b96f4SSieu Mun Tang 		} else {
175c76d4239SHadi Asyrafi 			break;
176c76d4239SHadi Asyrafi 		}
177286b96f4SSieu Mun Tang 	}
178c76d4239SHadi Asyrafi 
179c76d4239SHadi Asyrafi 	if (*count <= 0) {
180286b96f4SSieu Mun Tang 		if (status != MBOX_NO_RESPONSE &&
181286b96f4SSieu Mun Tang 			status != MBOX_TIMEOUT && resp_len != 0) {
182cefb37ebSTien Hock, Loh 			mailbox_clear_response();
183673afd6fSSieu Mun Tang 			request_type = NO_REQUEST;
184c76d4239SHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_ERROR;
185c76d4239SHadi Asyrafi 		}
186c76d4239SHadi Asyrafi 
187c76d4239SHadi Asyrafi 		*count = 0;
188c76d4239SHadi Asyrafi 	}
189c76d4239SHadi Asyrafi 
190c76d4239SHadi Asyrafi 	intel_fpga_sdm_write_all();
191c76d4239SHadi Asyrafi 
192581182c1SSieu Mun Tang 	if (*count > 0) {
193c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_OK;
194581182c1SSieu Mun Tang 	} else if (*count == 0) {
195c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_BUSY;
196581182c1SSieu Mun Tang 	}
197c76d4239SHadi Asyrafi 
198c76d4239SHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
199c76d4239SHadi Asyrafi 		if (fpga_config_buffers[i].write_requested != 0) {
200c76d4239SHadi Asyrafi 			all_completed = 0;
201c76d4239SHadi Asyrafi 			break;
202c76d4239SHadi Asyrafi 		}
203c76d4239SHadi Asyrafi 	}
204c76d4239SHadi Asyrafi 
205581182c1SSieu Mun Tang 	if (all_completed == 1) {
206c76d4239SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_OK;
207581182c1SSieu Mun Tang 	}
208c76d4239SHadi Asyrafi 
209c76d4239SHadi Asyrafi 	return status;
210c76d4239SHadi Asyrafi }
211c76d4239SHadi Asyrafi 
212276a4366SSieu Mun Tang static int intel_fpga_config_start(uint32_t flag)
213c76d4239SHadi Asyrafi {
214a250c04bSSieu Mun Tang 	uint32_t argument = 0x1;
215c76d4239SHadi Asyrafi 	uint32_t response[3];
216c76d4239SHadi Asyrafi 	int status = 0;
217a250c04bSSieu Mun Tang 	unsigned int size = 0;
218a250c04bSSieu Mun Tang 	unsigned int resp_len = ARRAY_SIZE(response);
219c76d4239SHadi Asyrafi 
220673afd6fSSieu Mun Tang 	request_type = RECONFIGURATION;
221673afd6fSSieu Mun Tang 
222276a4366SSieu Mun Tang 	if (!CONFIG_TEST_FLAG(flag, PARTIAL_CONFIG)) {
223276a4366SSieu Mun Tang 		bridge_disable = true;
224276a4366SSieu Mun Tang 	}
225276a4366SSieu Mun Tang 
226276a4366SSieu Mun Tang 	if (CONFIG_TEST_FLAG(flag, AUTHENTICATION)) {
227276a4366SSieu Mun Tang 		size = 1;
228276a4366SSieu Mun Tang 		bridge_disable = false;
229673afd6fSSieu Mun Tang 		request_type = BITSTREAM_AUTH;
230ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi 	}
2319c8f3af5SHadi Asyrafi 
232*b727664eSSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
233*b727664eSSieu Mun Tang 	intel_smmu_hps_remapper_init(0U);
234*b727664eSSieu Mun Tang #endif
235*b727664eSSieu Mun Tang 
236cefb37ebSTien Hock, Loh 	mailbox_clear_response();
237cefb37ebSTien Hock, Loh 
238a250c04bSSieu Mun Tang 	mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_CANCEL, NULL, 0U,
239a250c04bSSieu Mun Tang 			CMD_CASUAL, NULL, NULL);
240cefb37ebSTien Hock, Loh 
241a250c04bSSieu Mun Tang 	status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_RECONFIG, &argument, size,
242a250c04bSSieu Mun Tang 			CMD_CASUAL, response, &resp_len);
243c76d4239SHadi Asyrafi 
244e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 	if (status < 0) {
245276a4366SSieu Mun Tang 		bridge_disable = false;
246673afd6fSSieu Mun Tang 		request_type = NO_REQUEST;
247e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
248e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 	}
249c76d4239SHadi Asyrafi 
250c76d4239SHadi Asyrafi 	max_blocks = response[0];
251c76d4239SHadi Asyrafi 	bytes_per_block = response[1];
252c76d4239SHadi Asyrafi 
253c76d4239SHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
254c76d4239SHadi Asyrafi 		fpga_config_buffers[i].size = 0;
255c76d4239SHadi Asyrafi 		fpga_config_buffers[i].size_written = 0;
256c76d4239SHadi Asyrafi 		fpga_config_buffers[i].addr = 0;
257c76d4239SHadi Asyrafi 		fpga_config_buffers[i].write_requested = 0;
258c76d4239SHadi Asyrafi 		fpga_config_buffers[i].block_number = 0;
259c76d4239SHadi Asyrafi 		fpga_config_buffers[i].subblocks_sent = 0;
260c76d4239SHadi Asyrafi 	}
261c76d4239SHadi Asyrafi 
262c76d4239SHadi Asyrafi 	blocks_submitted = 0;
263c76d4239SHadi Asyrafi 	current_block = 0;
264cefb37ebSTien Hock, Loh 	read_block = 0;
265c76d4239SHadi Asyrafi 	current_buffer = 0;
266c76d4239SHadi Asyrafi 
267276a4366SSieu Mun Tang 	/* Disable bridge on full reconfiguration */
268276a4366SSieu Mun Tang 	if (bridge_disable) {
26911f4f030SSieu Mun Tang 		socfpga_bridges_disable(~0);
2709c8f3af5SHadi Asyrafi 	}
2719c8f3af5SHadi Asyrafi 
272e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
273c76d4239SHadi Asyrafi }
274c76d4239SHadi Asyrafi 
2757c58fd4eSHadi Asyrafi static bool is_fpga_config_buffer_full(void)
2767c58fd4eSHadi Asyrafi {
277581182c1SSieu Mun Tang 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
278581182c1SSieu Mun Tang 		if (!fpga_config_buffers[i].write_requested) {
2797c58fd4eSHadi Asyrafi 			return false;
280581182c1SSieu Mun Tang 		}
281581182c1SSieu Mun Tang 	}
2827c58fd4eSHadi Asyrafi 	return true;
2837c58fd4eSHadi Asyrafi }
2847c58fd4eSHadi Asyrafi 
285aad868b4SAbdul Halim, Muhammad Hadi Asyrafi bool is_address_in_ddr_range(uint64_t addr, uint64_t size)
2867c58fd4eSHadi Asyrafi {
287f4aaa9fdSSieu Mun Tang 	uint128_t dram_max_sz = (uint128_t)DRAM_BASE + (uint128_t)DRAM_SIZE;
288f4aaa9fdSSieu Mun Tang 	uint128_t dram_region_end = (uint128_t)addr + (uint128_t)size;
289f4aaa9fdSSieu Mun Tang 
29012d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 	if (!addr && !size) {
29112d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 		return true;
29212d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 	}
293581182c1SSieu Mun Tang 	if (size > (UINT64_MAX - addr)) {
2947c58fd4eSHadi Asyrafi 		return false;
295581182c1SSieu Mun Tang 	}
296581182c1SSieu Mun Tang 	if (addr < BL31_LIMIT) {
2971a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return false;
298581182c1SSieu Mun Tang 	}
299f4aaa9fdSSieu Mun Tang 	if (dram_region_end > dram_max_sz) {
3001a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return false;
301581182c1SSieu Mun Tang 	}
3021a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
3031a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	return true;
3047c58fd4eSHadi Asyrafi }
305c76d4239SHadi Asyrafi 
306e5ebe87bSHadi Asyrafi static uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size)
307c76d4239SHadi Asyrafi {
3087c58fd4eSHadi Asyrafi 	int i;
309c76d4239SHadi Asyrafi 
3107c58fd4eSHadi Asyrafi 	intel_fpga_sdm_write_all();
311c76d4239SHadi Asyrafi 
3121a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	if (!is_address_in_ddr_range(mem, size) ||
313ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 		is_fpga_config_buffer_full()) {
3147c58fd4eSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_REJECTED;
315ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 	}
316c76d4239SHadi Asyrafi 
317*b727664eSSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
318*b727664eSSieu Mun Tang 	intel_smmu_hps_remapper_init(&mem);
319*b727664eSSieu Mun Tang #endif
320*b727664eSSieu Mun Tang 
321c76d4239SHadi Asyrafi 	for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
3227c58fd4eSHadi Asyrafi 		int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE;
3237c58fd4eSHadi Asyrafi 
3247c58fd4eSHadi Asyrafi 		if (!fpga_config_buffers[j].write_requested) {
3257c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].addr = mem;
3267c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].size = size;
3277c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].size_written = 0;
3287c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].write_requested = 1;
3297c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].block_number =
330c76d4239SHadi Asyrafi 				blocks_submitted++;
3317c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].subblocks_sent = 0;
332c76d4239SHadi Asyrafi 			break;
333c76d4239SHadi Asyrafi 		}
334c76d4239SHadi Asyrafi 	}
335c76d4239SHadi Asyrafi 
336ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 	if (is_fpga_config_buffer_full()) {
3377c58fd4eSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_BUSY;
338ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 	}
339c76d4239SHadi Asyrafi 
3407c58fd4eSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
341c76d4239SHadi Asyrafi }
342c76d4239SHadi Asyrafi 
34313d33d52SHadi Asyrafi static int is_out_of_sec_range(uint64_t reg_addr)
34413d33d52SHadi Asyrafi {
3457e954dfcSSiew Chin Lim #if DEBUG
3467e954dfcSSiew Chin Lim 	return 0;
3477e954dfcSSiew Chin Lim #endif
3487e954dfcSSiew Chin Lim 
3498e59b9f4SJit Loon Lim #if PLATFORM_MODEL != PLAT_SOCFPGA_AGILEX5
35013d33d52SHadi Asyrafi 	switch (reg_addr) {
35113d33d52SHadi Asyrafi 	case(0xF8011100):	/* ECCCTRL1 */
35213d33d52SHadi Asyrafi 	case(0xF8011104):	/* ECCCTRL2 */
35313d33d52SHadi Asyrafi 	case(0xF8011110):	/* ERRINTEN */
35413d33d52SHadi Asyrafi 	case(0xF8011114):	/* ERRINTENS */
35513d33d52SHadi Asyrafi 	case(0xF8011118):	/* ERRINTENR */
35613d33d52SHadi Asyrafi 	case(0xF801111C):	/* INTMODE */
35713d33d52SHadi Asyrafi 	case(0xF8011120):	/* INTSTAT */
35813d33d52SHadi Asyrafi 	case(0xF8011124):	/* DIAGINTTEST */
35913d33d52SHadi Asyrafi 	case(0xF801112C):	/* DERRADDRA */
3604687021dSSieu Mun Tang 	case(0xFA000000):	/* SMMU SCR0 */
3614687021dSSieu Mun Tang 	case(0xFA000004):	/* SMMU SCR1 */
3624687021dSSieu Mun Tang 	case(0xFA000400):	/* SMMU NSCR0 */
3634687021dSSieu Mun Tang 	case(0xFA004000):	/* SMMU SSD0_REG */
3644687021dSSieu Mun Tang 	case(0xFA000820):	/* SMMU SMR8 */
3654687021dSSieu Mun Tang 	case(0xFA000c20):	/* SMMU SCR8 */
3664687021dSSieu Mun Tang 	case(0xFA028000):	/* SMMU CB8_SCTRL */
3674687021dSSieu Mun Tang 	case(0xFA001020):	/* SMMU CBAR8 */
3684687021dSSieu Mun Tang 	case(0xFA028030):	/* SMMU TCR_LPAE */
3694687021dSSieu Mun Tang 	case(0xFA028020):	/* SMMU CB8_TTBR0_LOW */
3704687021dSSieu Mun Tang 	case(0xFA028024):	/* SMMU CB8_PRRR_HIGH */
3714687021dSSieu Mun Tang 	case(0xFA028038):	/* SMMU CB8_PRRR_MIR0 */
3724687021dSSieu Mun Tang 	case(0xFA02803C):	/* SMMU CB8_PRRR_MIR1 */
3734687021dSSieu Mun Tang 	case(0xFA028010):	/* SMMU_CB8)TCR2 */
3744687021dSSieu Mun Tang 	case(0xFFD080A4):	/* SDM SMMU STREAM ID REG */
3754687021dSSieu Mun Tang 	case(0xFA001820):	/* SMMU_CBA2R8 */
3764687021dSSieu Mun Tang 	case(0xFA000074):	/* SMMU_STLBGSTATUS */
3774687021dSSieu Mun Tang 	case(0xFA0287F4):	/* SMMU_CB8_TLBSTATUS */
3784687021dSSieu Mun Tang 	case(0xFA000060):	/* SMMU_STLBIALL */
3794687021dSSieu Mun Tang 	case(0xFA000070):	/* SMMU_STLBGSYNC */
3804687021dSSieu Mun Tang 	case(0xFA028618):	/* CB8_TLBALL */
3814687021dSSieu Mun Tang 	case(0xFA0287F0):	/* CB8_TLBSYNC */
38213d33d52SHadi Asyrafi 	case(0xFFD12028):	/* SDMMCGRP_CTRL */
38313d33d52SHadi Asyrafi 	case(0xFFD12044):	/* EMAC0 */
38413d33d52SHadi Asyrafi 	case(0xFFD12048):	/* EMAC1 */
38513d33d52SHadi Asyrafi 	case(0xFFD1204C):	/* EMAC2 */
38613d33d52SHadi Asyrafi 	case(0xFFD12090):	/* ECC_INT_MASK_VALUE */
38713d33d52SHadi Asyrafi 	case(0xFFD12094):	/* ECC_INT_MASK_SET */
38813d33d52SHadi Asyrafi 	case(0xFFD12098):	/* ECC_INT_MASK_CLEAR */
38913d33d52SHadi Asyrafi 	case(0xFFD1209C):	/* ECC_INTSTATUS_SERR */
39013d33d52SHadi Asyrafi 	case(0xFFD120A0):	/* ECC_INTSTATUS_DERR */
39113d33d52SHadi Asyrafi 	case(0xFFD120C0):	/* NOC_TIMEOUT */
39213d33d52SHadi Asyrafi 	case(0xFFD120C4):	/* NOC_IDLEREQ_SET */
39313d33d52SHadi Asyrafi 	case(0xFFD120C8):	/* NOC_IDLEREQ_CLR */
39413d33d52SHadi Asyrafi 	case(0xFFD120D0):	/* NOC_IDLEACK */
39513d33d52SHadi Asyrafi 	case(0xFFD120D4):	/* NOC_IDLESTATUS */
39613d33d52SHadi Asyrafi 	case(0xFFD12200):	/* BOOT_SCRATCH_COLD0 */
39713d33d52SHadi Asyrafi 	case(0xFFD12204):	/* BOOT_SCRATCH_COLD1 */
39813d33d52SHadi Asyrafi 	case(0xFFD12220):	/* BOOT_SCRATCH_COLD8 */
39913d33d52SHadi Asyrafi 	case(0xFFD12224):	/* BOOT_SCRATCH_COLD9 */
40013d33d52SHadi Asyrafi 		return 0;
4018e59b9f4SJit Loon Lim #else
4028e59b9f4SJit Loon Lim 	switch (reg_addr) {
40313d33d52SHadi Asyrafi 
4048e59b9f4SJit Loon Lim 	case(0xF8011104):	/* ECCCTRL2 */
4058e59b9f4SJit Loon Lim 	case(0xFFD12028):	/* SDMMCGRP_CTRL */
4068e59b9f4SJit Loon Lim 	case(0xFFD120C4):	/* NOC_IDLEREQ_SET */
4078e59b9f4SJit Loon Lim 	case(0xFFD120C8):	/* NOC_IDLEREQ_CLR */
4088e59b9f4SJit Loon Lim 	case(0xFFD120D0):	/* NOC_IDLEACK */
4098e59b9f4SJit Loon Lim 
4108e59b9f4SJit Loon Lim 
4118e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(ECCCTRL1)):	/* ECCCTRL1 */
4128e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(ERRINTEN)):	/* ERRINTEN */
4138e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(ERRINTENS)):	/* ERRINTENS */
4148e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(ERRINTENR)):	/* ERRINTENR */
4158e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(INTMODE)):	/* INTMODE */
4168e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(INTSTAT)):	/* INTSTAT */
4178e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(DIAGINTTEST)):	/* DIAGINTTEST */
4188e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(DERRADDRA)):	/* DERRADDRA */
4198e59b9f4SJit Loon Lim 
4208e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(EMAC_0)):	/* EMAC0 */
4218e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(EMAC_1)):	/* EMAC1 */
4228e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(EMAC_2)):	/* EMAC2 */
4238e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(ECC_INTMASK_VALUE)):	/* ECC_INT_MASK_VALUE */
4248e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(ECC_INTMASK_SET)):	/* ECC_INT_MASK_SET */
4258e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(ECC_INTMASK_CLR)):	/* ECC_INT_MASK_CLEAR */
4268e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(ECC_INTMASK_SERR)):	/* ECC_INTSTATUS_SERR */
4278e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(ECC_INTMASK_DERR)):	/* ECC_INTSTATUS_DERR */
4288e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(NOC_TIMEOUT)):	/* NOC_TIMEOUT */
4298e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(NOC_IDLESTATUS)):	/* NOC_IDLESTATUS */
4308e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_0)):	/* BOOT_SCRATCH_COLD0 */
4318e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_1)):	/* BOOT_SCRATCH_COLD1 */
4328e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_8)):	/* BOOT_SCRATCH_COLD8 */
4338e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_9)):	/* BOOT_SCRATCH_COLD9 */
4348e59b9f4SJit Loon Lim 		return 0;
4358e59b9f4SJit Loon Lim #endif
43613d33d52SHadi Asyrafi 	default:
43713d33d52SHadi Asyrafi 		break;
43813d33d52SHadi Asyrafi 	}
43913d33d52SHadi Asyrafi 
44013d33d52SHadi Asyrafi 	return -1;
44113d33d52SHadi Asyrafi }
44213d33d52SHadi Asyrafi 
44313d33d52SHadi Asyrafi /* Secure register access */
44413d33d52SHadi Asyrafi uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval)
44513d33d52SHadi Asyrafi {
446581182c1SSieu Mun Tang 	if (is_out_of_sec_range(reg_addr)) {
44713d33d52SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
448581182c1SSieu Mun Tang 	}
44913d33d52SHadi Asyrafi 
45013d33d52SHadi Asyrafi 	*retval = mmio_read_32(reg_addr);
45113d33d52SHadi Asyrafi 
45213d33d52SHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
45313d33d52SHadi Asyrafi }
45413d33d52SHadi Asyrafi 
45513d33d52SHadi Asyrafi uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val,
45613d33d52SHadi Asyrafi 				uint32_t *retval)
45713d33d52SHadi Asyrafi {
458581182c1SSieu Mun Tang 	if (is_out_of_sec_range(reg_addr)) {
45913d33d52SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
460581182c1SSieu Mun Tang 	}
46113d33d52SHadi Asyrafi 
46213d33d52SHadi Asyrafi 	mmio_write_32(reg_addr, val);
46313d33d52SHadi Asyrafi 
46413d33d52SHadi Asyrafi 	return intel_secure_reg_read(reg_addr, retval);
46513d33d52SHadi Asyrafi }
46613d33d52SHadi Asyrafi 
46713d33d52SHadi Asyrafi uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask,
46813d33d52SHadi Asyrafi 				 uint32_t val, uint32_t *retval)
46913d33d52SHadi Asyrafi {
47013d33d52SHadi Asyrafi 	if (!intel_secure_reg_read(reg_addr, retval)) {
47113d33d52SHadi Asyrafi 		*retval &= ~mask;
472c9c07099SSiew Chin Lim 		*retval |= val & mask;
47313d33d52SHadi Asyrafi 		return intel_secure_reg_write(reg_addr, *retval, retval);
47413d33d52SHadi Asyrafi 	}
47513d33d52SHadi Asyrafi 
47613d33d52SHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_ERROR;
47713d33d52SHadi Asyrafi }
47813d33d52SHadi Asyrafi 
479e1f97d9cSHadi Asyrafi /* Intel Remote System Update (RSU) services */
480e1f97d9cSHadi Asyrafi uint64_t intel_rsu_update_address;
481e1f97d9cSHadi Asyrafi 
482d57318b7SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_status(uint64_t *respbuf, unsigned int respbuf_sz)
483e1f97d9cSHadi Asyrafi {
484581182c1SSieu Mun Tang 	if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) {
485960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
486581182c1SSieu Mun Tang 	}
487e1f97d9cSHadi Asyrafi 
488e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
489e1f97d9cSHadi Asyrafi }
490e1f97d9cSHadi Asyrafi 
491e3c3a48cSMahesh Rao uint32_t intel_rsu_update(uint64_t update_address)
492e1f97d9cSHadi Asyrafi {
493c418064eSJit Loon Lim 	if (update_address > SIZE_MAX) {
494c418064eSJit Loon Lim 		return INTEL_SIP_SMC_STATUS_REJECTED;
495c418064eSJit Loon Lim 	}
496c418064eSJit Loon Lim 
497e1f97d9cSHadi Asyrafi 	intel_rsu_update_address = update_address;
498e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
499e1f97d9cSHadi Asyrafi }
500e1f97d9cSHadi Asyrafi 
501ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_notify(uint32_t execution_stage)
502e1f97d9cSHadi Asyrafi {
503581182c1SSieu Mun Tang 	if (mailbox_hps_stage_notify(execution_stage) < 0) {
504960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
505581182c1SSieu Mun Tang 	}
506e1f97d9cSHadi Asyrafi 
507e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
508e1f97d9cSHadi Asyrafi }
509e1f97d9cSHadi Asyrafi 
510e1f97d9cSHadi Asyrafi static uint32_t intel_rsu_retry_counter(uint32_t *respbuf, uint32_t respbuf_sz,
511e1f97d9cSHadi Asyrafi 					uint32_t *ret_stat)
512e1f97d9cSHadi Asyrafi {
513581182c1SSieu Mun Tang 	if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) {
514960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
515581182c1SSieu Mun Tang 	}
516e1f97d9cSHadi Asyrafi 
517e1f97d9cSHadi Asyrafi 	*ret_stat = respbuf[8];
518e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
519e1f97d9cSHadi Asyrafi }
520e1f97d9cSHadi Asyrafi 
52144eb782eSChee Hong Ang static uint32_t intel_rsu_copy_dcmf_version(uint64_t dcmf_ver_1_0,
52244eb782eSChee Hong Ang 					    uint64_t dcmf_ver_3_2)
52344eb782eSChee Hong Ang {
52444eb782eSChee Hong Ang 	rsu_dcmf_ver[0] = dcmf_ver_1_0;
52544eb782eSChee Hong Ang 	rsu_dcmf_ver[1] = dcmf_ver_1_0 >> 32;
52644eb782eSChee Hong Ang 	rsu_dcmf_ver[2] = dcmf_ver_3_2;
52744eb782eSChee Hong Ang 	rsu_dcmf_ver[3] = dcmf_ver_3_2 >> 32;
52844eb782eSChee Hong Ang 
52944eb782eSChee Hong Ang 	return INTEL_SIP_SMC_STATUS_OK;
53044eb782eSChee Hong Ang }
53144eb782eSChee Hong Ang 
532984e236eSSieu Mun Tang static uint32_t intel_rsu_copy_dcmf_status(uint64_t dcmf_stat)
533984e236eSSieu Mun Tang {
534984e236eSSieu Mun Tang 	rsu_dcmf_stat[0] = 0xFFFF & (dcmf_stat >> (0 * 16));
535984e236eSSieu Mun Tang 	rsu_dcmf_stat[1] = 0xFFFF & (dcmf_stat >> (1 * 16));
536984e236eSSieu Mun Tang 	rsu_dcmf_stat[2] = 0xFFFF & (dcmf_stat >> (2 * 16));
537984e236eSSieu Mun Tang 	rsu_dcmf_stat[3] = 0xFFFF & (dcmf_stat >> (3 * 16));
538984e236eSSieu Mun Tang 
539984e236eSSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
540984e236eSSieu Mun Tang }
541984e236eSSieu Mun Tang 
54252cf9c2cSKris Chaplin /* Intel HWMON services */
54352cf9c2cSKris Chaplin static uint32_t intel_hwmon_readtemp(uint32_t chan, uint32_t *retval)
54452cf9c2cSKris Chaplin {
54552cf9c2cSKris Chaplin 	if (mailbox_hwmon_readtemp(chan, retval) < 0) {
54652cf9c2cSKris Chaplin 		return INTEL_SIP_SMC_STATUS_ERROR;
54752cf9c2cSKris Chaplin 	}
54852cf9c2cSKris Chaplin 
54952cf9c2cSKris Chaplin 	return INTEL_SIP_SMC_STATUS_OK;
55052cf9c2cSKris Chaplin }
55152cf9c2cSKris Chaplin 
55252cf9c2cSKris Chaplin static uint32_t intel_hwmon_readvolt(uint32_t chan, uint32_t *retval)
55352cf9c2cSKris Chaplin {
55452cf9c2cSKris Chaplin 	if (mailbox_hwmon_readvolt(chan, retval) < 0) {
55552cf9c2cSKris Chaplin 		return INTEL_SIP_SMC_STATUS_ERROR;
55652cf9c2cSKris Chaplin 	}
55752cf9c2cSKris Chaplin 
55852cf9c2cSKris Chaplin 	return INTEL_SIP_SMC_STATUS_OK;
55952cf9c2cSKris Chaplin }
56052cf9c2cSKris Chaplin 
5610c5d62adSHadi Asyrafi /* Mailbox services */
562c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_smc_fw_version(uint32_t *fw_version)
563c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi {
564c026dfe3SSieu Mun Tang 	int status;
565c026dfe3SSieu Mun Tang 	unsigned int resp_len = CONFIG_STATUS_WORD_SIZE;
566c026dfe3SSieu Mun Tang 	uint32_t resp_data[CONFIG_STATUS_WORD_SIZE] = {0U};
567c026dfe3SSieu Mun Tang 
568c026dfe3SSieu Mun Tang 	status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CONFIG_STATUS, NULL, 0U,
569c026dfe3SSieu Mun Tang 			CMD_CASUAL, resp_data, &resp_len);
570c026dfe3SSieu Mun Tang 
571c026dfe3SSieu Mun Tang 	if (status < 0) {
572c026dfe3SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
573c026dfe3SSieu Mun Tang 	}
574c026dfe3SSieu Mun Tang 
575c026dfe3SSieu Mun Tang 	if (resp_len <= CONFIG_STATUS_FW_VER_OFFSET) {
576c026dfe3SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
577c026dfe3SSieu Mun Tang 	}
578c026dfe3SSieu Mun Tang 
579c026dfe3SSieu Mun Tang 	*fw_version = resp_data[CONFIG_STATUS_FW_VER_OFFSET] & CONFIG_STATUS_FW_VER_MASK;
580c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 
581c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
582c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi }
583c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 
584a250c04bSSieu Mun Tang static uint32_t intel_mbox_send_cmd(uint32_t cmd, uint32_t *args,
585ac097fdfSSieu Mun Tang 				unsigned int len, uint32_t urgent, uint64_t response,
586a250c04bSSieu Mun Tang 				unsigned int resp_len, int *mbox_status,
587a250c04bSSieu Mun Tang 				unsigned int *len_in_resp)
5880c5d62adSHadi Asyrafi {
5891a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	*len_in_resp = 0;
590651841f2SSieu Mun Tang 	*mbox_status = GENERIC_RESPONSE_ERROR;
5911a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
592581182c1SSieu Mun Tang 	if (!is_address_in_ddr_range((uint64_t)args, sizeof(uint32_t) * len)) {
5931a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_STATUS_REJECTED;
594581182c1SSieu Mun Tang 	}
5951a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
5960c5d62adSHadi Asyrafi 	int status = mailbox_send_cmd(MBOX_JOB_ID, cmd, args, len, urgent,
597ac097fdfSSieu Mun Tang 					(uint32_t *) response, &resp_len);
5980c5d62adSHadi Asyrafi 
5990c5d62adSHadi Asyrafi 	if (status < 0) {
6000c5d62adSHadi Asyrafi 		*mbox_status = -status;
6010c5d62adSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
6020c5d62adSHadi Asyrafi 	}
6030c5d62adSHadi Asyrafi 
6040c5d62adSHadi Asyrafi 	*mbox_status = 0;
605a250c04bSSieu Mun Tang 	*len_in_resp = resp_len;
606ac097fdfSSieu Mun Tang 
607ac097fdfSSieu Mun Tang 	flush_dcache_range(response, resp_len * MBOX_WORD_BYTE);
608ac097fdfSSieu Mun Tang 
6090c5d62adSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
6100c5d62adSHadi Asyrafi }
6110c5d62adSHadi Asyrafi 
61293a5b97eSSieu Mun Tang static int intel_smc_get_usercode(uint32_t *user_code)
61393a5b97eSSieu Mun Tang {
61493a5b97eSSieu Mun Tang 	int status;
61593a5b97eSSieu Mun Tang 	unsigned int resp_len = sizeof(user_code) / MBOX_WORD_BYTE;
61693a5b97eSSieu Mun Tang 
61793a5b97eSSieu Mun Tang 	status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_GET_USERCODE, NULL,
61893a5b97eSSieu Mun Tang 				0U, CMD_CASUAL, user_code, &resp_len);
61993a5b97eSSieu Mun Tang 
62093a5b97eSSieu Mun Tang 	if (status < 0) {
62193a5b97eSSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
62293a5b97eSSieu Mun Tang 	}
62393a5b97eSSieu Mun Tang 
62493a5b97eSSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
62593a5b97eSSieu Mun Tang }
62693a5b97eSSieu Mun Tang 
6274837a640SSieu Mun Tang uint32_t intel_smc_service_completed(uint64_t addr, uint32_t size,
6284837a640SSieu Mun Tang 				uint32_t mode, uint32_t *job_id,
6294837a640SSieu Mun Tang 				uint32_t *ret_size, uint32_t *mbox_error)
6304837a640SSieu Mun Tang {
6314837a640SSieu Mun Tang 	int status = 0;
6324837a640SSieu Mun Tang 	uint32_t resp_len = size / MBOX_WORD_BYTE;
6334837a640SSieu Mun Tang 
6344837a640SSieu Mun Tang 	if (resp_len > MBOX_DATA_MAX_LEN) {
6354837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_REJECTED;
6364837a640SSieu Mun Tang 	}
6374837a640SSieu Mun Tang 
6384837a640SSieu Mun Tang 	if (!is_address_in_ddr_range(addr, size)) {
6394837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_REJECTED;
6404837a640SSieu Mun Tang 	}
6414837a640SSieu Mun Tang 
6424837a640SSieu Mun Tang 	if (mode == SERVICE_COMPLETED_MODE_ASYNC) {
6434837a640SSieu Mun Tang 		status = mailbox_read_response_async(job_id,
6444837a640SSieu Mun Tang 				NULL, (uint32_t *) addr, &resp_len, 0);
6454837a640SSieu Mun Tang 	} else {
6464837a640SSieu Mun Tang 		status = mailbox_read_response(job_id,
6474837a640SSieu Mun Tang 				(uint32_t *) addr, &resp_len);
6484837a640SSieu Mun Tang 
6494837a640SSieu Mun Tang 		if (status == MBOX_NO_RESPONSE) {
6504837a640SSieu Mun Tang 			status = MBOX_BUSY;
6514837a640SSieu Mun Tang 		}
6524837a640SSieu Mun Tang 	}
6534837a640SSieu Mun Tang 
6544837a640SSieu Mun Tang 	if (status == MBOX_NO_RESPONSE) {
6554837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_NO_RESPONSE;
6564837a640SSieu Mun Tang 	}
6574837a640SSieu Mun Tang 
6584837a640SSieu Mun Tang 	if (status == MBOX_BUSY) {
6594837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_BUSY;
6604837a640SSieu Mun Tang 	}
6614837a640SSieu Mun Tang 
6624837a640SSieu Mun Tang 	*ret_size = resp_len * MBOX_WORD_BYTE;
6634837a640SSieu Mun Tang 	flush_dcache_range(addr, *ret_size);
6644837a640SSieu Mun Tang 
66576ed3223SSieu Mun Tang 	if (status == MBOX_RET_SDOS_DECRYPTION_ERROR_102 ||
66676ed3223SSieu Mun Tang 		status == MBOX_RET_SDOS_DECRYPTION_ERROR_103) {
66776ed3223SSieu Mun Tang 		*mbox_error = -status;
66876ed3223SSieu Mun Tang 	} else if (status != MBOX_RET_OK) {
6694837a640SSieu Mun Tang 		*mbox_error = -status;
6704837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
6714837a640SSieu Mun Tang 	}
6724837a640SSieu Mun Tang 
6734837a640SSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
6744837a640SSieu Mun Tang }
6754837a640SSieu Mun Tang 
676b703facaSSieu Mun Tang /* Miscellaneous HPS services */
677b703facaSSieu Mun Tang uint32_t intel_hps_set_bridges(uint64_t enable, uint64_t mask)
678b703facaSSieu Mun Tang {
679b703facaSSieu Mun Tang 	int status = 0;
680b703facaSSieu Mun Tang 
681ad47f142SSieu Mun Tang 	if ((enable & SOCFPGA_BRIDGE_ENABLE) != 0U) {
682ad47f142SSieu Mun Tang 		if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) {
683b703facaSSieu Mun Tang 			status = socfpga_bridges_enable((uint32_t)mask);
684b703facaSSieu Mun Tang 		} else {
685b703facaSSieu Mun Tang 			status = socfpga_bridges_enable(~0);
686b703facaSSieu Mun Tang 		}
687b703facaSSieu Mun Tang 	} else {
688ad47f142SSieu Mun Tang 		if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) {
689b703facaSSieu Mun Tang 			status = socfpga_bridges_disable((uint32_t)mask);
690b703facaSSieu Mun Tang 		} else {
691b703facaSSieu Mun Tang 			status = socfpga_bridges_disable(~0);
692b703facaSSieu Mun Tang 		}
693b703facaSSieu Mun Tang 	}
694b703facaSSieu Mun Tang 
695b703facaSSieu Mun Tang 	if (status < 0) {
696b703facaSSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
697b703facaSSieu Mun Tang 	}
698b703facaSSieu Mun Tang 
699b703facaSSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
700b703facaSSieu Mun Tang }
701b703facaSSieu Mun Tang 
70291239f2cSJit Loon Lim /* SDM SEU Error services */
703fffcb25cSJit Loon Lim static uint32_t intel_sdm_seu_err_read(uint32_t *respbuf, unsigned int respbuf_sz)
70491239f2cSJit Loon Lim {
705fffcb25cSJit Loon Lim 	if (mailbox_seu_err_status(respbuf, respbuf_sz) < 0) {
706fffcb25cSJit Loon Lim 		return INTEL_SIP_SMC_SEU_ERR_READ_ERROR;
707fffcb25cSJit Loon Lim 	}
708fffcb25cSJit Loon Lim 
709fffcb25cSJit Loon Lim 	return INTEL_SIP_SMC_STATUS_OK;
710fffcb25cSJit Loon Lim }
711fffcb25cSJit Loon Lim 
712fffcb25cSJit Loon Lim /* SDM SAFE SEU Error inject services */
713fffcb25cSJit Loon Lim static uint32_t intel_sdm_safe_inject_seu_err(uint32_t *command, uint32_t len)
714fffcb25cSJit Loon Lim {
715fffcb25cSJit Loon Lim 	if (mailbox_safe_inject_seu_err(command, len) < 0) {
71691239f2cSJit Loon Lim 		return INTEL_SIP_SMC_SEU_ERR_READ_ERROR;
71791239f2cSJit Loon Lim 	}
71891239f2cSJit Loon Lim 
71991239f2cSJit Loon Lim 	return INTEL_SIP_SMC_STATUS_OK;
72091239f2cSJit Loon Lim }
72191239f2cSJit Loon Lim 
722*b727664eSSieu Mun Tang #if PLATFORM_MODEL == PLAT_SOCFPGA_AGILEX5
723*b727664eSSieu Mun Tang /* SMMU HPS Remapper */
724*b727664eSSieu Mun Tang void intel_smmu_hps_remapper_init(uint64_t *mem)
725*b727664eSSieu Mun Tang {
726*b727664eSSieu Mun Tang 	/* Read out Bit 1 value */
727*b727664eSSieu Mun Tang 	uint32_t remap = (mmio_read_32(SOCFPGA_SYSMGR(BOOT_SCRATCH_POR_1)) & 0x02);
728*b727664eSSieu Mun Tang 
729*b727664eSSieu Mun Tang 	if (remap == 0x00) {
730*b727664eSSieu Mun Tang 		/* Update DRAM Base address for SDM SMMU */
731*b727664eSSieu Mun Tang 		mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_ARADDR_REMAP), DRAM_BASE);
732*b727664eSSieu Mun Tang 		mmio_write_32(SOCFPGA_SYSMGR(SDM_BE_AWADDR_REMAP), DRAM_BASE);
733*b727664eSSieu Mun Tang 		*mem = *mem - DRAM_BASE;
734*b727664eSSieu Mun Tang 	} else {
735*b727664eSSieu Mun Tang 		*mem = *mem - DRAM_BASE;
736*b727664eSSieu Mun Tang 	}
737*b727664eSSieu Mun Tang }
738*b727664eSSieu Mun Tang #endif
739*b727664eSSieu Mun Tang 
740c76d4239SHadi Asyrafi /*
741c76d4239SHadi Asyrafi  * This function is responsible for handling all SiP calls from the NS world
742c76d4239SHadi Asyrafi  */
743c76d4239SHadi Asyrafi 
744ad47f142SSieu Mun Tang uintptr_t sip_smc_handler_v1(uint32_t smc_fid,
745c76d4239SHadi Asyrafi 			 u_register_t x1,
746c76d4239SHadi Asyrafi 			 u_register_t x2,
747c76d4239SHadi Asyrafi 			 u_register_t x3,
748c76d4239SHadi Asyrafi 			 u_register_t x4,
749c76d4239SHadi Asyrafi 			 void *cookie,
750c76d4239SHadi Asyrafi 			 void *handle,
751c76d4239SHadi Asyrafi 			 u_register_t flags)
752c76d4239SHadi Asyrafi {
753d1740831SSieu Mun Tang 	uint32_t retval = 0, completed_addr[3];
754d1740831SSieu Mun Tang 	uint32_t retval2 = 0;
75577902fcaSSieu Mun Tang 	uint32_t mbox_error = 0;
756fffcb25cSJit Loon Lim 	uint64_t retval64, rsu_respbuf[9];
757fffcb25cSJit Loon Lim 	uint32_t seu_respbuf[3];
758286b96f4SSieu Mun Tang 	int status = INTEL_SIP_SMC_STATUS_OK;
759a250c04bSSieu Mun Tang 	int mbox_status;
760a250c04bSSieu Mun Tang 	unsigned int len_in_resp;
761c05ea296SSieu Mun Tang 	u_register_t x5, x6, x7;
762f8e6a09cSAbdul Halim, Muhammad Hadi Asyrafi 
763c76d4239SHadi Asyrafi 	switch (smc_fid) {
764c76d4239SHadi Asyrafi 	case SIP_SVC_UID:
765c76d4239SHadi Asyrafi 		/* Return UID to the caller */
766c76d4239SHadi Asyrafi 		SMC_UUID_RET(handle, intl_svc_uid);
76713d33d52SHadi Asyrafi 
768c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE:
769673afd6fSSieu Mun Tang 		status = intel_mailbox_fpga_config_isdone();
770c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
77113d33d52SHadi Asyrafi 
772c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM:
773c76d4239SHadi Asyrafi 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
774c76d4239SHadi Asyrafi 			INTEL_SIP_SMC_FPGA_CONFIG_ADDR,
775c76d4239SHadi Asyrafi 			INTEL_SIP_SMC_FPGA_CONFIG_SIZE -
776c76d4239SHadi Asyrafi 				INTEL_SIP_SMC_FPGA_CONFIG_ADDR);
77713d33d52SHadi Asyrafi 
778c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_START:
779c76d4239SHadi Asyrafi 		status = intel_fpga_config_start(x1);
780c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
78113d33d52SHadi Asyrafi 
782c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_WRITE:
783c76d4239SHadi Asyrafi 		status = intel_fpga_config_write(x1, x2);
784c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
78513d33d52SHadi Asyrafi 
786c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE:
787c76d4239SHadi Asyrafi 		status = intel_fpga_config_completed_write(completed_addr,
788aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 							&retval, &rcv_id);
789aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		switch (retval) {
790c76d4239SHadi Asyrafi 		case 1:
791c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
792c76d4239SHadi Asyrafi 				completed_addr[0], 0, 0);
79313d33d52SHadi Asyrafi 
794c76d4239SHadi Asyrafi 		case 2:
795c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
796c76d4239SHadi Asyrafi 				completed_addr[0],
797c76d4239SHadi Asyrafi 				completed_addr[1], 0);
79813d33d52SHadi Asyrafi 
799c76d4239SHadi Asyrafi 		case 3:
800c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
801c76d4239SHadi Asyrafi 				completed_addr[0],
802c76d4239SHadi Asyrafi 				completed_addr[1],
803c76d4239SHadi Asyrafi 				completed_addr[2]);
80413d33d52SHadi Asyrafi 
805c76d4239SHadi Asyrafi 		case 0:
806c76d4239SHadi Asyrafi 			SMC_RET4(handle, status, 0, 0, 0);
80713d33d52SHadi Asyrafi 
808c76d4239SHadi Asyrafi 		default:
809cefb37ebSTien Hock, Loh 			mailbox_clear_response();
810c76d4239SHadi Asyrafi 			SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR);
811c76d4239SHadi Asyrafi 		}
81213d33d52SHadi Asyrafi 
81313d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_READ:
814aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_secure_reg_read(x1, &retval);
815aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
81613d33d52SHadi Asyrafi 
81713d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_WRITE:
818aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_secure_reg_write(x1, (uint32_t)x2, &retval);
819aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
82013d33d52SHadi Asyrafi 
82113d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_UPDATE:
82213d33d52SHadi Asyrafi 		status = intel_secure_reg_update(x1, (uint32_t)x2,
823aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 						 (uint32_t)x3, &retval);
824aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
825c76d4239SHadi Asyrafi 
826e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_STATUS:
827e1f97d9cSHadi Asyrafi 		status = intel_rsu_status(rsu_respbuf,
828e1f97d9cSHadi Asyrafi 					ARRAY_SIZE(rsu_respbuf));
829e1f97d9cSHadi Asyrafi 		if (status) {
830e1f97d9cSHadi Asyrafi 			SMC_RET1(handle, status);
831e1f97d9cSHadi Asyrafi 		} else {
832e1f97d9cSHadi Asyrafi 			SMC_RET4(handle, rsu_respbuf[0], rsu_respbuf[1],
833e1f97d9cSHadi Asyrafi 					rsu_respbuf[2], rsu_respbuf[3]);
834e1f97d9cSHadi Asyrafi 		}
835e1f97d9cSHadi Asyrafi 
836e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_UPDATE:
837e1f97d9cSHadi Asyrafi 		status = intel_rsu_update(x1);
838e1f97d9cSHadi Asyrafi 		SMC_RET1(handle, status);
839e1f97d9cSHadi Asyrafi 
840e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_NOTIFY:
841e1f97d9cSHadi Asyrafi 		status = intel_rsu_notify(x1);
842e1f97d9cSHadi Asyrafi 		SMC_RET1(handle, status);
843e1f97d9cSHadi Asyrafi 
844e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_RETRY_COUNTER:
845e1f97d9cSHadi Asyrafi 		status = intel_rsu_retry_counter((uint32_t *)rsu_respbuf,
846aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 						ARRAY_SIZE(rsu_respbuf), &retval);
847e1f97d9cSHadi Asyrafi 		if (status) {
848e1f97d9cSHadi Asyrafi 			SMC_RET1(handle, status);
849e1f97d9cSHadi Asyrafi 		} else {
850aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 			SMC_RET2(handle, status, retval);
851e1f97d9cSHadi Asyrafi 		}
852e1f97d9cSHadi Asyrafi 
85344eb782eSChee Hong Ang 	case INTEL_SIP_SMC_RSU_DCMF_VERSION:
85444eb782eSChee Hong Ang 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
85544eb782eSChee Hong Ang 			 ((uint64_t)rsu_dcmf_ver[1] << 32) | rsu_dcmf_ver[0],
85644eb782eSChee Hong Ang 			 ((uint64_t)rsu_dcmf_ver[3] << 32) | rsu_dcmf_ver[2]);
85744eb782eSChee Hong Ang 
85844eb782eSChee Hong Ang 	case INTEL_SIP_SMC_RSU_COPY_DCMF_VERSION:
85944eb782eSChee Hong Ang 		status = intel_rsu_copy_dcmf_version(x1, x2);
86044eb782eSChee Hong Ang 		SMC_RET1(handle, status);
86144eb782eSChee Hong Ang 
862984e236eSSieu Mun Tang 	case INTEL_SIP_SMC_RSU_DCMF_STATUS:
863984e236eSSieu Mun Tang 		SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK,
864984e236eSSieu Mun Tang 			 ((uint64_t)rsu_dcmf_stat[3] << 48) |
865984e236eSSieu Mun Tang 			 ((uint64_t)rsu_dcmf_stat[2] << 32) |
866984e236eSSieu Mun Tang 			 ((uint64_t)rsu_dcmf_stat[1] << 16) |
867984e236eSSieu Mun Tang 			 rsu_dcmf_stat[0]);
868984e236eSSieu Mun Tang 
869984e236eSSieu Mun Tang 	case INTEL_SIP_SMC_RSU_COPY_DCMF_STATUS:
870984e236eSSieu Mun Tang 		status = intel_rsu_copy_dcmf_status(x1);
871984e236eSSieu Mun Tang 		SMC_RET1(handle, status);
872984e236eSSieu Mun Tang 
8734c26957bSChee Hong Ang 	case INTEL_SIP_SMC_RSU_MAX_RETRY:
8744c26957bSChee Hong Ang 		SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK, rsu_max_retry);
8754c26957bSChee Hong Ang 
8764c26957bSChee Hong Ang 	case INTEL_SIP_SMC_RSU_COPY_MAX_RETRY:
8774c26957bSChee Hong Ang 		rsu_max_retry = x1;
8784c26957bSChee Hong Ang 		SMC_RET1(handle, INTEL_SIP_SMC_STATUS_OK);
8794c26957bSChee Hong Ang 
880c703d752SSieu Mun Tang 	case INTEL_SIP_SMC_ECC_DBE:
881c703d752SSieu Mun Tang 		status = intel_ecc_dbe_notification(x1);
882c703d752SSieu Mun Tang 		SMC_RET1(handle, status);
883c703d752SSieu Mun Tang 
884b703facaSSieu Mun Tang 	case INTEL_SIP_SMC_SERVICE_COMPLETED:
885b703facaSSieu Mun Tang 		status = intel_smc_service_completed(x1, x2, x3, &rcv_id,
886b703facaSSieu Mun Tang 						&len_in_resp, &mbox_error);
887b703facaSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x1, len_in_resp);
888b703facaSSieu Mun Tang 
889c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 	case INTEL_SIP_SMC_FIRMWARE_VERSION:
890c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_smc_fw_version(&retval);
891c026dfe3SSieu Mun Tang 		SMC_RET2(handle, status, retval);
892c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 
8930c5d62adSHadi Asyrafi 	case INTEL_SIP_SMC_MBOX_SEND_CMD:
8940c5d62adSHadi Asyrafi 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
8950c5d62adSHadi Asyrafi 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
896ac097fdfSSieu Mun Tang 		status = intel_mbox_send_cmd(x1, (uint32_t *)x2, x3, x4, x5, x6,
897ac097fdfSSieu Mun Tang 						&mbox_status, &len_in_resp);
898108514ffSSieu Mun Tang 		SMC_RET3(handle, status, mbox_status, len_in_resp);
8990c5d62adSHadi Asyrafi 
90093a5b97eSSieu Mun Tang 	case INTEL_SIP_SMC_GET_USERCODE:
90193a5b97eSSieu Mun Tang 		status = intel_smc_get_usercode(&retval);
90293a5b97eSSieu Mun Tang 		SMC_RET2(handle, status, retval);
90393a5b97eSSieu Mun Tang 
90402d3ef33SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CRYPTION:
90502d3ef33SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
90602d3ef33SSieu Mun Tang 
90702d3ef33SSieu Mun Tang 		if (x1 == FCS_MODE_DECRYPT) {
90802d3ef33SSieu Mun Tang 			status = intel_fcs_decryption(x2, x3, x4, x5, &send_id);
90902d3ef33SSieu Mun Tang 		} else if (x1 == FCS_MODE_ENCRYPT) {
91002d3ef33SSieu Mun Tang 			status = intel_fcs_encryption(x2, x3, x4, x5, &send_id);
91102d3ef33SSieu Mun Tang 		} else {
91202d3ef33SSieu Mun Tang 			status = INTEL_SIP_SMC_STATUS_REJECTED;
91302d3ef33SSieu Mun Tang 		}
91402d3ef33SSieu Mun Tang 
91502d3ef33SSieu Mun Tang 		SMC_RET3(handle, status, x4, x5);
91602d3ef33SSieu Mun Tang 
917537ff052SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CRYPTION_EXT:
918537ff052SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
919537ff052SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
920537ff052SSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
921537ff052SSieu Mun Tang 
922537ff052SSieu Mun Tang 		if (x3 == FCS_MODE_DECRYPT) {
923537ff052SSieu Mun Tang 			status = intel_fcs_decryption_ext(x1, x2, x4, x5, x6,
924537ff052SSieu Mun Tang 					(uint32_t *) &x7, &mbox_error);
925537ff052SSieu Mun Tang 		} else if (x3 == FCS_MODE_ENCRYPT) {
926537ff052SSieu Mun Tang 			status = intel_fcs_encryption_ext(x1, x2, x4, x5, x6,
927537ff052SSieu Mun Tang 					(uint32_t *) &x7, &mbox_error);
928537ff052SSieu Mun Tang 		} else {
929537ff052SSieu Mun Tang 			status = INTEL_SIP_SMC_STATUS_REJECTED;
930537ff052SSieu Mun Tang 		}
931537ff052SSieu Mun Tang 
932537ff052SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x6, x7);
933537ff052SSieu Mun Tang 
9344837a640SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_RANDOM_NUMBER:
9354837a640SSieu Mun Tang 		status = intel_fcs_random_number_gen(x1, &retval64,
9364837a640SSieu Mun Tang 							&mbox_error);
9374837a640SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x1, retval64);
9384837a640SSieu Mun Tang 
93924f9dc8aSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_RANDOM_NUMBER_EXT:
94024f9dc8aSSieu Mun Tang 		status = intel_fcs_random_number_gen_ext(x1, x2, x3,
94124f9dc8aSSieu Mun Tang 							&send_id);
94224f9dc8aSSieu Mun Tang 		SMC_RET1(handle, status);
94324f9dc8aSSieu Mun Tang 
9444837a640SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_SEND_CERTIFICATE:
9454837a640SSieu Mun Tang 		status = intel_fcs_send_cert(x1, x2, &send_id);
9464837a640SSieu Mun Tang 		SMC_RET1(handle, status);
9474837a640SSieu Mun Tang 
9484837a640SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_PROVISION_DATA:
9494837a640SSieu Mun Tang 		status = intel_fcs_get_provision_data(&send_id);
9504837a640SSieu Mun Tang 		SMC_RET1(handle, status);
9514837a640SSieu Mun Tang 
9527facacecSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CNTR_SET_PREAUTH:
9537facacecSSieu Mun Tang 		status = intel_fcs_cntr_set_preauth(x1, x2, x3,
9547facacecSSieu Mun Tang 							&mbox_error);
9557facacecSSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
9567facacecSSieu Mun Tang 
95711f4f030SSieu Mun Tang 	case INTEL_SIP_SMC_HPS_SET_BRIDGES:
95811f4f030SSieu Mun Tang 		status = intel_hps_set_bridges(x1, x2);
95911f4f030SSieu Mun Tang 		SMC_RET1(handle, status);
96011f4f030SSieu Mun Tang 
961ad47f142SSieu Mun Tang 	case INTEL_SIP_SMC_HWMON_READTEMP:
962ad47f142SSieu Mun Tang 		status = intel_hwmon_readtemp(x1, &retval);
963ad47f142SSieu Mun Tang 		SMC_RET2(handle, status, retval);
964ad47f142SSieu Mun Tang 
965ad47f142SSieu Mun Tang 	case INTEL_SIP_SMC_HWMON_READVOLT:
966ad47f142SSieu Mun Tang 		status = intel_hwmon_readvolt(x1, &retval);
967ad47f142SSieu Mun Tang 		SMC_RET2(handle, status, retval);
968ad47f142SSieu Mun Tang 
969d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_PSGSIGMA_TEARDOWN:
970d1740831SSieu Mun Tang 		status = intel_fcs_sigma_teardown(x1, &mbox_error);
971d1740831SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
972d1740831SSieu Mun Tang 
973d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CHIP_ID:
974d1740831SSieu Mun Tang 		status = intel_fcs_chip_id(&retval, &retval2, &mbox_error);
975d1740831SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, retval, retval2);
976d1740831SSieu Mun Tang 
977d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ATTESTATION_SUBKEY:
978d1740831SSieu Mun Tang 		status = intel_fcs_attestation_subkey(x1, x2, x3,
979d1740831SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
980d1740831SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
981d1740831SSieu Mun Tang 
982d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ATTESTATION_MEASUREMENTS:
983d1740831SSieu Mun Tang 		status = intel_fcs_get_measurement(x1, x2, x3,
984d1740831SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
985d1740831SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
986d1740831SSieu Mun Tang 
987581182c1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_ATTESTATION_CERT:
988581182c1SSieu Mun Tang 		status = intel_fcs_get_attestation_cert(x1, x2,
989581182c1SSieu Mun Tang 					(uint32_t *) &x3, &mbox_error);
990581182c1SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x2, x3);
991581182c1SSieu Mun Tang 
992581182c1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CREATE_CERT_ON_RELOAD:
993581182c1SSieu Mun Tang 		status = intel_fcs_create_cert_on_reload(x1, &mbox_error);
994581182c1SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
995581182c1SSieu Mun Tang 
9966dc00c24SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_OPEN_CS_SESSION:
9976dc00c24SSieu Mun Tang 		status = intel_fcs_open_crypto_service_session(&retval, &mbox_error);
9986dc00c24SSieu Mun Tang 		SMC_RET3(handle, status, mbox_error, retval);
9996dc00c24SSieu Mun Tang 
10006dc00c24SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CLOSE_CS_SESSION:
10016dc00c24SSieu Mun Tang 		status = intel_fcs_close_crypto_service_session(x1, &mbox_error);
10026dc00c24SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
10036dc00c24SSieu Mun Tang 
1004342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_IMPORT_CS_KEY:
1005342a0618SSieu Mun Tang 		status = intel_fcs_import_crypto_service_key(x1, x2, &send_id);
1006342a0618SSieu Mun Tang 		SMC_RET1(handle, status);
1007342a0618SSieu Mun Tang 
1008342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_EXPORT_CS_KEY:
1009342a0618SSieu Mun Tang 		status = intel_fcs_export_crypto_service_key(x1, x2, x3,
1010342a0618SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
1011342a0618SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
1012342a0618SSieu Mun Tang 
1013342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_REMOVE_CS_KEY:
1014342a0618SSieu Mun Tang 		status = intel_fcs_remove_crypto_service_key(x1, x2,
1015342a0618SSieu Mun Tang 					&mbox_error);
1016342a0618SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
1017342a0618SSieu Mun Tang 
1018342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_CS_KEY_INFO:
1019342a0618SSieu Mun Tang 		status = intel_fcs_get_crypto_service_key_info(x1, x2, x3,
1020342a0618SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
1021342a0618SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
1022342a0618SSieu Mun Tang 
10237e8249a2SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_INIT:
10247e8249a2SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10257e8249a2SSieu Mun Tang 		status = intel_fcs_get_digest_init(x1, x2, x3,
10267e8249a2SSieu Mun Tang 					x4, x5, &mbox_error);
10277e8249a2SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
10287e8249a2SSieu Mun Tang 
102970a7e6afSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_UPDATE:
103070a7e6afSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
103170a7e6afSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
103270a7e6afSSieu Mun Tang 		status = intel_fcs_get_digest_update_finalize(x1, x2, x3,
103370a7e6afSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, false,
103470a7e6afSSieu Mun Tang 					&mbox_error);
103570a7e6afSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
103670a7e6afSSieu Mun Tang 
10377e8249a2SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_FINALIZE:
10387e8249a2SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10397e8249a2SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
104070a7e6afSSieu Mun Tang 		status = intel_fcs_get_digest_update_finalize(x1, x2, x3,
104170a7e6afSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, true,
104270a7e6afSSieu Mun Tang 					&mbox_error);
10437e8249a2SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
10447e8249a2SSieu Mun Tang 
10454687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_UPDATE:
10464687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10474687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
10484687021dSSieu Mun Tang 		status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3,
10494687021dSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, false,
10504687021dSSieu Mun Tang 					&mbox_error, &send_id);
10514687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
10524687021dSSieu Mun Tang 
10534687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_FINALIZE:
10544687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10554687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
10564687021dSSieu Mun Tang 		status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3,
10574687021dSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, true,
10584687021dSSieu Mun Tang 					&mbox_error, &send_id);
10594687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
10604687021dSSieu Mun Tang 
1061c05ea296SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_INIT:
1062c05ea296SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1063c05ea296SSieu Mun Tang 		status = intel_fcs_mac_verify_init(x1, x2, x3,
1064c05ea296SSieu Mun Tang 					x4, x5, &mbox_error);
1065c05ea296SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
1066c05ea296SSieu Mun Tang 
106770a7e6afSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_UPDATE:
106870a7e6afSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
106970a7e6afSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
107070a7e6afSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
107170a7e6afSSieu Mun Tang 		status = intel_fcs_mac_verify_update_finalize(x1, x2, x3,
107270a7e6afSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, x7,
107370a7e6afSSieu Mun Tang 					false, &mbox_error);
107470a7e6afSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
107570a7e6afSSieu Mun Tang 
1076c05ea296SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_FINALIZE:
1077c05ea296SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1078c05ea296SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1079c05ea296SSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
108070a7e6afSSieu Mun Tang 		status = intel_fcs_mac_verify_update_finalize(x1, x2, x3,
108170a7e6afSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, x7,
108270a7e6afSSieu Mun Tang 					true, &mbox_error);
1083c05ea296SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
1084c05ea296SSieu Mun Tang 
10854687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_UPDATE:
10864687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10874687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
10884687021dSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
10894687021dSSieu Mun Tang 		status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3,
10904687021dSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, x7,
10914687021dSSieu Mun Tang 					false, &mbox_error, &send_id);
10924687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
10934687021dSSieu Mun Tang 
10944687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_FINALIZE:
10954687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10964687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
10974687021dSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
10984687021dSSieu Mun Tang 		status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3,
10994687021dSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, x7,
11004687021dSSieu Mun Tang 					true, &mbox_error, &send_id);
11014687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
11024687021dSSieu Mun Tang 
110307912da1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_INIT:
110407912da1SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
110507912da1SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_init(x1, x2, x3,
110607912da1SSieu Mun Tang 					x4, x5, &mbox_error);
110707912da1SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
110807912da1SSieu Mun Tang 
11091d97dd74SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_UPDATE:
11101d97dd74SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
11111d97dd74SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
11121d97dd74SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2,
11131d97dd74SSieu Mun Tang 					x3, x4, x5, (uint32_t *) &x6, false,
11141d97dd74SSieu Mun Tang 					&mbox_error);
11151d97dd74SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
11161d97dd74SSieu Mun Tang 
111707912da1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE:
111807912da1SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
111907912da1SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
11201d97dd74SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2,
11211d97dd74SSieu Mun Tang 					x3, x4, x5, (uint32_t *) &x6, true,
11221d97dd74SSieu Mun Tang 					&mbox_error);
112307912da1SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
112407912da1SSieu Mun Tang 
11254687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_UPDATE:
11264687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
11274687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
11284687021dSSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1,
11294687021dSSieu Mun Tang 					x2, x3, x4, x5, (uint32_t *) &x6, false,
11304687021dSSieu Mun Tang 					&mbox_error, &send_id);
11314687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
11324687021dSSieu Mun Tang 
11334687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_FINALIZE:
11344687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
11354687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
11364687021dSSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1,
11374687021dSSieu Mun Tang 					x2, x3, x4, x5, (uint32_t *) &x6, true,
11384687021dSSieu Mun Tang 					&mbox_error, &send_id);
11394687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
11404687021dSSieu Mun Tang 
114169254105SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_INIT:
114269254105SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
114369254105SSieu Mun Tang 		status = intel_fcs_ecdsa_hash_sign_init(x1, x2, x3,
114469254105SSieu Mun Tang 					x4, x5, &mbox_error);
114569254105SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
114669254105SSieu Mun Tang 
114769254105SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_FINALIZE:
114869254105SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
114969254105SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
115069254105SSieu Mun Tang 		status = intel_fcs_ecdsa_hash_sign_finalize(x1, x2, x3,
115169254105SSieu Mun Tang 					 x4, x5, (uint32_t *) &x6, &mbox_error);
115269254105SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
115369254105SSieu Mun Tang 
11547e25eb87SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_INIT:
11557e25eb87SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
11567e25eb87SSieu Mun Tang 		status = intel_fcs_ecdsa_hash_sig_verify_init(x1, x2, x3,
11577e25eb87SSieu Mun Tang 					x4, x5, &mbox_error);
11587e25eb87SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
11597e25eb87SSieu Mun Tang 
11607e25eb87SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_FINALIZE:
11617e25eb87SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
11627e25eb87SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
11637e25eb87SSieu Mun Tang 		status = intel_fcs_ecdsa_hash_sig_verify_finalize(x1, x2, x3,
11647e25eb87SSieu Mun Tang 					 x4, x5, (uint32_t *) &x6, &mbox_error);
11657e25eb87SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
11667e25eb87SSieu Mun Tang 
116758305060SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_INIT:
116858305060SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
116958305060SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_init(x1, x2, x3,
117058305060SSieu Mun Tang 					x4, x5, &mbox_error);
117158305060SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
117258305060SSieu Mun Tang 
11731d97dd74SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_UPDATE:
11741d97dd74SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
11751d97dd74SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
11761d97dd74SSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
11771d97dd74SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(
11781d97dd74SSieu Mun Tang 					x1, x2, x3, x4, x5, (uint32_t *) &x6,
11791d97dd74SSieu Mun Tang 					x7, false, &mbox_error);
11801d97dd74SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
11811d97dd74SSieu Mun Tang 
11824687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_UPDATE:
11834687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
11844687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
11854687021dSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
11864687021dSSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize(
11874687021dSSieu Mun Tang 					x1, x2, x3, x4, x5, (uint32_t *) &x6,
11884687021dSSieu Mun Tang 					x7, false, &mbox_error, &send_id);
11894687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
11904687021dSSieu Mun Tang 
11914687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_FINALIZE:
11924687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
11934687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
11944687021dSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
11954687021dSSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize(
11964687021dSSieu Mun Tang 					x1, x2, x3, x4, x5, (uint32_t *) &x6,
11974687021dSSieu Mun Tang 					x7, true, &mbox_error, &send_id);
11984687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
11994687021dSSieu Mun Tang 
120058305060SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE:
120158305060SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
120258305060SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
120358305060SSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
12041d97dd74SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(
12051d97dd74SSieu Mun Tang 					x1, x2, x3, x4, x5, (uint32_t *) &x6,
12061d97dd74SSieu Mun Tang 					x7, true, &mbox_error);
120758305060SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
120807912da1SSieu Mun Tang 
1209d2fee94aSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_INIT:
1210d2fee94aSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1211d2fee94aSSieu Mun Tang 		status = intel_fcs_ecdsa_get_pubkey_init(x1, x2, x3,
1212d2fee94aSSieu Mun Tang 					x4, x5, &mbox_error);
1213d2fee94aSSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
1214d2fee94aSSieu Mun Tang 
1215d2fee94aSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_FINALIZE:
1216d2fee94aSSieu Mun Tang 		status = intel_fcs_ecdsa_get_pubkey_finalize(x1, x2, x3,
1217d2fee94aSSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
1218d2fee94aSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
1219d2fee94aSSieu Mun Tang 
122049446866SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDH_REQUEST_INIT:
122149446866SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
122249446866SSieu Mun Tang 		status = intel_fcs_ecdh_request_init(x1, x2, x3,
122349446866SSieu Mun Tang 					x4, x5, &mbox_error);
122449446866SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
122549446866SSieu Mun Tang 
122649446866SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDH_REQUEST_FINALIZE:
122749446866SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
122849446866SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
122949446866SSieu Mun Tang 		status = intel_fcs_ecdh_request_finalize(x1, x2, x3,
123049446866SSieu Mun Tang 					 x4, x5, (uint32_t *) &x6, &mbox_error);
123149446866SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
123249446866SSieu Mun Tang 
12336726390eSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_AES_CRYPT_INIT:
12346726390eSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
12356726390eSSieu Mun Tang 		status = intel_fcs_aes_crypt_init(x1, x2, x3, x4, x5,
12366726390eSSieu Mun Tang 					&mbox_error);
12376726390eSSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
12386726390eSSieu Mun Tang 
1239dcb144f1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_AES_CRYPT_UPDATE:
1240dcb144f1SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1241dcb144f1SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1242dcb144f1SSieu Mun Tang 		status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4,
1243dcb144f1SSieu Mun Tang 					x5, x6, false, &send_id);
1244dcb144f1SSieu Mun Tang 		SMC_RET1(handle, status);
1245dcb144f1SSieu Mun Tang 
12466726390eSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_AES_CRYPT_FINALIZE:
12476726390eSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
12486726390eSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1249dcb144f1SSieu Mun Tang 		status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4,
1250dcb144f1SSieu Mun Tang 					x5, x6, true, &send_id);
12516726390eSSieu Mun Tang 		SMC_RET1(handle, status);
12526726390eSSieu Mun Tang 
125377902fcaSSieu Mun Tang 	case INTEL_SIP_SMC_GET_ROM_PATCH_SHA384:
125477902fcaSSieu Mun Tang 		status = intel_fcs_get_rom_patch_sha384(x1, &retval64,
125577902fcaSSieu Mun Tang 							&mbox_error);
125677902fcaSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x1, retval64);
125777902fcaSSieu Mun Tang 
1258f0c40b89SSieu Mun Tang 	case INTEL_SIP_SMC_SVC_VERSION:
1259f0c40b89SSieu Mun Tang 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
1260f0c40b89SSieu Mun Tang 					SIP_SVC_VERSION_MAJOR,
1261f0c40b89SSieu Mun Tang 					SIP_SVC_VERSION_MINOR);
1262f0c40b89SSieu Mun Tang 
126391239f2cSJit Loon Lim 	case INTEL_SIP_SMC_SEU_ERR_STATUS:
126491239f2cSJit Loon Lim 		status = intel_sdm_seu_err_read(seu_respbuf,
126591239f2cSJit Loon Lim 					ARRAY_SIZE(seu_respbuf));
126691239f2cSJit Loon Lim 		if (status) {
126791239f2cSJit Loon Lim 			SMC_RET1(handle, status);
126891239f2cSJit Loon Lim 		} else {
126991239f2cSJit Loon Lim 			SMC_RET3(handle, seu_respbuf[0], seu_respbuf[1], seu_respbuf[2]);
127091239f2cSJit Loon Lim 		}
127191239f2cSJit Loon Lim 
1272fffcb25cSJit Loon Lim 	case INTEL_SIP_SMC_SAFE_INJECT_SEU_ERR:
1273fffcb25cSJit Loon Lim 		status = intel_sdm_safe_inject_seu_err((uint32_t *)&x1, (uint32_t)x2);
1274fffcb25cSJit Loon Lim 		SMC_RET1(handle, status);
1275fffcb25cSJit Loon Lim 
1276c76d4239SHadi Asyrafi 	default:
1277c76d4239SHadi Asyrafi 		return socfpga_sip_handler(smc_fid, x1, x2, x3, x4,
1278c76d4239SHadi Asyrafi 			cookie, handle, flags);
1279c76d4239SHadi Asyrafi 	}
1280c76d4239SHadi Asyrafi }
1281c76d4239SHadi Asyrafi 
1282ad47f142SSieu Mun Tang uintptr_t sip_smc_handler(uint32_t smc_fid,
1283ad47f142SSieu Mun Tang 			 u_register_t x1,
1284ad47f142SSieu Mun Tang 			 u_register_t x2,
1285ad47f142SSieu Mun Tang 			 u_register_t x3,
1286ad47f142SSieu Mun Tang 			 u_register_t x4,
1287ad47f142SSieu Mun Tang 			 void *cookie,
1288ad47f142SSieu Mun Tang 			 void *handle,
1289ad47f142SSieu Mun Tang 			 u_register_t flags)
1290ad47f142SSieu Mun Tang {
1291ad47f142SSieu Mun Tang 	uint32_t cmd = smc_fid & INTEL_SIP_SMC_CMD_MASK;
1292ad47f142SSieu Mun Tang 
1293ad47f142SSieu Mun Tang 	if (cmd >= INTEL_SIP_SMC_CMD_V2_RANGE_BEGIN &&
1294ad47f142SSieu Mun Tang 	    cmd <= INTEL_SIP_SMC_CMD_V2_RANGE_END) {
1295ad47f142SSieu Mun Tang 		return sip_smc_handler_v2(smc_fid, x1, x2, x3, x4,
1296ad47f142SSieu Mun Tang 			cookie, handle, flags);
1297ad47f142SSieu Mun Tang 	} else {
1298ad47f142SSieu Mun Tang 		return sip_smc_handler_v1(smc_fid, x1, x2, x3, x4,
1299ad47f142SSieu Mun Tang 			cookie, handle, flags);
1300ad47f142SSieu Mun Tang 	}
1301ad47f142SSieu Mun Tang }
1302ad47f142SSieu Mun Tang 
1303c76d4239SHadi Asyrafi DECLARE_RT_SVC(
1304c76d4239SHadi Asyrafi 	socfpga_sip_svc,
1305c76d4239SHadi Asyrafi 	OEN_SIP_START,
1306c76d4239SHadi Asyrafi 	OEN_SIP_END,
1307c76d4239SHadi Asyrafi 	SMC_TYPE_FAST,
1308c76d4239SHadi Asyrafi 	NULL,
1309c76d4239SHadi Asyrafi 	sip_smc_handler
1310c76d4239SHadi Asyrafi );
1311c76d4239SHadi Asyrafi 
1312c76d4239SHadi Asyrafi DECLARE_RT_SVC(
1313c76d4239SHadi Asyrafi 	socfpga_sip_svc_std,
1314c76d4239SHadi Asyrafi 	OEN_SIP_START,
1315c76d4239SHadi Asyrafi 	OEN_SIP_END,
1316c76d4239SHadi Asyrafi 	SMC_TYPE_YIELD,
1317c76d4239SHadi Asyrafi 	NULL,
1318c76d4239SHadi Asyrafi 	sip_smc_handler
1319c76d4239SHadi Asyrafi );
1320