1c76d4239SHadi Asyrafi /* 2c76d4239SHadi Asyrafi * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved. 3c76d4239SHadi Asyrafi * 4c76d4239SHadi Asyrafi * SPDX-License-Identifier: BSD-3-Clause 5c76d4239SHadi Asyrafi */ 6c76d4239SHadi Asyrafi 7c76d4239SHadi Asyrafi #include <assert.h> 8c76d4239SHadi Asyrafi #include <common/debug.h> 9c76d4239SHadi Asyrafi #include <common/runtime_svc.h> 1013d33d52SHadi Asyrafi #include <lib/mmio.h> 11c76d4239SHadi Asyrafi #include <tools_share/uuid.h> 12c76d4239SHadi Asyrafi 13c76d4239SHadi Asyrafi #include "socfpga_mailbox.h" 14*9c8f3af5SHadi Asyrafi #include "socfpga_reset_manager.h" 15d25041bfSHadi Asyrafi #include "socfpga_sip_svc.h" 16c76d4239SHadi Asyrafi 17c76d4239SHadi Asyrafi /* Number of SiP Calls implemented */ 18c76d4239SHadi Asyrafi #define SIP_NUM_CALLS 0x3 19c76d4239SHadi Asyrafi 20c76d4239SHadi Asyrafi /* Total buffer the driver can hold */ 21c76d4239SHadi Asyrafi #define FPGA_CONFIG_BUFFER_SIZE 4 22c76d4239SHadi Asyrafi 23cefb37ebSTien Hock, Loh static int current_block; 24cefb37ebSTien Hock, Loh static int read_block; 25cefb37ebSTien Hock, Loh static int current_buffer; 26cefb37ebSTien Hock, Loh static int send_id; 27cefb37ebSTien Hock, Loh static int rcv_id; 28cefb37ebSTien Hock, Loh static int max_blocks; 29cefb37ebSTien Hock, Loh static uint32_t bytes_per_block; 30cefb37ebSTien Hock, Loh static uint32_t blocks_submitted; 31*9c8f3af5SHadi Asyrafi static int is_partial_reconfig; 32c76d4239SHadi Asyrafi 33c76d4239SHadi Asyrafi struct fpga_config_info { 34c76d4239SHadi Asyrafi uint32_t addr; 35c76d4239SHadi Asyrafi int size; 36c76d4239SHadi Asyrafi int size_written; 37c76d4239SHadi Asyrafi uint32_t write_requested; 38c76d4239SHadi Asyrafi int subblocks_sent; 39c76d4239SHadi Asyrafi int block_number; 40c76d4239SHadi Asyrafi }; 41c76d4239SHadi Asyrafi 42c76d4239SHadi Asyrafi /* SiP Service UUID */ 43c76d4239SHadi Asyrafi DEFINE_SVC_UUID2(intl_svc_uid, 44c76d4239SHadi Asyrafi 0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a, 45c76d4239SHadi Asyrafi 0xfa, 0x88, 0x88, 0x17, 0x68, 0x81); 46c76d4239SHadi Asyrafi 47e5ebe87bSHadi Asyrafi static uint64_t socfpga_sip_handler(uint32_t smc_fid, 48c76d4239SHadi Asyrafi uint64_t x1, 49c76d4239SHadi Asyrafi uint64_t x2, 50c76d4239SHadi Asyrafi uint64_t x3, 51c76d4239SHadi Asyrafi uint64_t x4, 52c76d4239SHadi Asyrafi void *cookie, 53c76d4239SHadi Asyrafi void *handle, 54c76d4239SHadi Asyrafi uint64_t flags) 55c76d4239SHadi Asyrafi { 56c76d4239SHadi Asyrafi ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid); 57c76d4239SHadi Asyrafi SMC_RET1(handle, SMC_UNK); 58c76d4239SHadi Asyrafi } 59c76d4239SHadi Asyrafi 60c76d4239SHadi Asyrafi struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE]; 61c76d4239SHadi Asyrafi 627c58fd4eSHadi Asyrafi static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer) 63c76d4239SHadi Asyrafi { 64c76d4239SHadi Asyrafi uint32_t args[3]; 65c76d4239SHadi Asyrafi 66c76d4239SHadi Asyrafi while (max_blocks > 0 && buffer->size > buffer->size_written) { 67c76d4239SHadi Asyrafi args[0] = (1<<8); 68c76d4239SHadi Asyrafi args[1] = buffer->addr + buffer->size_written; 697c58fd4eSHadi Asyrafi if (buffer->size - buffer->size_written <= bytes_per_block) { 70c76d4239SHadi Asyrafi args[2] = buffer->size - buffer->size_written; 71c76d4239SHadi Asyrafi current_buffer++; 72c76d4239SHadi Asyrafi current_buffer %= FPGA_CONFIG_BUFFER_SIZE; 737c58fd4eSHadi Asyrafi } else 74c76d4239SHadi Asyrafi args[2] = bytes_per_block; 757c58fd4eSHadi Asyrafi 767c58fd4eSHadi Asyrafi buffer->size_written += args[2]; 77cefb37ebSTien Hock, Loh mailbox_send_cmd_async( 78cefb37ebSTien Hock, Loh send_id++ % MBOX_MAX_JOB_ID, 79c76d4239SHadi Asyrafi MBOX_RECONFIG_DATA, 80c76d4239SHadi Asyrafi args, 3, 0); 817c58fd4eSHadi Asyrafi 82c76d4239SHadi Asyrafi buffer->subblocks_sent++; 83c76d4239SHadi Asyrafi max_blocks--; 84c76d4239SHadi Asyrafi } 857c58fd4eSHadi Asyrafi 867c58fd4eSHadi Asyrafi return !max_blocks; 87c76d4239SHadi Asyrafi } 88c76d4239SHadi Asyrafi 89c76d4239SHadi Asyrafi static int intel_fpga_sdm_write_all(void) 90c76d4239SHadi Asyrafi { 917c58fd4eSHadi Asyrafi for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) 927c58fd4eSHadi Asyrafi if (intel_fpga_sdm_write_buffer( 937c58fd4eSHadi Asyrafi &fpga_config_buffers[current_buffer])) 947c58fd4eSHadi Asyrafi break; 95c76d4239SHadi Asyrafi return 0; 96c76d4239SHadi Asyrafi } 97c76d4239SHadi Asyrafi 98dfdd38c2SHadi Asyrafi static uint32_t intel_mailbox_fpga_config_isdone(uint32_t query_type) 99c76d4239SHadi Asyrafi { 100dfdd38c2SHadi Asyrafi uint32_t ret; 101dfdd38c2SHadi Asyrafi 102dfdd38c2SHadi Asyrafi if (query_type == 1) 103dfdd38c2SHadi Asyrafi ret = intel_mailbox_get_config_status(MBOX_CONFIG_STATUS); 104dfdd38c2SHadi Asyrafi else 105dfdd38c2SHadi Asyrafi ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS); 1067c58fd4eSHadi Asyrafi 1077c58fd4eSHadi Asyrafi if (ret) { 1087c58fd4eSHadi Asyrafi if (ret == MBOX_CFGSTAT_STATE_CONFIG) 1097c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_BUSY; 1107c58fd4eSHadi Asyrafi else 1117c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 1127c58fd4eSHadi Asyrafi } 1137c58fd4eSHadi Asyrafi 114*9c8f3af5SHadi Asyrafi if (query_type != 1) { 115*9c8f3af5SHadi Asyrafi /* full reconfiguration */ 116*9c8f3af5SHadi Asyrafi if (!is_partial_reconfig) 117*9c8f3af5SHadi Asyrafi socfpga_bridges_enable(); /* Enable bridge */ 118*9c8f3af5SHadi Asyrafi } 119*9c8f3af5SHadi Asyrafi 1207c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 121c76d4239SHadi Asyrafi } 122c76d4239SHadi Asyrafi 123c76d4239SHadi Asyrafi static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed) 124c76d4239SHadi Asyrafi { 125c76d4239SHadi Asyrafi int i; 126c76d4239SHadi Asyrafi 127c76d4239SHadi Asyrafi for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 128c76d4239SHadi Asyrafi if (fpga_config_buffers[i].block_number == current_block) { 129c76d4239SHadi Asyrafi fpga_config_buffers[i].subblocks_sent--; 130c76d4239SHadi Asyrafi if (fpga_config_buffers[i].subblocks_sent == 0 131c76d4239SHadi Asyrafi && fpga_config_buffers[i].size <= 132c76d4239SHadi Asyrafi fpga_config_buffers[i].size_written) { 133c76d4239SHadi Asyrafi fpga_config_buffers[i].write_requested = 0; 134c76d4239SHadi Asyrafi current_block++; 135c76d4239SHadi Asyrafi *buffer_addr_completed = 136c76d4239SHadi Asyrafi fpga_config_buffers[i].addr; 137c76d4239SHadi Asyrafi return 0; 138c76d4239SHadi Asyrafi } 139c76d4239SHadi Asyrafi } 140c76d4239SHadi Asyrafi } 141c76d4239SHadi Asyrafi 142c76d4239SHadi Asyrafi return -1; 143c76d4239SHadi Asyrafi } 144c76d4239SHadi Asyrafi 145e5ebe87bSHadi Asyrafi static int intel_fpga_config_completed_write(uint32_t *completed_addr, 146c76d4239SHadi Asyrafi uint32_t *count) 147c76d4239SHadi Asyrafi { 148c76d4239SHadi Asyrafi uint32_t status = INTEL_SIP_SMC_STATUS_OK; 149c76d4239SHadi Asyrafi *count = 0; 150c76d4239SHadi Asyrafi int resp_len = 0; 151c76d4239SHadi Asyrafi uint32_t resp[5]; 152c76d4239SHadi Asyrafi int all_completed = 1; 153c76d4239SHadi Asyrafi 154cefb37ebSTien Hock, Loh while (*count < 3) { 155c76d4239SHadi Asyrafi 15696612fcaSHadi Asyrafi resp_len = mailbox_read_response(rcv_id % MBOX_MAX_JOB_ID, 15796612fcaSHadi Asyrafi resp, sizeof(resp) / sizeof(resp[0])); 158c76d4239SHadi Asyrafi 159cefb37ebSTien Hock, Loh if (resp_len < 0) 160cefb37ebSTien Hock, Loh break; 161c76d4239SHadi Asyrafi 162c76d4239SHadi Asyrafi max_blocks++; 163cefb37ebSTien Hock, Loh rcv_id++; 164cefb37ebSTien Hock, Loh 165c76d4239SHadi Asyrafi if (mark_last_buffer_xfer_completed( 166c76d4239SHadi Asyrafi &completed_addr[*count]) == 0) 167c76d4239SHadi Asyrafi *count = *count + 1; 168c76d4239SHadi Asyrafi else 169c76d4239SHadi Asyrafi break; 170c76d4239SHadi Asyrafi } 171c76d4239SHadi Asyrafi 172c76d4239SHadi Asyrafi if (*count <= 0) { 173c76d4239SHadi Asyrafi if (resp_len != MBOX_NO_RESPONSE && 174c76d4239SHadi Asyrafi resp_len != MBOX_TIMEOUT && resp_len != 0) { 175cefb37ebSTien Hock, Loh mailbox_clear_response(); 176c76d4239SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 177c76d4239SHadi Asyrafi } 178c76d4239SHadi Asyrafi 179c76d4239SHadi Asyrafi *count = 0; 180c76d4239SHadi Asyrafi } 181c76d4239SHadi Asyrafi 182c76d4239SHadi Asyrafi intel_fpga_sdm_write_all(); 183c76d4239SHadi Asyrafi 184c76d4239SHadi Asyrafi if (*count > 0) 185c76d4239SHadi Asyrafi status = INTEL_SIP_SMC_STATUS_OK; 186c76d4239SHadi Asyrafi else if (*count == 0) 187c76d4239SHadi Asyrafi status = INTEL_SIP_SMC_STATUS_BUSY; 188c76d4239SHadi Asyrafi 189c76d4239SHadi Asyrafi for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 190c76d4239SHadi Asyrafi if (fpga_config_buffers[i].write_requested != 0) { 191c76d4239SHadi Asyrafi all_completed = 0; 192c76d4239SHadi Asyrafi break; 193c76d4239SHadi Asyrafi } 194c76d4239SHadi Asyrafi } 195c76d4239SHadi Asyrafi 196c76d4239SHadi Asyrafi if (all_completed == 1) 197c76d4239SHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 198c76d4239SHadi Asyrafi 199c76d4239SHadi Asyrafi return status; 200c76d4239SHadi Asyrafi } 201c76d4239SHadi Asyrafi 202e5ebe87bSHadi Asyrafi static int intel_fpga_config_start(uint32_t config_type) 203c76d4239SHadi Asyrafi { 204c76d4239SHadi Asyrafi uint32_t response[3]; 205c76d4239SHadi Asyrafi int status = 0; 206c76d4239SHadi Asyrafi 207*9c8f3af5SHadi Asyrafi is_partial_reconfig = config_type; 208*9c8f3af5SHadi Asyrafi 209cefb37ebSTien Hock, Loh mailbox_clear_response(); 210cefb37ebSTien Hock, Loh 21196612fcaSHadi Asyrafi mailbox_send_cmd(1, MBOX_CMD_CANCEL, 0, 0, 0, NULL, 0); 212cefb37ebSTien Hock, Loh 213cefb37ebSTien Hock, Loh status = mailbox_send_cmd(1, MBOX_RECONFIG, 0, 0, 0, 21496612fcaSHadi Asyrafi response, sizeof(response) / sizeof(response[0])); 215c76d4239SHadi Asyrafi 216c76d4239SHadi Asyrafi if (status < 0) 217c76d4239SHadi Asyrafi return status; 218c76d4239SHadi Asyrafi 219c76d4239SHadi Asyrafi max_blocks = response[0]; 220c76d4239SHadi Asyrafi bytes_per_block = response[1]; 221c76d4239SHadi Asyrafi 222c76d4239SHadi Asyrafi for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 223c76d4239SHadi Asyrafi fpga_config_buffers[i].size = 0; 224c76d4239SHadi Asyrafi fpga_config_buffers[i].size_written = 0; 225c76d4239SHadi Asyrafi fpga_config_buffers[i].addr = 0; 226c76d4239SHadi Asyrafi fpga_config_buffers[i].write_requested = 0; 227c76d4239SHadi Asyrafi fpga_config_buffers[i].block_number = 0; 228c76d4239SHadi Asyrafi fpga_config_buffers[i].subblocks_sent = 0; 229c76d4239SHadi Asyrafi } 230c76d4239SHadi Asyrafi 231c76d4239SHadi Asyrafi blocks_submitted = 0; 232c76d4239SHadi Asyrafi current_block = 0; 233cefb37ebSTien Hock, Loh read_block = 0; 234c76d4239SHadi Asyrafi current_buffer = 0; 235cefb37ebSTien Hock, Loh send_id = 0; 236cefb37ebSTien Hock, Loh rcv_id = 0; 237c76d4239SHadi Asyrafi 238*9c8f3af5SHadi Asyrafi /* full reconfiguration */ 239*9c8f3af5SHadi Asyrafi if (!is_partial_reconfig) { 240*9c8f3af5SHadi Asyrafi /* Disable bridge */ 241*9c8f3af5SHadi Asyrafi socfpga_bridges_disable(); 242*9c8f3af5SHadi Asyrafi } 243*9c8f3af5SHadi Asyrafi 244c76d4239SHadi Asyrafi return 0; 245c76d4239SHadi Asyrafi } 246c76d4239SHadi Asyrafi 2477c58fd4eSHadi Asyrafi static bool is_fpga_config_buffer_full(void) 2487c58fd4eSHadi Asyrafi { 2497c58fd4eSHadi Asyrafi for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) 2507c58fd4eSHadi Asyrafi if (!fpga_config_buffers[i].write_requested) 2517c58fd4eSHadi Asyrafi return false; 2527c58fd4eSHadi Asyrafi return true; 2537c58fd4eSHadi Asyrafi } 2547c58fd4eSHadi Asyrafi 2557c58fd4eSHadi Asyrafi static bool is_address_in_ddr_range(uint64_t addr) 2567c58fd4eSHadi Asyrafi { 2577c58fd4eSHadi Asyrafi if (addr >= DRAM_BASE && addr <= DRAM_BASE + DRAM_SIZE) 2587c58fd4eSHadi Asyrafi return true; 2597c58fd4eSHadi Asyrafi 2607c58fd4eSHadi Asyrafi return false; 2617c58fd4eSHadi Asyrafi } 262c76d4239SHadi Asyrafi 263e5ebe87bSHadi Asyrafi static uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size) 264c76d4239SHadi Asyrafi { 2657c58fd4eSHadi Asyrafi int i; 266c76d4239SHadi Asyrafi 2677c58fd4eSHadi Asyrafi intel_fpga_sdm_write_all(); 268c76d4239SHadi Asyrafi 2697c58fd4eSHadi Asyrafi if (!is_address_in_ddr_range(mem) || 2707c58fd4eSHadi Asyrafi !is_address_in_ddr_range(mem + size) || 2717c58fd4eSHadi Asyrafi is_fpga_config_buffer_full()) 2727c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_REJECTED; 273c76d4239SHadi Asyrafi 274c76d4239SHadi Asyrafi for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) { 2757c58fd4eSHadi Asyrafi int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE; 2767c58fd4eSHadi Asyrafi 2777c58fd4eSHadi Asyrafi if (!fpga_config_buffers[j].write_requested) { 2787c58fd4eSHadi Asyrafi fpga_config_buffers[j].addr = mem; 2797c58fd4eSHadi Asyrafi fpga_config_buffers[j].size = size; 2807c58fd4eSHadi Asyrafi fpga_config_buffers[j].size_written = 0; 2817c58fd4eSHadi Asyrafi fpga_config_buffers[j].write_requested = 1; 2827c58fd4eSHadi Asyrafi fpga_config_buffers[j].block_number = 283c76d4239SHadi Asyrafi blocks_submitted++; 2847c58fd4eSHadi Asyrafi fpga_config_buffers[j].subblocks_sent = 0; 285c76d4239SHadi Asyrafi break; 286c76d4239SHadi Asyrafi } 287c76d4239SHadi Asyrafi } 288c76d4239SHadi Asyrafi 2897c58fd4eSHadi Asyrafi if (is_fpga_config_buffer_full()) 2907c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_BUSY; 291c76d4239SHadi Asyrafi 2927c58fd4eSHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 293c76d4239SHadi Asyrafi } 294c76d4239SHadi Asyrafi 29513d33d52SHadi Asyrafi static int is_out_of_sec_range(uint64_t reg_addr) 29613d33d52SHadi Asyrafi { 29713d33d52SHadi Asyrafi switch (reg_addr) { 29813d33d52SHadi Asyrafi case(0xF8011100): /* ECCCTRL1 */ 29913d33d52SHadi Asyrafi case(0xF8011104): /* ECCCTRL2 */ 30013d33d52SHadi Asyrafi case(0xF8011110): /* ERRINTEN */ 30113d33d52SHadi Asyrafi case(0xF8011114): /* ERRINTENS */ 30213d33d52SHadi Asyrafi case(0xF8011118): /* ERRINTENR */ 30313d33d52SHadi Asyrafi case(0xF801111C): /* INTMODE */ 30413d33d52SHadi Asyrafi case(0xF8011120): /* INTSTAT */ 30513d33d52SHadi Asyrafi case(0xF8011124): /* DIAGINTTEST */ 30613d33d52SHadi Asyrafi case(0xF801112C): /* DERRADDRA */ 30713d33d52SHadi Asyrafi case(0xFFD12028): /* SDMMCGRP_CTRL */ 30813d33d52SHadi Asyrafi case(0xFFD12044): /* EMAC0 */ 30913d33d52SHadi Asyrafi case(0xFFD12048): /* EMAC1 */ 31013d33d52SHadi Asyrafi case(0xFFD1204C): /* EMAC2 */ 31113d33d52SHadi Asyrafi case(0xFFD12090): /* ECC_INT_MASK_VALUE */ 31213d33d52SHadi Asyrafi case(0xFFD12094): /* ECC_INT_MASK_SET */ 31313d33d52SHadi Asyrafi case(0xFFD12098): /* ECC_INT_MASK_CLEAR */ 31413d33d52SHadi Asyrafi case(0xFFD1209C): /* ECC_INTSTATUS_SERR */ 31513d33d52SHadi Asyrafi case(0xFFD120A0): /* ECC_INTSTATUS_DERR */ 31613d33d52SHadi Asyrafi case(0xFFD120C0): /* NOC_TIMEOUT */ 31713d33d52SHadi Asyrafi case(0xFFD120C4): /* NOC_IDLEREQ_SET */ 31813d33d52SHadi Asyrafi case(0xFFD120C8): /* NOC_IDLEREQ_CLR */ 31913d33d52SHadi Asyrafi case(0xFFD120D0): /* NOC_IDLEACK */ 32013d33d52SHadi Asyrafi case(0xFFD120D4): /* NOC_IDLESTATUS */ 32113d33d52SHadi Asyrafi case(0xFFD12200): /* BOOT_SCRATCH_COLD0 */ 32213d33d52SHadi Asyrafi case(0xFFD12204): /* BOOT_SCRATCH_COLD1 */ 32313d33d52SHadi Asyrafi case(0xFFD12220): /* BOOT_SCRATCH_COLD8 */ 32413d33d52SHadi Asyrafi case(0xFFD12224): /* BOOT_SCRATCH_COLD9 */ 32513d33d52SHadi Asyrafi return 0; 32613d33d52SHadi Asyrafi 32713d33d52SHadi Asyrafi default: 32813d33d52SHadi Asyrafi break; 32913d33d52SHadi Asyrafi } 33013d33d52SHadi Asyrafi 33113d33d52SHadi Asyrafi return -1; 33213d33d52SHadi Asyrafi } 33313d33d52SHadi Asyrafi 33413d33d52SHadi Asyrafi /* Secure register access */ 33513d33d52SHadi Asyrafi uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval) 33613d33d52SHadi Asyrafi { 33713d33d52SHadi Asyrafi if (is_out_of_sec_range(reg_addr)) 33813d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 33913d33d52SHadi Asyrafi 34013d33d52SHadi Asyrafi *retval = mmio_read_32(reg_addr); 34113d33d52SHadi Asyrafi 34213d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_OK; 34313d33d52SHadi Asyrafi } 34413d33d52SHadi Asyrafi 34513d33d52SHadi Asyrafi uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val, 34613d33d52SHadi Asyrafi uint32_t *retval) 34713d33d52SHadi Asyrafi { 34813d33d52SHadi Asyrafi if (is_out_of_sec_range(reg_addr)) 34913d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 35013d33d52SHadi Asyrafi 35113d33d52SHadi Asyrafi mmio_write_32(reg_addr, val); 35213d33d52SHadi Asyrafi 35313d33d52SHadi Asyrafi return intel_secure_reg_read(reg_addr, retval); 35413d33d52SHadi Asyrafi } 35513d33d52SHadi Asyrafi 35613d33d52SHadi Asyrafi uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask, 35713d33d52SHadi Asyrafi uint32_t val, uint32_t *retval) 35813d33d52SHadi Asyrafi { 35913d33d52SHadi Asyrafi if (!intel_secure_reg_read(reg_addr, retval)) { 36013d33d52SHadi Asyrafi *retval &= ~mask; 36113d33d52SHadi Asyrafi *retval |= val; 36213d33d52SHadi Asyrafi return intel_secure_reg_write(reg_addr, *retval, retval); 36313d33d52SHadi Asyrafi } 36413d33d52SHadi Asyrafi 36513d33d52SHadi Asyrafi return INTEL_SIP_SMC_STATUS_ERROR; 36613d33d52SHadi Asyrafi } 36713d33d52SHadi Asyrafi 368c76d4239SHadi Asyrafi /* 369c76d4239SHadi Asyrafi * This function is responsible for handling all SiP calls from the NS world 370c76d4239SHadi Asyrafi */ 371c76d4239SHadi Asyrafi 372c76d4239SHadi Asyrafi uintptr_t sip_smc_handler(uint32_t smc_fid, 373c76d4239SHadi Asyrafi u_register_t x1, 374c76d4239SHadi Asyrafi u_register_t x2, 375c76d4239SHadi Asyrafi u_register_t x3, 376c76d4239SHadi Asyrafi u_register_t x4, 377c76d4239SHadi Asyrafi void *cookie, 378c76d4239SHadi Asyrafi void *handle, 379c76d4239SHadi Asyrafi u_register_t flags) 380c76d4239SHadi Asyrafi { 38113d33d52SHadi Asyrafi uint32_t val = 0; 382c76d4239SHadi Asyrafi uint32_t status = INTEL_SIP_SMC_STATUS_OK; 383c76d4239SHadi Asyrafi uint32_t completed_addr[3]; 384c76d4239SHadi Asyrafi uint32_t count = 0; 385c76d4239SHadi Asyrafi 386c76d4239SHadi Asyrafi switch (smc_fid) { 387c76d4239SHadi Asyrafi case SIP_SVC_UID: 388c76d4239SHadi Asyrafi /* Return UID to the caller */ 389c76d4239SHadi Asyrafi SMC_UUID_RET(handle, intl_svc_uid); 39013d33d52SHadi Asyrafi 391c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE: 392dfdd38c2SHadi Asyrafi status = intel_mailbox_fpga_config_isdone(x1); 393c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 39413d33d52SHadi Asyrafi 395c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM: 396c76d4239SHadi Asyrafi SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK, 397c76d4239SHadi Asyrafi INTEL_SIP_SMC_FPGA_CONFIG_ADDR, 398c76d4239SHadi Asyrafi INTEL_SIP_SMC_FPGA_CONFIG_SIZE - 399c76d4239SHadi Asyrafi INTEL_SIP_SMC_FPGA_CONFIG_ADDR); 40013d33d52SHadi Asyrafi 401c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_START: 402c76d4239SHadi Asyrafi status = intel_fpga_config_start(x1); 403c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 40413d33d52SHadi Asyrafi 405c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_WRITE: 406c76d4239SHadi Asyrafi status = intel_fpga_config_write(x1, x2); 407c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 40813d33d52SHadi Asyrafi 409c76d4239SHadi Asyrafi case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE: 410c76d4239SHadi Asyrafi status = intel_fpga_config_completed_write(completed_addr, 411c76d4239SHadi Asyrafi &count); 412c76d4239SHadi Asyrafi switch (count) { 413c76d4239SHadi Asyrafi case 1: 414c76d4239SHadi Asyrafi SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, 415c76d4239SHadi Asyrafi completed_addr[0], 0, 0); 41613d33d52SHadi Asyrafi 417c76d4239SHadi Asyrafi case 2: 418c76d4239SHadi Asyrafi SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, 419c76d4239SHadi Asyrafi completed_addr[0], 420c76d4239SHadi Asyrafi completed_addr[1], 0); 42113d33d52SHadi Asyrafi 422c76d4239SHadi Asyrafi case 3: 423c76d4239SHadi Asyrafi SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK, 424c76d4239SHadi Asyrafi completed_addr[0], 425c76d4239SHadi Asyrafi completed_addr[1], 426c76d4239SHadi Asyrafi completed_addr[2]); 42713d33d52SHadi Asyrafi 428c76d4239SHadi Asyrafi case 0: 429c76d4239SHadi Asyrafi SMC_RET4(handle, status, 0, 0, 0); 43013d33d52SHadi Asyrafi 431c76d4239SHadi Asyrafi default: 432cefb37ebSTien Hock, Loh mailbox_clear_response(); 433c76d4239SHadi Asyrafi SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR); 434c76d4239SHadi Asyrafi } 43513d33d52SHadi Asyrafi 43613d33d52SHadi Asyrafi case INTEL_SIP_SMC_REG_READ: 43713d33d52SHadi Asyrafi status = intel_secure_reg_read(x1, &val); 43813d33d52SHadi Asyrafi SMC_RET3(handle, status, val, x1); 43913d33d52SHadi Asyrafi 44013d33d52SHadi Asyrafi case INTEL_SIP_SMC_REG_WRITE: 44113d33d52SHadi Asyrafi status = intel_secure_reg_write(x1, (uint32_t)x2, &val); 44213d33d52SHadi Asyrafi SMC_RET3(handle, status, val, x1); 44313d33d52SHadi Asyrafi 44413d33d52SHadi Asyrafi case INTEL_SIP_SMC_REG_UPDATE: 44513d33d52SHadi Asyrafi status = intel_secure_reg_update(x1, (uint32_t)x2, 44613d33d52SHadi Asyrafi (uint32_t)x3, &val); 44713d33d52SHadi Asyrafi SMC_RET3(handle, status, val, x1); 448c76d4239SHadi Asyrafi 449c76d4239SHadi Asyrafi default: 450c76d4239SHadi Asyrafi return socfpga_sip_handler(smc_fid, x1, x2, x3, x4, 451c76d4239SHadi Asyrafi cookie, handle, flags); 452c76d4239SHadi Asyrafi } 453c76d4239SHadi Asyrafi } 454c76d4239SHadi Asyrafi 455c76d4239SHadi Asyrafi DECLARE_RT_SVC( 456c76d4239SHadi Asyrafi socfpga_sip_svc, 457c76d4239SHadi Asyrafi OEN_SIP_START, 458c76d4239SHadi Asyrafi OEN_SIP_END, 459c76d4239SHadi Asyrafi SMC_TYPE_FAST, 460c76d4239SHadi Asyrafi NULL, 461c76d4239SHadi Asyrafi sip_smc_handler 462c76d4239SHadi Asyrafi ); 463c76d4239SHadi Asyrafi 464c76d4239SHadi Asyrafi DECLARE_RT_SVC( 465c76d4239SHadi Asyrafi socfpga_sip_svc_std, 466c76d4239SHadi Asyrafi OEN_SIP_START, 467c76d4239SHadi Asyrafi OEN_SIP_END, 468c76d4239SHadi Asyrafi SMC_TYPE_YIELD, 469c76d4239SHadi Asyrafi NULL, 470c76d4239SHadi Asyrafi sip_smc_handler 471c76d4239SHadi Asyrafi ); 472