xref: /rk3399_ARM-atf/plat/intel/soc/common/socfpga_sip_svc.c (revision 8e59b9f42374aaa641409b6469c8fe9245a33107)
1c76d4239SHadi Asyrafi /*
26197dc98SJit Loon Lim  * Copyright (c) 2019-2023, ARM Limited and Contributors. All rights reserved.
3c76d4239SHadi Asyrafi  *
4c76d4239SHadi Asyrafi  * SPDX-License-Identifier: BSD-3-Clause
5c76d4239SHadi Asyrafi  */
6c76d4239SHadi Asyrafi 
7c76d4239SHadi Asyrafi #include <assert.h>
8c76d4239SHadi Asyrafi #include <common/debug.h>
9c76d4239SHadi Asyrafi #include <common/runtime_svc.h>
1013d33d52SHadi Asyrafi #include <lib/mmio.h>
11c76d4239SHadi Asyrafi #include <tools_share/uuid.h>
12c76d4239SHadi Asyrafi 
13286b96f4SSieu Mun Tang #include "socfpga_fcs.h"
14c76d4239SHadi Asyrafi #include "socfpga_mailbox.h"
156197dc98SJit Loon Lim #include "socfpga_plat_def.h"
169c8f3af5SHadi Asyrafi #include "socfpga_reset_manager.h"
17d25041bfSHadi Asyrafi #include "socfpga_sip_svc.h"
186197dc98SJit Loon Lim #include "socfpga_system_manager.h"
19c76d4239SHadi Asyrafi 
20c76d4239SHadi Asyrafi /* Total buffer the driver can hold */
21c76d4239SHadi Asyrafi #define FPGA_CONFIG_BUFFER_SIZE 4
22c76d4239SHadi Asyrafi 
23673afd6fSSieu Mun Tang static config_type request_type = NO_REQUEST;
24aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static int current_block, current_buffer;
25ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi static int read_block, max_blocks;
26aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t send_id, rcv_id;
27aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t bytes_per_block, blocks_submitted;
28276a4366SSieu Mun Tang static bool bridge_disable;
29c76d4239SHadi Asyrafi 
30984e236eSSieu Mun Tang /* RSU static variables */
3144eb782eSChee Hong Ang static uint32_t rsu_dcmf_ver[4] = {0};
32984e236eSSieu Mun Tang static uint16_t rsu_dcmf_stat[4] = {0};
33673afd6fSSieu Mun Tang static uint32_t rsu_max_retry;
34c76d4239SHadi Asyrafi 
35c76d4239SHadi Asyrafi /*  SiP Service UUID */
36c76d4239SHadi Asyrafi DEFINE_SVC_UUID2(intl_svc_uid,
37c76d4239SHadi Asyrafi 		0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a,
38c76d4239SHadi Asyrafi 		0xfa, 0x88, 0x88, 0x17, 0x68, 0x81);
39c76d4239SHadi Asyrafi 
40e5ebe87bSHadi Asyrafi static uint64_t socfpga_sip_handler(uint32_t smc_fid,
41c76d4239SHadi Asyrafi 				   uint64_t x1,
42c76d4239SHadi Asyrafi 				   uint64_t x2,
43c76d4239SHadi Asyrafi 				   uint64_t x3,
44c76d4239SHadi Asyrafi 				   uint64_t x4,
45c76d4239SHadi Asyrafi 				   void *cookie,
46c76d4239SHadi Asyrafi 				   void *handle,
47c76d4239SHadi Asyrafi 				   uint64_t flags)
48c76d4239SHadi Asyrafi {
49c76d4239SHadi Asyrafi 	ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid);
50c76d4239SHadi Asyrafi 	SMC_RET1(handle, SMC_UNK);
51c76d4239SHadi Asyrafi }
52c76d4239SHadi Asyrafi 
53c76d4239SHadi Asyrafi struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE];
54c76d4239SHadi Asyrafi 
557c58fd4eSHadi Asyrafi static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer)
56c76d4239SHadi Asyrafi {
57ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi 	uint32_t args[3];
58c76d4239SHadi Asyrafi 
59c76d4239SHadi Asyrafi 	while (max_blocks > 0 && buffer->size > buffer->size_written) {
60c76d4239SHadi Asyrafi 		args[0] = (1<<8);
61c76d4239SHadi Asyrafi 		args[1] = buffer->addr + buffer->size_written;
627c58fd4eSHadi Asyrafi 		if (buffer->size - buffer->size_written <= bytes_per_block) {
63c76d4239SHadi Asyrafi 			args[2] = buffer->size - buffer->size_written;
64c76d4239SHadi Asyrafi 			current_buffer++;
65c76d4239SHadi Asyrafi 			current_buffer %= FPGA_CONFIG_BUFFER_SIZE;
66581182c1SSieu Mun Tang 		} else {
67c76d4239SHadi Asyrafi 			args[2] = bytes_per_block;
68581182c1SSieu Mun Tang 		}
697c58fd4eSHadi Asyrafi 
707c58fd4eSHadi Asyrafi 		buffer->size_written += args[2];
71aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		mailbox_send_cmd_async(&send_id, MBOX_RECONFIG_DATA, args,
72d57318b7SAbdul Halim, Muhammad Hadi Asyrafi 					3U, CMD_INDIRECT);
737c58fd4eSHadi Asyrafi 
74c76d4239SHadi Asyrafi 		buffer->subblocks_sent++;
75c76d4239SHadi Asyrafi 		max_blocks--;
76c76d4239SHadi Asyrafi 	}
777c58fd4eSHadi Asyrafi 
787c58fd4eSHadi Asyrafi 	return !max_blocks;
79c76d4239SHadi Asyrafi }
80c76d4239SHadi Asyrafi 
81c76d4239SHadi Asyrafi static int intel_fpga_sdm_write_all(void)
82c76d4239SHadi Asyrafi {
83581182c1SSieu Mun Tang 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
847c58fd4eSHadi Asyrafi 		if (intel_fpga_sdm_write_buffer(
85581182c1SSieu Mun Tang 			&fpga_config_buffers[current_buffer])) {
867c58fd4eSHadi Asyrafi 			break;
87581182c1SSieu Mun Tang 		}
88581182c1SSieu Mun Tang 	}
89c76d4239SHadi Asyrafi 	return 0;
90c76d4239SHadi Asyrafi }
91c76d4239SHadi Asyrafi 
92673afd6fSSieu Mun Tang static uint32_t intel_mailbox_fpga_config_isdone(void)
93c76d4239SHadi Asyrafi {
94dfdd38c2SHadi Asyrafi 	uint32_t ret;
95dfdd38c2SHadi Asyrafi 
96673afd6fSSieu Mun Tang 	switch (request_type) {
97673afd6fSSieu Mun Tang 	case RECONFIGURATION:
98673afd6fSSieu Mun Tang 		ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS,
99673afd6fSSieu Mun Tang 							true);
100673afd6fSSieu Mun Tang 		break;
101673afd6fSSieu Mun Tang 	case BITSTREAM_AUTH:
102673afd6fSSieu Mun Tang 		ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS,
103673afd6fSSieu Mun Tang 							false);
104673afd6fSSieu Mun Tang 		break;
105673afd6fSSieu Mun Tang 	default:
106673afd6fSSieu Mun Tang 		ret = intel_mailbox_get_config_status(MBOX_CONFIG_STATUS,
107673afd6fSSieu Mun Tang 							false);
108673afd6fSSieu Mun Tang 		break;
10952cf9c2cSKris Chaplin 	}
1107c58fd4eSHadi Asyrafi 
111e40910e2SAbdul Halim, Muhammad Hadi Asyrafi 	if (ret != 0U) {
11252cf9c2cSKris Chaplin 		if (ret == MBOX_CFGSTAT_STATE_CONFIG) {
1137c58fd4eSHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_BUSY;
11452cf9c2cSKris Chaplin 		} else {
115673afd6fSSieu Mun Tang 			request_type = NO_REQUEST;
1167c58fd4eSHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_ERROR;
1177c58fd4eSHadi Asyrafi 		}
11852cf9c2cSKris Chaplin 	}
1197c58fd4eSHadi Asyrafi 
120673afd6fSSieu Mun Tang 	if (bridge_disable != 0U) {
12111f4f030SSieu Mun Tang 		socfpga_bridges_enable(~0);	/* Enable bridge */
122276a4366SSieu Mun Tang 		bridge_disable = false;
1239c8f3af5SHadi Asyrafi 	}
124673afd6fSSieu Mun Tang 	request_type = NO_REQUEST;
1259c8f3af5SHadi Asyrafi 
1267c58fd4eSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
127c76d4239SHadi Asyrafi }
128c76d4239SHadi Asyrafi 
129c76d4239SHadi Asyrafi static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed)
130c76d4239SHadi Asyrafi {
131c76d4239SHadi Asyrafi 	int i;
132c76d4239SHadi Asyrafi 
133c76d4239SHadi Asyrafi 	for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
134c76d4239SHadi Asyrafi 		if (fpga_config_buffers[i].block_number == current_block) {
135c76d4239SHadi Asyrafi 			fpga_config_buffers[i].subblocks_sent--;
136c76d4239SHadi Asyrafi 			if (fpga_config_buffers[i].subblocks_sent == 0
137c76d4239SHadi Asyrafi 			&& fpga_config_buffers[i].size <=
138c76d4239SHadi Asyrafi 			fpga_config_buffers[i].size_written) {
139c76d4239SHadi Asyrafi 				fpga_config_buffers[i].write_requested = 0;
140c76d4239SHadi Asyrafi 				current_block++;
141c76d4239SHadi Asyrafi 				*buffer_addr_completed =
142c76d4239SHadi Asyrafi 					fpga_config_buffers[i].addr;
143c76d4239SHadi Asyrafi 				return 0;
144c76d4239SHadi Asyrafi 			}
145c76d4239SHadi Asyrafi 		}
146c76d4239SHadi Asyrafi 	}
147c76d4239SHadi Asyrafi 
148c76d4239SHadi Asyrafi 	return -1;
149c76d4239SHadi Asyrafi }
150c76d4239SHadi Asyrafi 
151e5ebe87bSHadi Asyrafi static int intel_fpga_config_completed_write(uint32_t *completed_addr,
152aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 					uint32_t *count, uint32_t *job_id)
153c76d4239SHadi Asyrafi {
154c76d4239SHadi Asyrafi 	uint32_t resp[5];
155a250c04bSSieu Mun Tang 	unsigned int resp_len = ARRAY_SIZE(resp);
156a250c04bSSieu Mun Tang 	int status = INTEL_SIP_SMC_STATUS_OK;
157c76d4239SHadi Asyrafi 	int all_completed = 1;
158a250c04bSSieu Mun Tang 	*count = 0;
159c76d4239SHadi Asyrafi 
160cefb37ebSTien Hock, Loh 	while (*count < 3) {
161c76d4239SHadi Asyrafi 
162a250c04bSSieu Mun Tang 		status = mailbox_read_response(job_id,
163a250c04bSSieu Mun Tang 				resp, &resp_len);
164c76d4239SHadi Asyrafi 
165286b96f4SSieu Mun Tang 		if (status < 0) {
166cefb37ebSTien Hock, Loh 			break;
167286b96f4SSieu Mun Tang 		}
168c76d4239SHadi Asyrafi 
169c76d4239SHadi Asyrafi 		max_blocks++;
170cefb37ebSTien Hock, Loh 
171c76d4239SHadi Asyrafi 		if (mark_last_buffer_xfer_completed(
172286b96f4SSieu Mun Tang 			&completed_addr[*count]) == 0) {
173c76d4239SHadi Asyrafi 			*count = *count + 1;
174286b96f4SSieu Mun Tang 		} else {
175c76d4239SHadi Asyrafi 			break;
176c76d4239SHadi Asyrafi 		}
177286b96f4SSieu Mun Tang 	}
178c76d4239SHadi Asyrafi 
179c76d4239SHadi Asyrafi 	if (*count <= 0) {
180286b96f4SSieu Mun Tang 		if (status != MBOX_NO_RESPONSE &&
181286b96f4SSieu Mun Tang 			status != MBOX_TIMEOUT && resp_len != 0) {
182cefb37ebSTien Hock, Loh 			mailbox_clear_response();
183673afd6fSSieu Mun Tang 			request_type = NO_REQUEST;
184c76d4239SHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_ERROR;
185c76d4239SHadi Asyrafi 		}
186c76d4239SHadi Asyrafi 
187c76d4239SHadi Asyrafi 		*count = 0;
188c76d4239SHadi Asyrafi 	}
189c76d4239SHadi Asyrafi 
190c76d4239SHadi Asyrafi 	intel_fpga_sdm_write_all();
191c76d4239SHadi Asyrafi 
192581182c1SSieu Mun Tang 	if (*count > 0) {
193c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_OK;
194581182c1SSieu Mun Tang 	} else if (*count == 0) {
195c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_BUSY;
196581182c1SSieu Mun Tang 	}
197c76d4239SHadi Asyrafi 
198c76d4239SHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
199c76d4239SHadi Asyrafi 		if (fpga_config_buffers[i].write_requested != 0) {
200c76d4239SHadi Asyrafi 			all_completed = 0;
201c76d4239SHadi Asyrafi 			break;
202c76d4239SHadi Asyrafi 		}
203c76d4239SHadi Asyrafi 	}
204c76d4239SHadi Asyrafi 
205581182c1SSieu Mun Tang 	if (all_completed == 1) {
206c76d4239SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_OK;
207581182c1SSieu Mun Tang 	}
208c76d4239SHadi Asyrafi 
209c76d4239SHadi Asyrafi 	return status;
210c76d4239SHadi Asyrafi }
211c76d4239SHadi Asyrafi 
212276a4366SSieu Mun Tang static int intel_fpga_config_start(uint32_t flag)
213c76d4239SHadi Asyrafi {
214a250c04bSSieu Mun Tang 	uint32_t argument = 0x1;
215c76d4239SHadi Asyrafi 	uint32_t response[3];
216c76d4239SHadi Asyrafi 	int status = 0;
217a250c04bSSieu Mun Tang 	unsigned int size = 0;
218a250c04bSSieu Mun Tang 	unsigned int resp_len = ARRAY_SIZE(response);
219c76d4239SHadi Asyrafi 
220673afd6fSSieu Mun Tang 	request_type = RECONFIGURATION;
221673afd6fSSieu Mun Tang 
222276a4366SSieu Mun Tang 	if (!CONFIG_TEST_FLAG(flag, PARTIAL_CONFIG)) {
223276a4366SSieu Mun Tang 		bridge_disable = true;
224276a4366SSieu Mun Tang 	}
225276a4366SSieu Mun Tang 
226276a4366SSieu Mun Tang 	if (CONFIG_TEST_FLAG(flag, AUTHENTICATION)) {
227276a4366SSieu Mun Tang 		size = 1;
228276a4366SSieu Mun Tang 		bridge_disable = false;
229673afd6fSSieu Mun Tang 		request_type = BITSTREAM_AUTH;
230ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi 	}
2319c8f3af5SHadi Asyrafi 
232cefb37ebSTien Hock, Loh 	mailbox_clear_response();
233cefb37ebSTien Hock, Loh 
234a250c04bSSieu Mun Tang 	mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_CANCEL, NULL, 0U,
235a250c04bSSieu Mun Tang 			CMD_CASUAL, NULL, NULL);
236cefb37ebSTien Hock, Loh 
237a250c04bSSieu Mun Tang 	status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_RECONFIG, &argument, size,
238a250c04bSSieu Mun Tang 			CMD_CASUAL, response, &resp_len);
239c76d4239SHadi Asyrafi 
240e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 	if (status < 0) {
241276a4366SSieu Mun Tang 		bridge_disable = false;
242673afd6fSSieu Mun Tang 		request_type = NO_REQUEST;
243e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
244e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 	}
245c76d4239SHadi Asyrafi 
246c76d4239SHadi Asyrafi 	max_blocks = response[0];
247c76d4239SHadi Asyrafi 	bytes_per_block = response[1];
248c76d4239SHadi Asyrafi 
249c76d4239SHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
250c76d4239SHadi Asyrafi 		fpga_config_buffers[i].size = 0;
251c76d4239SHadi Asyrafi 		fpga_config_buffers[i].size_written = 0;
252c76d4239SHadi Asyrafi 		fpga_config_buffers[i].addr = 0;
253c76d4239SHadi Asyrafi 		fpga_config_buffers[i].write_requested = 0;
254c76d4239SHadi Asyrafi 		fpga_config_buffers[i].block_number = 0;
255c76d4239SHadi Asyrafi 		fpga_config_buffers[i].subblocks_sent = 0;
256c76d4239SHadi Asyrafi 	}
257c76d4239SHadi Asyrafi 
258c76d4239SHadi Asyrafi 	blocks_submitted = 0;
259c76d4239SHadi Asyrafi 	current_block = 0;
260cefb37ebSTien Hock, Loh 	read_block = 0;
261c76d4239SHadi Asyrafi 	current_buffer = 0;
262c76d4239SHadi Asyrafi 
263276a4366SSieu Mun Tang 	/* Disable bridge on full reconfiguration */
264276a4366SSieu Mun Tang 	if (bridge_disable) {
26511f4f030SSieu Mun Tang 		socfpga_bridges_disable(~0);
2669c8f3af5SHadi Asyrafi 	}
2679c8f3af5SHadi Asyrafi 
268e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
269c76d4239SHadi Asyrafi }
270c76d4239SHadi Asyrafi 
2717c58fd4eSHadi Asyrafi static bool is_fpga_config_buffer_full(void)
2727c58fd4eSHadi Asyrafi {
273581182c1SSieu Mun Tang 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
274581182c1SSieu Mun Tang 		if (!fpga_config_buffers[i].write_requested) {
2757c58fd4eSHadi Asyrafi 			return false;
276581182c1SSieu Mun Tang 		}
277581182c1SSieu Mun Tang 	}
2787c58fd4eSHadi Asyrafi 	return true;
2797c58fd4eSHadi Asyrafi }
2807c58fd4eSHadi Asyrafi 
281aad868b4SAbdul Halim, Muhammad Hadi Asyrafi bool is_address_in_ddr_range(uint64_t addr, uint64_t size)
2827c58fd4eSHadi Asyrafi {
28312d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 	if (!addr && !size) {
28412d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 		return true;
28512d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 	}
286581182c1SSieu Mun Tang 	if (size > (UINT64_MAX - addr)) {
2877c58fd4eSHadi Asyrafi 		return false;
288581182c1SSieu Mun Tang 	}
289581182c1SSieu Mun Tang 	if (addr < BL31_LIMIT) {
2901a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return false;
291581182c1SSieu Mun Tang 	}
292581182c1SSieu Mun Tang 	if (addr + size > DRAM_BASE + DRAM_SIZE) {
2931a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return false;
294581182c1SSieu Mun Tang 	}
2951a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
2961a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	return true;
2977c58fd4eSHadi Asyrafi }
298c76d4239SHadi Asyrafi 
299e5ebe87bSHadi Asyrafi static uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size)
300c76d4239SHadi Asyrafi {
3017c58fd4eSHadi Asyrafi 	int i;
302c76d4239SHadi Asyrafi 
3037c58fd4eSHadi Asyrafi 	intel_fpga_sdm_write_all();
304c76d4239SHadi Asyrafi 
3051a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	if (!is_address_in_ddr_range(mem, size) ||
306ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 		is_fpga_config_buffer_full()) {
3077c58fd4eSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_REJECTED;
308ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 	}
309c76d4239SHadi Asyrafi 
310c76d4239SHadi Asyrafi 	for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
3117c58fd4eSHadi Asyrafi 		int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE;
3127c58fd4eSHadi Asyrafi 
3137c58fd4eSHadi Asyrafi 		if (!fpga_config_buffers[j].write_requested) {
3147c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].addr = mem;
3157c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].size = size;
3167c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].size_written = 0;
3177c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].write_requested = 1;
3187c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].block_number =
319c76d4239SHadi Asyrafi 				blocks_submitted++;
3207c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].subblocks_sent = 0;
321c76d4239SHadi Asyrafi 			break;
322c76d4239SHadi Asyrafi 		}
323c76d4239SHadi Asyrafi 	}
324c76d4239SHadi Asyrafi 
325ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 	if (is_fpga_config_buffer_full()) {
3267c58fd4eSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_BUSY;
327ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 	}
328c76d4239SHadi Asyrafi 
3297c58fd4eSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
330c76d4239SHadi Asyrafi }
331c76d4239SHadi Asyrafi 
33213d33d52SHadi Asyrafi static int is_out_of_sec_range(uint64_t reg_addr)
33313d33d52SHadi Asyrafi {
3347e954dfcSSiew Chin Lim #if DEBUG
3357e954dfcSSiew Chin Lim 	return 0;
3367e954dfcSSiew Chin Lim #endif
3377e954dfcSSiew Chin Lim 
338*8e59b9f4SJit Loon Lim #if PLATFORM_MODEL != PLAT_SOCFPGA_AGILEX5
33913d33d52SHadi Asyrafi 	switch (reg_addr) {
34013d33d52SHadi Asyrafi 	case(0xF8011100):	/* ECCCTRL1 */
34113d33d52SHadi Asyrafi 	case(0xF8011104):	/* ECCCTRL2 */
34213d33d52SHadi Asyrafi 	case(0xF8011110):	/* ERRINTEN */
34313d33d52SHadi Asyrafi 	case(0xF8011114):	/* ERRINTENS */
34413d33d52SHadi Asyrafi 	case(0xF8011118):	/* ERRINTENR */
34513d33d52SHadi Asyrafi 	case(0xF801111C):	/* INTMODE */
34613d33d52SHadi Asyrafi 	case(0xF8011120):	/* INTSTAT */
34713d33d52SHadi Asyrafi 	case(0xF8011124):	/* DIAGINTTEST */
34813d33d52SHadi Asyrafi 	case(0xF801112C):	/* DERRADDRA */
3494687021dSSieu Mun Tang 	case(0xFA000000):	/* SMMU SCR0 */
3504687021dSSieu Mun Tang 	case(0xFA000004):	/* SMMU SCR1 */
3514687021dSSieu Mun Tang 	case(0xFA000400):	/* SMMU NSCR0 */
3524687021dSSieu Mun Tang 	case(0xFA004000):	/* SMMU SSD0_REG */
3534687021dSSieu Mun Tang 	case(0xFA000820):	/* SMMU SMR8 */
3544687021dSSieu Mun Tang 	case(0xFA000c20):	/* SMMU SCR8 */
3554687021dSSieu Mun Tang 	case(0xFA028000):	/* SMMU CB8_SCTRL */
3564687021dSSieu Mun Tang 	case(0xFA001020):	/* SMMU CBAR8 */
3574687021dSSieu Mun Tang 	case(0xFA028030):	/* SMMU TCR_LPAE */
3584687021dSSieu Mun Tang 	case(0xFA028020):	/* SMMU CB8_TTBR0_LOW */
3594687021dSSieu Mun Tang 	case(0xFA028024):	/* SMMU CB8_PRRR_HIGH */
3604687021dSSieu Mun Tang 	case(0xFA028038):	/* SMMU CB8_PRRR_MIR0 */
3614687021dSSieu Mun Tang 	case(0xFA02803C):	/* SMMU CB8_PRRR_MIR1 */
3624687021dSSieu Mun Tang 	case(0xFA028010):	/* SMMU_CB8)TCR2 */
3634687021dSSieu Mun Tang 	case(0xFFD080A4):	/* SDM SMMU STREAM ID REG */
3644687021dSSieu Mun Tang 	case(0xFA001820):	/* SMMU_CBA2R8 */
3654687021dSSieu Mun Tang 	case(0xFA000074):	/* SMMU_STLBGSTATUS */
3664687021dSSieu Mun Tang 	case(0xFA0287F4):	/* SMMU_CB8_TLBSTATUS */
3674687021dSSieu Mun Tang 	case(0xFA000060):	/* SMMU_STLBIALL */
3684687021dSSieu Mun Tang 	case(0xFA000070):	/* SMMU_STLBGSYNC */
3694687021dSSieu Mun Tang 	case(0xFA028618):	/* CB8_TLBALL */
3704687021dSSieu Mun Tang 	case(0xFA0287F0):	/* CB8_TLBSYNC */
37113d33d52SHadi Asyrafi 	case(0xFFD12028):	/* SDMMCGRP_CTRL */
37213d33d52SHadi Asyrafi 	case(0xFFD12044):	/* EMAC0 */
37313d33d52SHadi Asyrafi 	case(0xFFD12048):	/* EMAC1 */
37413d33d52SHadi Asyrafi 	case(0xFFD1204C):	/* EMAC2 */
37513d33d52SHadi Asyrafi 	case(0xFFD12090):	/* ECC_INT_MASK_VALUE */
37613d33d52SHadi Asyrafi 	case(0xFFD12094):	/* ECC_INT_MASK_SET */
37713d33d52SHadi Asyrafi 	case(0xFFD12098):	/* ECC_INT_MASK_CLEAR */
37813d33d52SHadi Asyrafi 	case(0xFFD1209C):	/* ECC_INTSTATUS_SERR */
37913d33d52SHadi Asyrafi 	case(0xFFD120A0):	/* ECC_INTSTATUS_DERR */
38013d33d52SHadi Asyrafi 	case(0xFFD120C0):	/* NOC_TIMEOUT */
38113d33d52SHadi Asyrafi 	case(0xFFD120C4):	/* NOC_IDLEREQ_SET */
38213d33d52SHadi Asyrafi 	case(0xFFD120C8):	/* NOC_IDLEREQ_CLR */
38313d33d52SHadi Asyrafi 	case(0xFFD120D0):	/* NOC_IDLEACK */
38413d33d52SHadi Asyrafi 	case(0xFFD120D4):	/* NOC_IDLESTATUS */
38513d33d52SHadi Asyrafi 	case(0xFFD12200):	/* BOOT_SCRATCH_COLD0 */
38613d33d52SHadi Asyrafi 	case(0xFFD12204):	/* BOOT_SCRATCH_COLD1 */
38713d33d52SHadi Asyrafi 	case(0xFFD12220):	/* BOOT_SCRATCH_COLD8 */
38813d33d52SHadi Asyrafi 	case(0xFFD12224):	/* BOOT_SCRATCH_COLD9 */
38913d33d52SHadi Asyrafi 		return 0;
390*8e59b9f4SJit Loon Lim #else
391*8e59b9f4SJit Loon Lim 	switch (reg_addr) {
39213d33d52SHadi Asyrafi 
393*8e59b9f4SJit Loon Lim 	case(0xF8011104):	/* ECCCTRL2 */
394*8e59b9f4SJit Loon Lim 	case(0xFFD12028):	/* SDMMCGRP_CTRL */
395*8e59b9f4SJit Loon Lim 	case(0xFFD120C4):	/* NOC_IDLEREQ_SET */
396*8e59b9f4SJit Loon Lim 	case(0xFFD120C8):	/* NOC_IDLEREQ_CLR */
397*8e59b9f4SJit Loon Lim 	case(0xFFD120D0):	/* NOC_IDLEACK */
398*8e59b9f4SJit Loon Lim 
399*8e59b9f4SJit Loon Lim 
400*8e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(ECCCTRL1)):	/* ECCCTRL1 */
401*8e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(ERRINTEN)):	/* ERRINTEN */
402*8e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(ERRINTENS)):	/* ERRINTENS */
403*8e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(ERRINTENR)):	/* ERRINTENR */
404*8e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(INTMODE)):	/* INTMODE */
405*8e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(INTSTAT)):	/* INTSTAT */
406*8e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(DIAGINTTEST)):	/* DIAGINTTEST */
407*8e59b9f4SJit Loon Lim 	case(SOCFPGA_MEMCTRL(DERRADDRA)):	/* DERRADDRA */
408*8e59b9f4SJit Loon Lim 
409*8e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(EMAC_0)):	/* EMAC0 */
410*8e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(EMAC_1)):	/* EMAC1 */
411*8e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(EMAC_2)):	/* EMAC2 */
412*8e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(ECC_INTMASK_VALUE)):	/* ECC_INT_MASK_VALUE */
413*8e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(ECC_INTMASK_SET)):	/* ECC_INT_MASK_SET */
414*8e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(ECC_INTMASK_CLR)):	/* ECC_INT_MASK_CLEAR */
415*8e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(ECC_INTMASK_SERR)):	/* ECC_INTSTATUS_SERR */
416*8e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(ECC_INTMASK_DERR)):	/* ECC_INTSTATUS_DERR */
417*8e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(NOC_TIMEOUT)):	/* NOC_TIMEOUT */
418*8e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(NOC_IDLESTATUS)):	/* NOC_IDLESTATUS */
419*8e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_0)):	/* BOOT_SCRATCH_COLD0 */
420*8e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_1)):	/* BOOT_SCRATCH_COLD1 */
421*8e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_8)):	/* BOOT_SCRATCH_COLD8 */
422*8e59b9f4SJit Loon Lim 	case(SOCFPGA_SYSMGR(BOOT_SCRATCH_COLD_9)):	/* BOOT_SCRATCH_COLD9 */
423*8e59b9f4SJit Loon Lim 		return 0;
424*8e59b9f4SJit Loon Lim #endif
42513d33d52SHadi Asyrafi 	default:
42613d33d52SHadi Asyrafi 		break;
42713d33d52SHadi Asyrafi 	}
42813d33d52SHadi Asyrafi 
42913d33d52SHadi Asyrafi 	return -1;
43013d33d52SHadi Asyrafi }
43113d33d52SHadi Asyrafi 
43213d33d52SHadi Asyrafi /* Secure register access */
43313d33d52SHadi Asyrafi uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval)
43413d33d52SHadi Asyrafi {
435581182c1SSieu Mun Tang 	if (is_out_of_sec_range(reg_addr)) {
43613d33d52SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
437581182c1SSieu Mun Tang 	}
43813d33d52SHadi Asyrafi 
43913d33d52SHadi Asyrafi 	*retval = mmio_read_32(reg_addr);
44013d33d52SHadi Asyrafi 
44113d33d52SHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
44213d33d52SHadi Asyrafi }
44313d33d52SHadi Asyrafi 
44413d33d52SHadi Asyrafi uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val,
44513d33d52SHadi Asyrafi 				uint32_t *retval)
44613d33d52SHadi Asyrafi {
447581182c1SSieu Mun Tang 	if (is_out_of_sec_range(reg_addr)) {
44813d33d52SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
449581182c1SSieu Mun Tang 	}
45013d33d52SHadi Asyrafi 
45113d33d52SHadi Asyrafi 	mmio_write_32(reg_addr, val);
45213d33d52SHadi Asyrafi 
45313d33d52SHadi Asyrafi 	return intel_secure_reg_read(reg_addr, retval);
45413d33d52SHadi Asyrafi }
45513d33d52SHadi Asyrafi 
45613d33d52SHadi Asyrafi uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask,
45713d33d52SHadi Asyrafi 				 uint32_t val, uint32_t *retval)
45813d33d52SHadi Asyrafi {
45913d33d52SHadi Asyrafi 	if (!intel_secure_reg_read(reg_addr, retval)) {
46013d33d52SHadi Asyrafi 		*retval &= ~mask;
461c9c07099SSiew Chin Lim 		*retval |= val & mask;
46213d33d52SHadi Asyrafi 		return intel_secure_reg_write(reg_addr, *retval, retval);
46313d33d52SHadi Asyrafi 	}
46413d33d52SHadi Asyrafi 
46513d33d52SHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_ERROR;
46613d33d52SHadi Asyrafi }
46713d33d52SHadi Asyrafi 
468e1f97d9cSHadi Asyrafi /* Intel Remote System Update (RSU) services */
469e1f97d9cSHadi Asyrafi uint64_t intel_rsu_update_address;
470e1f97d9cSHadi Asyrafi 
471d57318b7SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_status(uint64_t *respbuf, unsigned int respbuf_sz)
472e1f97d9cSHadi Asyrafi {
473581182c1SSieu Mun Tang 	if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) {
474960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
475581182c1SSieu Mun Tang 	}
476e1f97d9cSHadi Asyrafi 
477e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
478e1f97d9cSHadi Asyrafi }
479e1f97d9cSHadi Asyrafi 
480e3c3a48cSMahesh Rao uint32_t intel_rsu_update(uint64_t update_address)
481e1f97d9cSHadi Asyrafi {
482c418064eSJit Loon Lim 	if (update_address > SIZE_MAX) {
483c418064eSJit Loon Lim 		return INTEL_SIP_SMC_STATUS_REJECTED;
484c418064eSJit Loon Lim 	}
485c418064eSJit Loon Lim 
486e1f97d9cSHadi Asyrafi 	intel_rsu_update_address = update_address;
487e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
488e1f97d9cSHadi Asyrafi }
489e1f97d9cSHadi Asyrafi 
490ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_notify(uint32_t execution_stage)
491e1f97d9cSHadi Asyrafi {
492581182c1SSieu Mun Tang 	if (mailbox_hps_stage_notify(execution_stage) < 0) {
493960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
494581182c1SSieu Mun Tang 	}
495e1f97d9cSHadi Asyrafi 
496e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
497e1f97d9cSHadi Asyrafi }
498e1f97d9cSHadi Asyrafi 
499e1f97d9cSHadi Asyrafi static uint32_t intel_rsu_retry_counter(uint32_t *respbuf, uint32_t respbuf_sz,
500e1f97d9cSHadi Asyrafi 					uint32_t *ret_stat)
501e1f97d9cSHadi Asyrafi {
502581182c1SSieu Mun Tang 	if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) {
503960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
504581182c1SSieu Mun Tang 	}
505e1f97d9cSHadi Asyrafi 
506e1f97d9cSHadi Asyrafi 	*ret_stat = respbuf[8];
507e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
508e1f97d9cSHadi Asyrafi }
509e1f97d9cSHadi Asyrafi 
51044eb782eSChee Hong Ang static uint32_t intel_rsu_copy_dcmf_version(uint64_t dcmf_ver_1_0,
51144eb782eSChee Hong Ang 					    uint64_t dcmf_ver_3_2)
51244eb782eSChee Hong Ang {
51344eb782eSChee Hong Ang 	rsu_dcmf_ver[0] = dcmf_ver_1_0;
51444eb782eSChee Hong Ang 	rsu_dcmf_ver[1] = dcmf_ver_1_0 >> 32;
51544eb782eSChee Hong Ang 	rsu_dcmf_ver[2] = dcmf_ver_3_2;
51644eb782eSChee Hong Ang 	rsu_dcmf_ver[3] = dcmf_ver_3_2 >> 32;
51744eb782eSChee Hong Ang 
51844eb782eSChee Hong Ang 	return INTEL_SIP_SMC_STATUS_OK;
51944eb782eSChee Hong Ang }
52044eb782eSChee Hong Ang 
521984e236eSSieu Mun Tang static uint32_t intel_rsu_copy_dcmf_status(uint64_t dcmf_stat)
522984e236eSSieu Mun Tang {
523984e236eSSieu Mun Tang 	rsu_dcmf_stat[0] = 0xFFFF & (dcmf_stat >> (0 * 16));
524984e236eSSieu Mun Tang 	rsu_dcmf_stat[1] = 0xFFFF & (dcmf_stat >> (1 * 16));
525984e236eSSieu Mun Tang 	rsu_dcmf_stat[2] = 0xFFFF & (dcmf_stat >> (2 * 16));
526984e236eSSieu Mun Tang 	rsu_dcmf_stat[3] = 0xFFFF & (dcmf_stat >> (3 * 16));
527984e236eSSieu Mun Tang 
528984e236eSSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
529984e236eSSieu Mun Tang }
530984e236eSSieu Mun Tang 
53152cf9c2cSKris Chaplin /* Intel HWMON services */
53252cf9c2cSKris Chaplin static uint32_t intel_hwmon_readtemp(uint32_t chan, uint32_t *retval)
53352cf9c2cSKris Chaplin {
53452cf9c2cSKris Chaplin 	if (mailbox_hwmon_readtemp(chan, retval) < 0) {
53552cf9c2cSKris Chaplin 		return INTEL_SIP_SMC_STATUS_ERROR;
53652cf9c2cSKris Chaplin 	}
53752cf9c2cSKris Chaplin 
53852cf9c2cSKris Chaplin 	return INTEL_SIP_SMC_STATUS_OK;
53952cf9c2cSKris Chaplin }
54052cf9c2cSKris Chaplin 
54152cf9c2cSKris Chaplin static uint32_t intel_hwmon_readvolt(uint32_t chan, uint32_t *retval)
54252cf9c2cSKris Chaplin {
54352cf9c2cSKris Chaplin 	if (mailbox_hwmon_readvolt(chan, retval) < 0) {
54452cf9c2cSKris Chaplin 		return INTEL_SIP_SMC_STATUS_ERROR;
54552cf9c2cSKris Chaplin 	}
54652cf9c2cSKris Chaplin 
54752cf9c2cSKris Chaplin 	return INTEL_SIP_SMC_STATUS_OK;
54852cf9c2cSKris Chaplin }
54952cf9c2cSKris Chaplin 
5500c5d62adSHadi Asyrafi /* Mailbox services */
551c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_smc_fw_version(uint32_t *fw_version)
552c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi {
553c026dfe3SSieu Mun Tang 	int status;
554c026dfe3SSieu Mun Tang 	unsigned int resp_len = CONFIG_STATUS_WORD_SIZE;
555c026dfe3SSieu Mun Tang 	uint32_t resp_data[CONFIG_STATUS_WORD_SIZE] = {0U};
556c026dfe3SSieu Mun Tang 
557c026dfe3SSieu Mun Tang 	status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CONFIG_STATUS, NULL, 0U,
558c026dfe3SSieu Mun Tang 			CMD_CASUAL, resp_data, &resp_len);
559c026dfe3SSieu Mun Tang 
560c026dfe3SSieu Mun Tang 	if (status < 0) {
561c026dfe3SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
562c026dfe3SSieu Mun Tang 	}
563c026dfe3SSieu Mun Tang 
564c026dfe3SSieu Mun Tang 	if (resp_len <= CONFIG_STATUS_FW_VER_OFFSET) {
565c026dfe3SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
566c026dfe3SSieu Mun Tang 	}
567c026dfe3SSieu Mun Tang 
568c026dfe3SSieu Mun Tang 	*fw_version = resp_data[CONFIG_STATUS_FW_VER_OFFSET] & CONFIG_STATUS_FW_VER_MASK;
569c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 
570c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
571c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi }
572c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 
573a250c04bSSieu Mun Tang static uint32_t intel_mbox_send_cmd(uint32_t cmd, uint32_t *args,
574ac097fdfSSieu Mun Tang 				unsigned int len, uint32_t urgent, uint64_t response,
575a250c04bSSieu Mun Tang 				unsigned int resp_len, int *mbox_status,
576a250c04bSSieu Mun Tang 				unsigned int *len_in_resp)
5770c5d62adSHadi Asyrafi {
5781a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	*len_in_resp = 0;
579651841f2SSieu Mun Tang 	*mbox_status = GENERIC_RESPONSE_ERROR;
5801a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
581581182c1SSieu Mun Tang 	if (!is_address_in_ddr_range((uint64_t)args, sizeof(uint32_t) * len)) {
5821a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_STATUS_REJECTED;
583581182c1SSieu Mun Tang 	}
5841a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
5850c5d62adSHadi Asyrafi 	int status = mailbox_send_cmd(MBOX_JOB_ID, cmd, args, len, urgent,
586ac097fdfSSieu Mun Tang 					(uint32_t *) response, &resp_len);
5870c5d62adSHadi Asyrafi 
5880c5d62adSHadi Asyrafi 	if (status < 0) {
5890c5d62adSHadi Asyrafi 		*mbox_status = -status;
5900c5d62adSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
5910c5d62adSHadi Asyrafi 	}
5920c5d62adSHadi Asyrafi 
5930c5d62adSHadi Asyrafi 	*mbox_status = 0;
594a250c04bSSieu Mun Tang 	*len_in_resp = resp_len;
595ac097fdfSSieu Mun Tang 
596ac097fdfSSieu Mun Tang 	flush_dcache_range(response, resp_len * MBOX_WORD_BYTE);
597ac097fdfSSieu Mun Tang 
5980c5d62adSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
5990c5d62adSHadi Asyrafi }
6000c5d62adSHadi Asyrafi 
60193a5b97eSSieu Mun Tang static int intel_smc_get_usercode(uint32_t *user_code)
60293a5b97eSSieu Mun Tang {
60393a5b97eSSieu Mun Tang 	int status;
60493a5b97eSSieu Mun Tang 	unsigned int resp_len = sizeof(user_code) / MBOX_WORD_BYTE;
60593a5b97eSSieu Mun Tang 
60693a5b97eSSieu Mun Tang 	status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_GET_USERCODE, NULL,
60793a5b97eSSieu Mun Tang 				0U, CMD_CASUAL, user_code, &resp_len);
60893a5b97eSSieu Mun Tang 
60993a5b97eSSieu Mun Tang 	if (status < 0) {
61093a5b97eSSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
61193a5b97eSSieu Mun Tang 	}
61293a5b97eSSieu Mun Tang 
61393a5b97eSSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
61493a5b97eSSieu Mun Tang }
61593a5b97eSSieu Mun Tang 
6164837a640SSieu Mun Tang uint32_t intel_smc_service_completed(uint64_t addr, uint32_t size,
6174837a640SSieu Mun Tang 				uint32_t mode, uint32_t *job_id,
6184837a640SSieu Mun Tang 				uint32_t *ret_size, uint32_t *mbox_error)
6194837a640SSieu Mun Tang {
6204837a640SSieu Mun Tang 	int status = 0;
6214837a640SSieu Mun Tang 	uint32_t resp_len = size / MBOX_WORD_BYTE;
6224837a640SSieu Mun Tang 
6234837a640SSieu Mun Tang 	if (resp_len > MBOX_DATA_MAX_LEN) {
6244837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_REJECTED;
6254837a640SSieu Mun Tang 	}
6264837a640SSieu Mun Tang 
6274837a640SSieu Mun Tang 	if (!is_address_in_ddr_range(addr, size)) {
6284837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_REJECTED;
6294837a640SSieu Mun Tang 	}
6304837a640SSieu Mun Tang 
6314837a640SSieu Mun Tang 	if (mode == SERVICE_COMPLETED_MODE_ASYNC) {
6324837a640SSieu Mun Tang 		status = mailbox_read_response_async(job_id,
6334837a640SSieu Mun Tang 				NULL, (uint32_t *) addr, &resp_len, 0);
6344837a640SSieu Mun Tang 	} else {
6354837a640SSieu Mun Tang 		status = mailbox_read_response(job_id,
6364837a640SSieu Mun Tang 				(uint32_t *) addr, &resp_len);
6374837a640SSieu Mun Tang 
6384837a640SSieu Mun Tang 		if (status == MBOX_NO_RESPONSE) {
6394837a640SSieu Mun Tang 			status = MBOX_BUSY;
6404837a640SSieu Mun Tang 		}
6414837a640SSieu Mun Tang 	}
6424837a640SSieu Mun Tang 
6434837a640SSieu Mun Tang 	if (status == MBOX_NO_RESPONSE) {
6444837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_NO_RESPONSE;
6454837a640SSieu Mun Tang 	}
6464837a640SSieu Mun Tang 
6474837a640SSieu Mun Tang 	if (status == MBOX_BUSY) {
6484837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_BUSY;
6494837a640SSieu Mun Tang 	}
6504837a640SSieu Mun Tang 
6514837a640SSieu Mun Tang 	*ret_size = resp_len * MBOX_WORD_BYTE;
6524837a640SSieu Mun Tang 	flush_dcache_range(addr, *ret_size);
6534837a640SSieu Mun Tang 
65476ed3223SSieu Mun Tang 	if (status == MBOX_RET_SDOS_DECRYPTION_ERROR_102 ||
65576ed3223SSieu Mun Tang 		status == MBOX_RET_SDOS_DECRYPTION_ERROR_103) {
65676ed3223SSieu Mun Tang 		*mbox_error = -status;
65776ed3223SSieu Mun Tang 	} else if (status != MBOX_RET_OK) {
6584837a640SSieu Mun Tang 		*mbox_error = -status;
6594837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
6604837a640SSieu Mun Tang 	}
6614837a640SSieu Mun Tang 
6624837a640SSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
6634837a640SSieu Mun Tang }
6644837a640SSieu Mun Tang 
665b703facaSSieu Mun Tang /* Miscellaneous HPS services */
666b703facaSSieu Mun Tang uint32_t intel_hps_set_bridges(uint64_t enable, uint64_t mask)
667b703facaSSieu Mun Tang {
668b703facaSSieu Mun Tang 	int status = 0;
669b703facaSSieu Mun Tang 
670ad47f142SSieu Mun Tang 	if ((enable & SOCFPGA_BRIDGE_ENABLE) != 0U) {
671ad47f142SSieu Mun Tang 		if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) {
672b703facaSSieu Mun Tang 			status = socfpga_bridges_enable((uint32_t)mask);
673b703facaSSieu Mun Tang 		} else {
674b703facaSSieu Mun Tang 			status = socfpga_bridges_enable(~0);
675b703facaSSieu Mun Tang 		}
676b703facaSSieu Mun Tang 	} else {
677ad47f142SSieu Mun Tang 		if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0U) {
678b703facaSSieu Mun Tang 			status = socfpga_bridges_disable((uint32_t)mask);
679b703facaSSieu Mun Tang 		} else {
680b703facaSSieu Mun Tang 			status = socfpga_bridges_disable(~0);
681b703facaSSieu Mun Tang 		}
682b703facaSSieu Mun Tang 	}
683b703facaSSieu Mun Tang 
684b703facaSSieu Mun Tang 	if (status < 0) {
685b703facaSSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
686b703facaSSieu Mun Tang 	}
687b703facaSSieu Mun Tang 
688b703facaSSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
689b703facaSSieu Mun Tang }
690b703facaSSieu Mun Tang 
69191239f2cSJit Loon Lim /* SDM SEU Error services */
69291239f2cSJit Loon Lim static uint32_t intel_sdm_seu_err_read(uint64_t *respbuf, unsigned int respbuf_sz)
69391239f2cSJit Loon Lim {
69491239f2cSJit Loon Lim 	if (mailbox_seu_err_status((uint32_t *)respbuf, respbuf_sz) < 0) {
69591239f2cSJit Loon Lim 		return INTEL_SIP_SMC_SEU_ERR_READ_ERROR;
69691239f2cSJit Loon Lim 	}
69791239f2cSJit Loon Lim 
69891239f2cSJit Loon Lim 	return INTEL_SIP_SMC_STATUS_OK;
69991239f2cSJit Loon Lim }
70091239f2cSJit Loon Lim 
701c76d4239SHadi Asyrafi /*
702c76d4239SHadi Asyrafi  * This function is responsible for handling all SiP calls from the NS world
703c76d4239SHadi Asyrafi  */
704c76d4239SHadi Asyrafi 
705ad47f142SSieu Mun Tang uintptr_t sip_smc_handler_v1(uint32_t smc_fid,
706c76d4239SHadi Asyrafi 			 u_register_t x1,
707c76d4239SHadi Asyrafi 			 u_register_t x2,
708c76d4239SHadi Asyrafi 			 u_register_t x3,
709c76d4239SHadi Asyrafi 			 u_register_t x4,
710c76d4239SHadi Asyrafi 			 void *cookie,
711c76d4239SHadi Asyrafi 			 void *handle,
712c76d4239SHadi Asyrafi 			 u_register_t flags)
713c76d4239SHadi Asyrafi {
714d1740831SSieu Mun Tang 	uint32_t retval = 0, completed_addr[3];
715d1740831SSieu Mun Tang 	uint32_t retval2 = 0;
71677902fcaSSieu Mun Tang 	uint32_t mbox_error = 0;
71791239f2cSJit Loon Lim 	uint64_t retval64, rsu_respbuf[9], seu_respbuf[3];
718286b96f4SSieu Mun Tang 	int status = INTEL_SIP_SMC_STATUS_OK;
719a250c04bSSieu Mun Tang 	int mbox_status;
720a250c04bSSieu Mun Tang 	unsigned int len_in_resp;
721c05ea296SSieu Mun Tang 	u_register_t x5, x6, x7;
722f8e6a09cSAbdul Halim, Muhammad Hadi Asyrafi 
723c76d4239SHadi Asyrafi 	switch (smc_fid) {
724c76d4239SHadi Asyrafi 	case SIP_SVC_UID:
725c76d4239SHadi Asyrafi 		/* Return UID to the caller */
726c76d4239SHadi Asyrafi 		SMC_UUID_RET(handle, intl_svc_uid);
72713d33d52SHadi Asyrafi 
728c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE:
729673afd6fSSieu Mun Tang 		status = intel_mailbox_fpga_config_isdone();
730c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
73113d33d52SHadi Asyrafi 
732c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM:
733c76d4239SHadi Asyrafi 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
734c76d4239SHadi Asyrafi 			INTEL_SIP_SMC_FPGA_CONFIG_ADDR,
735c76d4239SHadi Asyrafi 			INTEL_SIP_SMC_FPGA_CONFIG_SIZE -
736c76d4239SHadi Asyrafi 				INTEL_SIP_SMC_FPGA_CONFIG_ADDR);
73713d33d52SHadi Asyrafi 
738c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_START:
739c76d4239SHadi Asyrafi 		status = intel_fpga_config_start(x1);
740c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
74113d33d52SHadi Asyrafi 
742c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_WRITE:
743c76d4239SHadi Asyrafi 		status = intel_fpga_config_write(x1, x2);
744c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
74513d33d52SHadi Asyrafi 
746c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE:
747c76d4239SHadi Asyrafi 		status = intel_fpga_config_completed_write(completed_addr,
748aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 							&retval, &rcv_id);
749aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		switch (retval) {
750c76d4239SHadi Asyrafi 		case 1:
751c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
752c76d4239SHadi Asyrafi 				completed_addr[0], 0, 0);
75313d33d52SHadi Asyrafi 
754c76d4239SHadi Asyrafi 		case 2:
755c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
756c76d4239SHadi Asyrafi 				completed_addr[0],
757c76d4239SHadi Asyrafi 				completed_addr[1], 0);
75813d33d52SHadi Asyrafi 
759c76d4239SHadi Asyrafi 		case 3:
760c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
761c76d4239SHadi Asyrafi 				completed_addr[0],
762c76d4239SHadi Asyrafi 				completed_addr[1],
763c76d4239SHadi Asyrafi 				completed_addr[2]);
76413d33d52SHadi Asyrafi 
765c76d4239SHadi Asyrafi 		case 0:
766c76d4239SHadi Asyrafi 			SMC_RET4(handle, status, 0, 0, 0);
76713d33d52SHadi Asyrafi 
768c76d4239SHadi Asyrafi 		default:
769cefb37ebSTien Hock, Loh 			mailbox_clear_response();
770c76d4239SHadi Asyrafi 			SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR);
771c76d4239SHadi Asyrafi 		}
77213d33d52SHadi Asyrafi 
77313d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_READ:
774aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_secure_reg_read(x1, &retval);
775aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
77613d33d52SHadi Asyrafi 
77713d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_WRITE:
778aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_secure_reg_write(x1, (uint32_t)x2, &retval);
779aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
78013d33d52SHadi Asyrafi 
78113d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_UPDATE:
78213d33d52SHadi Asyrafi 		status = intel_secure_reg_update(x1, (uint32_t)x2,
783aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 						 (uint32_t)x3, &retval);
784aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
785c76d4239SHadi Asyrafi 
786e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_STATUS:
787e1f97d9cSHadi Asyrafi 		status = intel_rsu_status(rsu_respbuf,
788e1f97d9cSHadi Asyrafi 					ARRAY_SIZE(rsu_respbuf));
789e1f97d9cSHadi Asyrafi 		if (status) {
790e1f97d9cSHadi Asyrafi 			SMC_RET1(handle, status);
791e1f97d9cSHadi Asyrafi 		} else {
792e1f97d9cSHadi Asyrafi 			SMC_RET4(handle, rsu_respbuf[0], rsu_respbuf[1],
793e1f97d9cSHadi Asyrafi 					rsu_respbuf[2], rsu_respbuf[3]);
794e1f97d9cSHadi Asyrafi 		}
795e1f97d9cSHadi Asyrafi 
796e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_UPDATE:
797e1f97d9cSHadi Asyrafi 		status = intel_rsu_update(x1);
798e1f97d9cSHadi Asyrafi 		SMC_RET1(handle, status);
799e1f97d9cSHadi Asyrafi 
800e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_NOTIFY:
801e1f97d9cSHadi Asyrafi 		status = intel_rsu_notify(x1);
802e1f97d9cSHadi Asyrafi 		SMC_RET1(handle, status);
803e1f97d9cSHadi Asyrafi 
804e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_RETRY_COUNTER:
805e1f97d9cSHadi Asyrafi 		status = intel_rsu_retry_counter((uint32_t *)rsu_respbuf,
806aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 						ARRAY_SIZE(rsu_respbuf), &retval);
807e1f97d9cSHadi Asyrafi 		if (status) {
808e1f97d9cSHadi Asyrafi 			SMC_RET1(handle, status);
809e1f97d9cSHadi Asyrafi 		} else {
810aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 			SMC_RET2(handle, status, retval);
811e1f97d9cSHadi Asyrafi 		}
812e1f97d9cSHadi Asyrafi 
81344eb782eSChee Hong Ang 	case INTEL_SIP_SMC_RSU_DCMF_VERSION:
81444eb782eSChee Hong Ang 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
81544eb782eSChee Hong Ang 			 ((uint64_t)rsu_dcmf_ver[1] << 32) | rsu_dcmf_ver[0],
81644eb782eSChee Hong Ang 			 ((uint64_t)rsu_dcmf_ver[3] << 32) | rsu_dcmf_ver[2]);
81744eb782eSChee Hong Ang 
81844eb782eSChee Hong Ang 	case INTEL_SIP_SMC_RSU_COPY_DCMF_VERSION:
81944eb782eSChee Hong Ang 		status = intel_rsu_copy_dcmf_version(x1, x2);
82044eb782eSChee Hong Ang 		SMC_RET1(handle, status);
82144eb782eSChee Hong Ang 
822984e236eSSieu Mun Tang 	case INTEL_SIP_SMC_RSU_DCMF_STATUS:
823984e236eSSieu Mun Tang 		SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK,
824984e236eSSieu Mun Tang 			 ((uint64_t)rsu_dcmf_stat[3] << 48) |
825984e236eSSieu Mun Tang 			 ((uint64_t)rsu_dcmf_stat[2] << 32) |
826984e236eSSieu Mun Tang 			 ((uint64_t)rsu_dcmf_stat[1] << 16) |
827984e236eSSieu Mun Tang 			 rsu_dcmf_stat[0]);
828984e236eSSieu Mun Tang 
829984e236eSSieu Mun Tang 	case INTEL_SIP_SMC_RSU_COPY_DCMF_STATUS:
830984e236eSSieu Mun Tang 		status = intel_rsu_copy_dcmf_status(x1);
831984e236eSSieu Mun Tang 		SMC_RET1(handle, status);
832984e236eSSieu Mun Tang 
8334c26957bSChee Hong Ang 	case INTEL_SIP_SMC_RSU_MAX_RETRY:
8344c26957bSChee Hong Ang 		SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK, rsu_max_retry);
8354c26957bSChee Hong Ang 
8364c26957bSChee Hong Ang 	case INTEL_SIP_SMC_RSU_COPY_MAX_RETRY:
8374c26957bSChee Hong Ang 		rsu_max_retry = x1;
8384c26957bSChee Hong Ang 		SMC_RET1(handle, INTEL_SIP_SMC_STATUS_OK);
8394c26957bSChee Hong Ang 
840c703d752SSieu Mun Tang 	case INTEL_SIP_SMC_ECC_DBE:
841c703d752SSieu Mun Tang 		status = intel_ecc_dbe_notification(x1);
842c703d752SSieu Mun Tang 		SMC_RET1(handle, status);
843c703d752SSieu Mun Tang 
844b703facaSSieu Mun Tang 	case INTEL_SIP_SMC_SERVICE_COMPLETED:
845b703facaSSieu Mun Tang 		status = intel_smc_service_completed(x1, x2, x3, &rcv_id,
846b703facaSSieu Mun Tang 						&len_in_resp, &mbox_error);
847b703facaSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x1, len_in_resp);
848b703facaSSieu Mun Tang 
849c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 	case INTEL_SIP_SMC_FIRMWARE_VERSION:
850c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_smc_fw_version(&retval);
851c026dfe3SSieu Mun Tang 		SMC_RET2(handle, status, retval);
852c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 
8530c5d62adSHadi Asyrafi 	case INTEL_SIP_SMC_MBOX_SEND_CMD:
8540c5d62adSHadi Asyrafi 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
8550c5d62adSHadi Asyrafi 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
856ac097fdfSSieu Mun Tang 		status = intel_mbox_send_cmd(x1, (uint32_t *)x2, x3, x4, x5, x6,
857ac097fdfSSieu Mun Tang 						&mbox_status, &len_in_resp);
858108514ffSSieu Mun Tang 		SMC_RET3(handle, status, mbox_status, len_in_resp);
8590c5d62adSHadi Asyrafi 
86093a5b97eSSieu Mun Tang 	case INTEL_SIP_SMC_GET_USERCODE:
86193a5b97eSSieu Mun Tang 		status = intel_smc_get_usercode(&retval);
86293a5b97eSSieu Mun Tang 		SMC_RET2(handle, status, retval);
86393a5b97eSSieu Mun Tang 
86402d3ef33SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CRYPTION:
86502d3ef33SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
86602d3ef33SSieu Mun Tang 
86702d3ef33SSieu Mun Tang 		if (x1 == FCS_MODE_DECRYPT) {
86802d3ef33SSieu Mun Tang 			status = intel_fcs_decryption(x2, x3, x4, x5, &send_id);
86902d3ef33SSieu Mun Tang 		} else if (x1 == FCS_MODE_ENCRYPT) {
87002d3ef33SSieu Mun Tang 			status = intel_fcs_encryption(x2, x3, x4, x5, &send_id);
87102d3ef33SSieu Mun Tang 		} else {
87202d3ef33SSieu Mun Tang 			status = INTEL_SIP_SMC_STATUS_REJECTED;
87302d3ef33SSieu Mun Tang 		}
87402d3ef33SSieu Mun Tang 
87502d3ef33SSieu Mun Tang 		SMC_RET3(handle, status, x4, x5);
87602d3ef33SSieu Mun Tang 
877537ff052SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CRYPTION_EXT:
878537ff052SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
879537ff052SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
880537ff052SSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
881537ff052SSieu Mun Tang 
882537ff052SSieu Mun Tang 		if (x3 == FCS_MODE_DECRYPT) {
883537ff052SSieu Mun Tang 			status = intel_fcs_decryption_ext(x1, x2, x4, x5, x6,
884537ff052SSieu Mun Tang 					(uint32_t *) &x7, &mbox_error);
885537ff052SSieu Mun Tang 		} else if (x3 == FCS_MODE_ENCRYPT) {
886537ff052SSieu Mun Tang 			status = intel_fcs_encryption_ext(x1, x2, x4, x5, x6,
887537ff052SSieu Mun Tang 					(uint32_t *) &x7, &mbox_error);
888537ff052SSieu Mun Tang 		} else {
889537ff052SSieu Mun Tang 			status = INTEL_SIP_SMC_STATUS_REJECTED;
890537ff052SSieu Mun Tang 		}
891537ff052SSieu Mun Tang 
892537ff052SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x6, x7);
893537ff052SSieu Mun Tang 
8944837a640SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_RANDOM_NUMBER:
8954837a640SSieu Mun Tang 		status = intel_fcs_random_number_gen(x1, &retval64,
8964837a640SSieu Mun Tang 							&mbox_error);
8974837a640SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x1, retval64);
8984837a640SSieu Mun Tang 
89924f9dc8aSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_RANDOM_NUMBER_EXT:
90024f9dc8aSSieu Mun Tang 		status = intel_fcs_random_number_gen_ext(x1, x2, x3,
90124f9dc8aSSieu Mun Tang 							&send_id);
90224f9dc8aSSieu Mun Tang 		SMC_RET1(handle, status);
90324f9dc8aSSieu Mun Tang 
9044837a640SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_SEND_CERTIFICATE:
9054837a640SSieu Mun Tang 		status = intel_fcs_send_cert(x1, x2, &send_id);
9064837a640SSieu Mun Tang 		SMC_RET1(handle, status);
9074837a640SSieu Mun Tang 
9084837a640SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_PROVISION_DATA:
9094837a640SSieu Mun Tang 		status = intel_fcs_get_provision_data(&send_id);
9104837a640SSieu Mun Tang 		SMC_RET1(handle, status);
9114837a640SSieu Mun Tang 
9127facacecSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CNTR_SET_PREAUTH:
9137facacecSSieu Mun Tang 		status = intel_fcs_cntr_set_preauth(x1, x2, x3,
9147facacecSSieu Mun Tang 							&mbox_error);
9157facacecSSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
9167facacecSSieu Mun Tang 
91711f4f030SSieu Mun Tang 	case INTEL_SIP_SMC_HPS_SET_BRIDGES:
91811f4f030SSieu Mun Tang 		status = intel_hps_set_bridges(x1, x2);
91911f4f030SSieu Mun Tang 		SMC_RET1(handle, status);
92011f4f030SSieu Mun Tang 
921ad47f142SSieu Mun Tang 	case INTEL_SIP_SMC_HWMON_READTEMP:
922ad47f142SSieu Mun Tang 		status = intel_hwmon_readtemp(x1, &retval);
923ad47f142SSieu Mun Tang 		SMC_RET2(handle, status, retval);
924ad47f142SSieu Mun Tang 
925ad47f142SSieu Mun Tang 	case INTEL_SIP_SMC_HWMON_READVOLT:
926ad47f142SSieu Mun Tang 		status = intel_hwmon_readvolt(x1, &retval);
927ad47f142SSieu Mun Tang 		SMC_RET2(handle, status, retval);
928ad47f142SSieu Mun Tang 
929d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_PSGSIGMA_TEARDOWN:
930d1740831SSieu Mun Tang 		status = intel_fcs_sigma_teardown(x1, &mbox_error);
931d1740831SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
932d1740831SSieu Mun Tang 
933d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CHIP_ID:
934d1740831SSieu Mun Tang 		status = intel_fcs_chip_id(&retval, &retval2, &mbox_error);
935d1740831SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, retval, retval2);
936d1740831SSieu Mun Tang 
937d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ATTESTATION_SUBKEY:
938d1740831SSieu Mun Tang 		status = intel_fcs_attestation_subkey(x1, x2, x3,
939d1740831SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
940d1740831SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
941d1740831SSieu Mun Tang 
942d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ATTESTATION_MEASUREMENTS:
943d1740831SSieu Mun Tang 		status = intel_fcs_get_measurement(x1, x2, x3,
944d1740831SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
945d1740831SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
946d1740831SSieu Mun Tang 
947581182c1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_ATTESTATION_CERT:
948581182c1SSieu Mun Tang 		status = intel_fcs_get_attestation_cert(x1, x2,
949581182c1SSieu Mun Tang 					(uint32_t *) &x3, &mbox_error);
950581182c1SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x2, x3);
951581182c1SSieu Mun Tang 
952581182c1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CREATE_CERT_ON_RELOAD:
953581182c1SSieu Mun Tang 		status = intel_fcs_create_cert_on_reload(x1, &mbox_error);
954581182c1SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
955581182c1SSieu Mun Tang 
9566dc00c24SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_OPEN_CS_SESSION:
9576dc00c24SSieu Mun Tang 		status = intel_fcs_open_crypto_service_session(&retval, &mbox_error);
9586dc00c24SSieu Mun Tang 		SMC_RET3(handle, status, mbox_error, retval);
9596dc00c24SSieu Mun Tang 
9606dc00c24SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CLOSE_CS_SESSION:
9616dc00c24SSieu Mun Tang 		status = intel_fcs_close_crypto_service_session(x1, &mbox_error);
9626dc00c24SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
9636dc00c24SSieu Mun Tang 
964342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_IMPORT_CS_KEY:
965342a0618SSieu Mun Tang 		status = intel_fcs_import_crypto_service_key(x1, x2, &send_id);
966342a0618SSieu Mun Tang 		SMC_RET1(handle, status);
967342a0618SSieu Mun Tang 
968342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_EXPORT_CS_KEY:
969342a0618SSieu Mun Tang 		status = intel_fcs_export_crypto_service_key(x1, x2, x3,
970342a0618SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
971342a0618SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
972342a0618SSieu Mun Tang 
973342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_REMOVE_CS_KEY:
974342a0618SSieu Mun Tang 		status = intel_fcs_remove_crypto_service_key(x1, x2,
975342a0618SSieu Mun Tang 					&mbox_error);
976342a0618SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
977342a0618SSieu Mun Tang 
978342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_CS_KEY_INFO:
979342a0618SSieu Mun Tang 		status = intel_fcs_get_crypto_service_key_info(x1, x2, x3,
980342a0618SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
981342a0618SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
982342a0618SSieu Mun Tang 
9837e8249a2SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_INIT:
9847e8249a2SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
9857e8249a2SSieu Mun Tang 		status = intel_fcs_get_digest_init(x1, x2, x3,
9867e8249a2SSieu Mun Tang 					x4, x5, &mbox_error);
9877e8249a2SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
9887e8249a2SSieu Mun Tang 
98970a7e6afSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_UPDATE:
99070a7e6afSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
99170a7e6afSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
99270a7e6afSSieu Mun Tang 		status = intel_fcs_get_digest_update_finalize(x1, x2, x3,
99370a7e6afSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, false,
99470a7e6afSSieu Mun Tang 					&mbox_error);
99570a7e6afSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
99670a7e6afSSieu Mun Tang 
9977e8249a2SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_FINALIZE:
9987e8249a2SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
9997e8249a2SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
100070a7e6afSSieu Mun Tang 		status = intel_fcs_get_digest_update_finalize(x1, x2, x3,
100170a7e6afSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, true,
100270a7e6afSSieu Mun Tang 					&mbox_error);
10037e8249a2SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
10047e8249a2SSieu Mun Tang 
10054687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_UPDATE:
10064687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10074687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
10084687021dSSieu Mun Tang 		status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3,
10094687021dSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, false,
10104687021dSSieu Mun Tang 					&mbox_error, &send_id);
10114687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
10124687021dSSieu Mun Tang 
10134687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_SMMU_FINALIZE:
10144687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10154687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
10164687021dSSieu Mun Tang 		status = intel_fcs_get_digest_smmu_update_finalize(x1, x2, x3,
10174687021dSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, true,
10184687021dSSieu Mun Tang 					&mbox_error, &send_id);
10194687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
10204687021dSSieu Mun Tang 
1021c05ea296SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_INIT:
1022c05ea296SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1023c05ea296SSieu Mun Tang 		status = intel_fcs_mac_verify_init(x1, x2, x3,
1024c05ea296SSieu Mun Tang 					x4, x5, &mbox_error);
1025c05ea296SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
1026c05ea296SSieu Mun Tang 
102770a7e6afSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_UPDATE:
102870a7e6afSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
102970a7e6afSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
103070a7e6afSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
103170a7e6afSSieu Mun Tang 		status = intel_fcs_mac_verify_update_finalize(x1, x2, x3,
103270a7e6afSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, x7,
103370a7e6afSSieu Mun Tang 					false, &mbox_error);
103470a7e6afSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
103570a7e6afSSieu Mun Tang 
1036c05ea296SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_FINALIZE:
1037c05ea296SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1038c05ea296SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1039c05ea296SSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
104070a7e6afSSieu Mun Tang 		status = intel_fcs_mac_verify_update_finalize(x1, x2, x3,
104170a7e6afSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, x7,
104270a7e6afSSieu Mun Tang 					true, &mbox_error);
1043c05ea296SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
1044c05ea296SSieu Mun Tang 
10454687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_UPDATE:
10464687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10474687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
10484687021dSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
10494687021dSSieu Mun Tang 		status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3,
10504687021dSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, x7,
10514687021dSSieu Mun Tang 					false, &mbox_error, &send_id);
10524687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
10534687021dSSieu Mun Tang 
10544687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_SMMU_FINALIZE:
10554687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10564687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
10574687021dSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
10584687021dSSieu Mun Tang 		status = intel_fcs_mac_verify_smmu_update_finalize(x1, x2, x3,
10594687021dSSieu Mun Tang 					x4, x5, (uint32_t *) &x6, x7,
10604687021dSSieu Mun Tang 					true, &mbox_error, &send_id);
10614687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
10624687021dSSieu Mun Tang 
106307912da1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_INIT:
106407912da1SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
106507912da1SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_init(x1, x2, x3,
106607912da1SSieu Mun Tang 					x4, x5, &mbox_error);
106707912da1SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
106807912da1SSieu Mun Tang 
10691d97dd74SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_UPDATE:
10701d97dd74SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10711d97dd74SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
10721d97dd74SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2,
10731d97dd74SSieu Mun Tang 					x3, x4, x5, (uint32_t *) &x6, false,
10741d97dd74SSieu Mun Tang 					&mbox_error);
10751d97dd74SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
10761d97dd74SSieu Mun Tang 
107707912da1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE:
107807912da1SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
107907912da1SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
10801d97dd74SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_update_finalize(x1, x2,
10811d97dd74SSieu Mun Tang 					x3, x4, x5, (uint32_t *) &x6, true,
10821d97dd74SSieu Mun Tang 					&mbox_error);
108307912da1SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
108407912da1SSieu Mun Tang 
10854687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_UPDATE:
10864687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10874687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
10884687021dSSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1,
10894687021dSSieu Mun Tang 					x2, x3, x4, x5, (uint32_t *) &x6, false,
10904687021dSSieu Mun Tang 					&mbox_error, &send_id);
10914687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
10924687021dSSieu Mun Tang 
10934687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_SMMU_FINALIZE:
10944687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
10954687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
10964687021dSSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_smmu_update_finalize(x1,
10974687021dSSieu Mun Tang 					x2, x3, x4, x5, (uint32_t *) &x6, true,
10984687021dSSieu Mun Tang 					&mbox_error, &send_id);
10994687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
11004687021dSSieu Mun Tang 
110169254105SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_INIT:
110269254105SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
110369254105SSieu Mun Tang 		status = intel_fcs_ecdsa_hash_sign_init(x1, x2, x3,
110469254105SSieu Mun Tang 					x4, x5, &mbox_error);
110569254105SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
110669254105SSieu Mun Tang 
110769254105SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_FINALIZE:
110869254105SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
110969254105SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
111069254105SSieu Mun Tang 		status = intel_fcs_ecdsa_hash_sign_finalize(x1, x2, x3,
111169254105SSieu Mun Tang 					 x4, x5, (uint32_t *) &x6, &mbox_error);
111269254105SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
111369254105SSieu Mun Tang 
11147e25eb87SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_INIT:
11157e25eb87SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
11167e25eb87SSieu Mun Tang 		status = intel_fcs_ecdsa_hash_sig_verify_init(x1, x2, x3,
11177e25eb87SSieu Mun Tang 					x4, x5, &mbox_error);
11187e25eb87SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
11197e25eb87SSieu Mun Tang 
11207e25eb87SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_FINALIZE:
11217e25eb87SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
11227e25eb87SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
11237e25eb87SSieu Mun Tang 		status = intel_fcs_ecdsa_hash_sig_verify_finalize(x1, x2, x3,
11247e25eb87SSieu Mun Tang 					 x4, x5, (uint32_t *) &x6, &mbox_error);
11257e25eb87SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
11267e25eb87SSieu Mun Tang 
112758305060SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_INIT:
112858305060SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
112958305060SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_init(x1, x2, x3,
113058305060SSieu Mun Tang 					x4, x5, &mbox_error);
113158305060SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
113258305060SSieu Mun Tang 
11331d97dd74SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_UPDATE:
11341d97dd74SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
11351d97dd74SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
11361d97dd74SSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
11371d97dd74SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(
11381d97dd74SSieu Mun Tang 					x1, x2, x3, x4, x5, (uint32_t *) &x6,
11391d97dd74SSieu Mun Tang 					x7, false, &mbox_error);
11401d97dd74SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
11411d97dd74SSieu Mun Tang 
11424687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_UPDATE:
11434687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
11444687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
11454687021dSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
11464687021dSSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize(
11474687021dSSieu Mun Tang 					x1, x2, x3, x4, x5, (uint32_t *) &x6,
11484687021dSSieu Mun Tang 					x7, false, &mbox_error, &send_id);
11494687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
11504687021dSSieu Mun Tang 
11514687021dSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_SMMU_FINALIZE:
11524687021dSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
11534687021dSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
11544687021dSSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
11554687021dSSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_smmu_update_finalize(
11564687021dSSieu Mun Tang 					x1, x2, x3, x4, x5, (uint32_t *) &x6,
11574687021dSSieu Mun Tang 					x7, true, &mbox_error, &send_id);
11584687021dSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
11594687021dSSieu Mun Tang 
116058305060SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE:
116158305060SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
116258305060SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
116358305060SSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
11641d97dd74SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_update_finalize(
11651d97dd74SSieu Mun Tang 					x1, x2, x3, x4, x5, (uint32_t *) &x6,
11661d97dd74SSieu Mun Tang 					x7, true, &mbox_error);
116758305060SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
116807912da1SSieu Mun Tang 
1169d2fee94aSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_INIT:
1170d2fee94aSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1171d2fee94aSSieu Mun Tang 		status = intel_fcs_ecdsa_get_pubkey_init(x1, x2, x3,
1172d2fee94aSSieu Mun Tang 					x4, x5, &mbox_error);
1173d2fee94aSSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
1174d2fee94aSSieu Mun Tang 
1175d2fee94aSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_FINALIZE:
1176d2fee94aSSieu Mun Tang 		status = intel_fcs_ecdsa_get_pubkey_finalize(x1, x2, x3,
1177d2fee94aSSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
1178d2fee94aSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
1179d2fee94aSSieu Mun Tang 
118049446866SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDH_REQUEST_INIT:
118149446866SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
118249446866SSieu Mun Tang 		status = intel_fcs_ecdh_request_init(x1, x2, x3,
118349446866SSieu Mun Tang 					x4, x5, &mbox_error);
118449446866SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
118549446866SSieu Mun Tang 
118649446866SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDH_REQUEST_FINALIZE:
118749446866SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
118849446866SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
118949446866SSieu Mun Tang 		status = intel_fcs_ecdh_request_finalize(x1, x2, x3,
119049446866SSieu Mun Tang 					 x4, x5, (uint32_t *) &x6, &mbox_error);
119149446866SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
119249446866SSieu Mun Tang 
11936726390eSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_AES_CRYPT_INIT:
11946726390eSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
11956726390eSSieu Mun Tang 		status = intel_fcs_aes_crypt_init(x1, x2, x3, x4, x5,
11966726390eSSieu Mun Tang 					&mbox_error);
11976726390eSSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
11986726390eSSieu Mun Tang 
1199dcb144f1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_AES_CRYPT_UPDATE:
1200dcb144f1SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
1201dcb144f1SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1202dcb144f1SSieu Mun Tang 		status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4,
1203dcb144f1SSieu Mun Tang 					x5, x6, false, &send_id);
1204dcb144f1SSieu Mun Tang 		SMC_RET1(handle, status);
1205dcb144f1SSieu Mun Tang 
12066726390eSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_AES_CRYPT_FINALIZE:
12076726390eSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
12086726390eSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
1209dcb144f1SSieu Mun Tang 		status = intel_fcs_aes_crypt_update_finalize(x1, x2, x3, x4,
1210dcb144f1SSieu Mun Tang 					x5, x6, true, &send_id);
12116726390eSSieu Mun Tang 		SMC_RET1(handle, status);
12126726390eSSieu Mun Tang 
121377902fcaSSieu Mun Tang 	case INTEL_SIP_SMC_GET_ROM_PATCH_SHA384:
121477902fcaSSieu Mun Tang 		status = intel_fcs_get_rom_patch_sha384(x1, &retval64,
121577902fcaSSieu Mun Tang 							&mbox_error);
121677902fcaSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x1, retval64);
121777902fcaSSieu Mun Tang 
1218f0c40b89SSieu Mun Tang 	case INTEL_SIP_SMC_SVC_VERSION:
1219f0c40b89SSieu Mun Tang 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
1220f0c40b89SSieu Mun Tang 					SIP_SVC_VERSION_MAJOR,
1221f0c40b89SSieu Mun Tang 					SIP_SVC_VERSION_MINOR);
1222f0c40b89SSieu Mun Tang 
122391239f2cSJit Loon Lim 	case INTEL_SIP_SMC_SEU_ERR_STATUS:
122491239f2cSJit Loon Lim 		status = intel_sdm_seu_err_read(seu_respbuf,
122591239f2cSJit Loon Lim 					ARRAY_SIZE(seu_respbuf));
122691239f2cSJit Loon Lim 		if (status) {
122791239f2cSJit Loon Lim 			SMC_RET1(handle, status);
122891239f2cSJit Loon Lim 		} else {
122991239f2cSJit Loon Lim 			SMC_RET3(handle, seu_respbuf[0], seu_respbuf[1], seu_respbuf[2]);
123091239f2cSJit Loon Lim 		}
123191239f2cSJit Loon Lim 
1232c76d4239SHadi Asyrafi 	default:
1233c76d4239SHadi Asyrafi 		return socfpga_sip_handler(smc_fid, x1, x2, x3, x4,
1234c76d4239SHadi Asyrafi 			cookie, handle, flags);
1235c76d4239SHadi Asyrafi 	}
1236c76d4239SHadi Asyrafi }
1237c76d4239SHadi Asyrafi 
1238ad47f142SSieu Mun Tang uintptr_t sip_smc_handler(uint32_t smc_fid,
1239ad47f142SSieu Mun Tang 			 u_register_t x1,
1240ad47f142SSieu Mun Tang 			 u_register_t x2,
1241ad47f142SSieu Mun Tang 			 u_register_t x3,
1242ad47f142SSieu Mun Tang 			 u_register_t x4,
1243ad47f142SSieu Mun Tang 			 void *cookie,
1244ad47f142SSieu Mun Tang 			 void *handle,
1245ad47f142SSieu Mun Tang 			 u_register_t flags)
1246ad47f142SSieu Mun Tang {
1247ad47f142SSieu Mun Tang 	uint32_t cmd = smc_fid & INTEL_SIP_SMC_CMD_MASK;
1248ad47f142SSieu Mun Tang 
1249ad47f142SSieu Mun Tang 	if (cmd >= INTEL_SIP_SMC_CMD_V2_RANGE_BEGIN &&
1250ad47f142SSieu Mun Tang 	    cmd <= INTEL_SIP_SMC_CMD_V2_RANGE_END) {
1251ad47f142SSieu Mun Tang 		return sip_smc_handler_v2(smc_fid, x1, x2, x3, x4,
1252ad47f142SSieu Mun Tang 			cookie, handle, flags);
1253ad47f142SSieu Mun Tang 	} else {
1254ad47f142SSieu Mun Tang 		return sip_smc_handler_v1(smc_fid, x1, x2, x3, x4,
1255ad47f142SSieu Mun Tang 			cookie, handle, flags);
1256ad47f142SSieu Mun Tang 	}
1257ad47f142SSieu Mun Tang }
1258ad47f142SSieu Mun Tang 
1259c76d4239SHadi Asyrafi DECLARE_RT_SVC(
1260c76d4239SHadi Asyrafi 	socfpga_sip_svc,
1261c76d4239SHadi Asyrafi 	OEN_SIP_START,
1262c76d4239SHadi Asyrafi 	OEN_SIP_END,
1263c76d4239SHadi Asyrafi 	SMC_TYPE_FAST,
1264c76d4239SHadi Asyrafi 	NULL,
1265c76d4239SHadi Asyrafi 	sip_smc_handler
1266c76d4239SHadi Asyrafi );
1267c76d4239SHadi Asyrafi 
1268c76d4239SHadi Asyrafi DECLARE_RT_SVC(
1269c76d4239SHadi Asyrafi 	socfpga_sip_svc_std,
1270c76d4239SHadi Asyrafi 	OEN_SIP_START,
1271c76d4239SHadi Asyrafi 	OEN_SIP_END,
1272c76d4239SHadi Asyrafi 	SMC_TYPE_YIELD,
1273c76d4239SHadi Asyrafi 	NULL,
1274c76d4239SHadi Asyrafi 	sip_smc_handler
1275c76d4239SHadi Asyrafi );
1276