xref: /rk3399_ARM-atf/plat/intel/soc/common/socfpga_sip_svc.c (revision 7e954dfc2ba83262f7596dd0f17de75163e49e5e)
1c76d4239SHadi Asyrafi /*
212d71ac6SAbdul Halim, Muhammad Hadi Asyrafi  * Copyright (c) 2019-2022, ARM Limited and Contributors. All rights reserved.
3c76d4239SHadi Asyrafi  *
4c76d4239SHadi Asyrafi  * SPDX-License-Identifier: BSD-3-Clause
5c76d4239SHadi Asyrafi  */
6c76d4239SHadi Asyrafi 
7c76d4239SHadi Asyrafi #include <assert.h>
8c76d4239SHadi Asyrafi #include <common/debug.h>
9c76d4239SHadi Asyrafi #include <common/runtime_svc.h>
1013d33d52SHadi Asyrafi #include <lib/mmio.h>
11c76d4239SHadi Asyrafi #include <tools_share/uuid.h>
12c76d4239SHadi Asyrafi 
13286b96f4SSieu Mun Tang #include "socfpga_fcs.h"
14c76d4239SHadi Asyrafi #include "socfpga_mailbox.h"
159c8f3af5SHadi Asyrafi #include "socfpga_reset_manager.h"
16d25041bfSHadi Asyrafi #include "socfpga_sip_svc.h"
17c76d4239SHadi Asyrafi 
18c76d4239SHadi Asyrafi 
19c76d4239SHadi Asyrafi /* Total buffer the driver can hold */
20c76d4239SHadi Asyrafi #define FPGA_CONFIG_BUFFER_SIZE 4
21c76d4239SHadi Asyrafi 
22aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static int current_block, current_buffer;
23ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi static int read_block, max_blocks;
24aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t send_id, rcv_id;
25aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t bytes_per_block, blocks_submitted;
26ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi static bool is_full_reconfig;
27c76d4239SHadi Asyrafi 
28c76d4239SHadi Asyrafi 
29c76d4239SHadi Asyrafi /*  SiP Service UUID */
30c76d4239SHadi Asyrafi DEFINE_SVC_UUID2(intl_svc_uid,
31c76d4239SHadi Asyrafi 		0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a,
32c76d4239SHadi Asyrafi 		0xfa, 0x88, 0x88, 0x17, 0x68, 0x81);
33c76d4239SHadi Asyrafi 
34e5ebe87bSHadi Asyrafi static uint64_t socfpga_sip_handler(uint32_t smc_fid,
35c76d4239SHadi Asyrafi 				   uint64_t x1,
36c76d4239SHadi Asyrafi 				   uint64_t x2,
37c76d4239SHadi Asyrafi 				   uint64_t x3,
38c76d4239SHadi Asyrafi 				   uint64_t x4,
39c76d4239SHadi Asyrafi 				   void *cookie,
40c76d4239SHadi Asyrafi 				   void *handle,
41c76d4239SHadi Asyrafi 				   uint64_t flags)
42c76d4239SHadi Asyrafi {
43c76d4239SHadi Asyrafi 	ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid);
44c76d4239SHadi Asyrafi 	SMC_RET1(handle, SMC_UNK);
45c76d4239SHadi Asyrafi }
46c76d4239SHadi Asyrafi 
47c76d4239SHadi Asyrafi struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE];
48c76d4239SHadi Asyrafi 
497c58fd4eSHadi Asyrafi static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer)
50c76d4239SHadi Asyrafi {
51ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi 	uint32_t args[3];
52c76d4239SHadi Asyrafi 
53c76d4239SHadi Asyrafi 	while (max_blocks > 0 && buffer->size > buffer->size_written) {
54c76d4239SHadi Asyrafi 		args[0] = (1<<8);
55c76d4239SHadi Asyrafi 		args[1] = buffer->addr + buffer->size_written;
567c58fd4eSHadi Asyrafi 		if (buffer->size - buffer->size_written <= bytes_per_block) {
57c76d4239SHadi Asyrafi 			args[2] = buffer->size - buffer->size_written;
58c76d4239SHadi Asyrafi 			current_buffer++;
59c76d4239SHadi Asyrafi 			current_buffer %= FPGA_CONFIG_BUFFER_SIZE;
607c58fd4eSHadi Asyrafi 		} else
61c76d4239SHadi Asyrafi 			args[2] = bytes_per_block;
627c58fd4eSHadi Asyrafi 
637c58fd4eSHadi Asyrafi 		buffer->size_written += args[2];
64aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		mailbox_send_cmd_async(&send_id, MBOX_RECONFIG_DATA, args,
65d57318b7SAbdul Halim, Muhammad Hadi Asyrafi 					3U, CMD_INDIRECT);
667c58fd4eSHadi Asyrafi 
67c76d4239SHadi Asyrafi 		buffer->subblocks_sent++;
68c76d4239SHadi Asyrafi 		max_blocks--;
69c76d4239SHadi Asyrafi 	}
707c58fd4eSHadi Asyrafi 
717c58fd4eSHadi Asyrafi 	return !max_blocks;
72c76d4239SHadi Asyrafi }
73c76d4239SHadi Asyrafi 
74c76d4239SHadi Asyrafi static int intel_fpga_sdm_write_all(void)
75c76d4239SHadi Asyrafi {
767c58fd4eSHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++)
777c58fd4eSHadi Asyrafi 		if (intel_fpga_sdm_write_buffer(
787c58fd4eSHadi Asyrafi 			&fpga_config_buffers[current_buffer]))
797c58fd4eSHadi Asyrafi 			break;
80c76d4239SHadi Asyrafi 	return 0;
81c76d4239SHadi Asyrafi }
82c76d4239SHadi Asyrafi 
83dfdd38c2SHadi Asyrafi static uint32_t intel_mailbox_fpga_config_isdone(uint32_t query_type)
84c76d4239SHadi Asyrafi {
85dfdd38c2SHadi Asyrafi 	uint32_t ret;
86dfdd38c2SHadi Asyrafi 
87dfdd38c2SHadi Asyrafi 	if (query_type == 1)
88a250c04bSSieu Mun Tang 		ret = intel_mailbox_get_config_status(MBOX_CONFIG_STATUS, false);
89dfdd38c2SHadi Asyrafi 	else
90a250c04bSSieu Mun Tang 		ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS, true);
917c58fd4eSHadi Asyrafi 
927c58fd4eSHadi Asyrafi 	if (ret) {
937c58fd4eSHadi Asyrafi 		if (ret == MBOX_CFGSTAT_STATE_CONFIG)
947c58fd4eSHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_BUSY;
957c58fd4eSHadi Asyrafi 		else
967c58fd4eSHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_ERROR;
977c58fd4eSHadi Asyrafi 	}
987c58fd4eSHadi Asyrafi 
999c8f3af5SHadi Asyrafi 	if (query_type != 1) {
1009c8f3af5SHadi Asyrafi 		/* full reconfiguration */
101ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi 		if (is_full_reconfig)
1029c8f3af5SHadi Asyrafi 			socfpga_bridges_enable();	/* Enable bridge */
1039c8f3af5SHadi Asyrafi 	}
1049c8f3af5SHadi Asyrafi 
1057c58fd4eSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
106c76d4239SHadi Asyrafi }
107c76d4239SHadi Asyrafi 
108c76d4239SHadi Asyrafi static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed)
109c76d4239SHadi Asyrafi {
110c76d4239SHadi Asyrafi 	int i;
111c76d4239SHadi Asyrafi 
112c76d4239SHadi Asyrafi 	for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
113c76d4239SHadi Asyrafi 		if (fpga_config_buffers[i].block_number == current_block) {
114c76d4239SHadi Asyrafi 			fpga_config_buffers[i].subblocks_sent--;
115c76d4239SHadi Asyrafi 			if (fpga_config_buffers[i].subblocks_sent == 0
116c76d4239SHadi Asyrafi 			&& fpga_config_buffers[i].size <=
117c76d4239SHadi Asyrafi 			fpga_config_buffers[i].size_written) {
118c76d4239SHadi Asyrafi 				fpga_config_buffers[i].write_requested = 0;
119c76d4239SHadi Asyrafi 				current_block++;
120c76d4239SHadi Asyrafi 				*buffer_addr_completed =
121c76d4239SHadi Asyrafi 					fpga_config_buffers[i].addr;
122c76d4239SHadi Asyrafi 				return 0;
123c76d4239SHadi Asyrafi 			}
124c76d4239SHadi Asyrafi 		}
125c76d4239SHadi Asyrafi 	}
126c76d4239SHadi Asyrafi 
127c76d4239SHadi Asyrafi 	return -1;
128c76d4239SHadi Asyrafi }
129c76d4239SHadi Asyrafi 
130e5ebe87bSHadi Asyrafi static int intel_fpga_config_completed_write(uint32_t *completed_addr,
131aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 					uint32_t *count, uint32_t *job_id)
132c76d4239SHadi Asyrafi {
133c76d4239SHadi Asyrafi 	uint32_t resp[5];
134a250c04bSSieu Mun Tang 	unsigned int resp_len = ARRAY_SIZE(resp);
135a250c04bSSieu Mun Tang 	int status = INTEL_SIP_SMC_STATUS_OK;
136c76d4239SHadi Asyrafi 	int all_completed = 1;
137a250c04bSSieu Mun Tang 	*count = 0;
138c76d4239SHadi Asyrafi 
139cefb37ebSTien Hock, Loh 	while (*count < 3) {
140c76d4239SHadi Asyrafi 
141a250c04bSSieu Mun Tang 		status = mailbox_read_response(job_id,
142a250c04bSSieu Mun Tang 				resp, &resp_len);
143c76d4239SHadi Asyrafi 
144286b96f4SSieu Mun Tang 		if (status < 0) {
145cefb37ebSTien Hock, Loh 			break;
146286b96f4SSieu Mun Tang 		}
147c76d4239SHadi Asyrafi 
148c76d4239SHadi Asyrafi 		max_blocks++;
149cefb37ebSTien Hock, Loh 
150c76d4239SHadi Asyrafi 		if (mark_last_buffer_xfer_completed(
151286b96f4SSieu Mun Tang 			&completed_addr[*count]) == 0) {
152c76d4239SHadi Asyrafi 			*count = *count + 1;
153286b96f4SSieu Mun Tang 		} else {
154c76d4239SHadi Asyrafi 			break;
155c76d4239SHadi Asyrafi 		}
156286b96f4SSieu Mun Tang 	}
157c76d4239SHadi Asyrafi 
158c76d4239SHadi Asyrafi 	if (*count <= 0) {
159286b96f4SSieu Mun Tang 		if (status != MBOX_NO_RESPONSE &&
160286b96f4SSieu Mun Tang 			status != MBOX_TIMEOUT && resp_len != 0) {
161cefb37ebSTien Hock, Loh 			mailbox_clear_response();
162c76d4239SHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_ERROR;
163c76d4239SHadi Asyrafi 		}
164c76d4239SHadi Asyrafi 
165c76d4239SHadi Asyrafi 		*count = 0;
166c76d4239SHadi Asyrafi 	}
167c76d4239SHadi Asyrafi 
168c76d4239SHadi Asyrafi 	intel_fpga_sdm_write_all();
169c76d4239SHadi Asyrafi 
170c76d4239SHadi Asyrafi 	if (*count > 0)
171c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_OK;
172c76d4239SHadi Asyrafi 	else if (*count == 0)
173c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_BUSY;
174c76d4239SHadi Asyrafi 
175c76d4239SHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
176c76d4239SHadi Asyrafi 		if (fpga_config_buffers[i].write_requested != 0) {
177c76d4239SHadi Asyrafi 			all_completed = 0;
178c76d4239SHadi Asyrafi 			break;
179c76d4239SHadi Asyrafi 		}
180c76d4239SHadi Asyrafi 	}
181c76d4239SHadi Asyrafi 
182c76d4239SHadi Asyrafi 	if (all_completed == 1)
183c76d4239SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_OK;
184c76d4239SHadi Asyrafi 
185c76d4239SHadi Asyrafi 	return status;
186c76d4239SHadi Asyrafi }
187c76d4239SHadi Asyrafi 
188ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi static int intel_fpga_config_start(uint32_t type)
189c76d4239SHadi Asyrafi {
190a250c04bSSieu Mun Tang 	uint32_t argument = 0x1;
191c76d4239SHadi Asyrafi 	uint32_t response[3];
192c76d4239SHadi Asyrafi 	int status = 0;
193a250c04bSSieu Mun Tang 	unsigned int size = 0;
194a250c04bSSieu Mun Tang 	unsigned int resp_len = ARRAY_SIZE(response);
195c76d4239SHadi Asyrafi 
196ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi 	if ((config_type)type == FULL_CONFIG) {
197ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi 		is_full_reconfig = true;
198ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi 	}
1999c8f3af5SHadi Asyrafi 
200cefb37ebSTien Hock, Loh 	mailbox_clear_response();
201cefb37ebSTien Hock, Loh 
202a250c04bSSieu Mun Tang 	mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_CANCEL, NULL, 0U,
203a250c04bSSieu Mun Tang 			CMD_CASUAL, NULL, NULL);
204cefb37ebSTien Hock, Loh 
205a250c04bSSieu Mun Tang 	status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_RECONFIG, &argument, size,
206a250c04bSSieu Mun Tang 			CMD_CASUAL, response, &resp_len);
207c76d4239SHadi Asyrafi 
208c76d4239SHadi Asyrafi 	if (status < 0)
209c76d4239SHadi Asyrafi 		return status;
210c76d4239SHadi Asyrafi 
211c76d4239SHadi Asyrafi 	max_blocks = response[0];
212c76d4239SHadi Asyrafi 	bytes_per_block = response[1];
213c76d4239SHadi Asyrafi 
214c76d4239SHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
215c76d4239SHadi Asyrafi 		fpga_config_buffers[i].size = 0;
216c76d4239SHadi Asyrafi 		fpga_config_buffers[i].size_written = 0;
217c76d4239SHadi Asyrafi 		fpga_config_buffers[i].addr = 0;
218c76d4239SHadi Asyrafi 		fpga_config_buffers[i].write_requested = 0;
219c76d4239SHadi Asyrafi 		fpga_config_buffers[i].block_number = 0;
220c76d4239SHadi Asyrafi 		fpga_config_buffers[i].subblocks_sent = 0;
221c76d4239SHadi Asyrafi 	}
222c76d4239SHadi Asyrafi 
223c76d4239SHadi Asyrafi 	blocks_submitted = 0;
224c76d4239SHadi Asyrafi 	current_block = 0;
225cefb37ebSTien Hock, Loh 	read_block = 0;
226c76d4239SHadi Asyrafi 	current_buffer = 0;
227c76d4239SHadi Asyrafi 
2289c8f3af5SHadi Asyrafi 	/* full reconfiguration */
229ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi 	if (is_full_reconfig) {
2309c8f3af5SHadi Asyrafi 		/* Disable bridge */
2319c8f3af5SHadi Asyrafi 		socfpga_bridges_disable();
2329c8f3af5SHadi Asyrafi 	}
2339c8f3af5SHadi Asyrafi 
234c76d4239SHadi Asyrafi 	return 0;
235c76d4239SHadi Asyrafi }
236c76d4239SHadi Asyrafi 
2377c58fd4eSHadi Asyrafi static bool is_fpga_config_buffer_full(void)
2387c58fd4eSHadi Asyrafi {
2397c58fd4eSHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++)
2407c58fd4eSHadi Asyrafi 		if (!fpga_config_buffers[i].write_requested)
2417c58fd4eSHadi Asyrafi 			return false;
2427c58fd4eSHadi Asyrafi 	return true;
2437c58fd4eSHadi Asyrafi }
2447c58fd4eSHadi Asyrafi 
245aad868b4SAbdul Halim, Muhammad Hadi Asyrafi bool is_address_in_ddr_range(uint64_t addr, uint64_t size)
2467c58fd4eSHadi Asyrafi {
24712d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 	if (!addr && !size) {
24812d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 		return true;
24912d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 	}
2501a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	if (size > (UINT64_MAX - addr))
2517c58fd4eSHadi Asyrafi 		return false;
252a62b47b8SAbdul Halim, Muhammad Hadi Asyrafi 	if (addr < BL31_LIMIT)
2531a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return false;
2541a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	if (addr + size > DRAM_BASE + DRAM_SIZE)
2551a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return false;
2561a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
2571a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	return true;
2587c58fd4eSHadi Asyrafi }
259c76d4239SHadi Asyrafi 
260e5ebe87bSHadi Asyrafi static uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size)
261c76d4239SHadi Asyrafi {
2627c58fd4eSHadi Asyrafi 	int i;
263c76d4239SHadi Asyrafi 
2647c58fd4eSHadi Asyrafi 	intel_fpga_sdm_write_all();
265c76d4239SHadi Asyrafi 
2661a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	if (!is_address_in_ddr_range(mem, size) ||
2677c58fd4eSHadi Asyrafi 		is_fpga_config_buffer_full())
2687c58fd4eSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_REJECTED;
269c76d4239SHadi Asyrafi 
270c76d4239SHadi Asyrafi 	for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
2717c58fd4eSHadi Asyrafi 		int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE;
2727c58fd4eSHadi Asyrafi 
2737c58fd4eSHadi Asyrafi 		if (!fpga_config_buffers[j].write_requested) {
2747c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].addr = mem;
2757c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].size = size;
2767c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].size_written = 0;
2777c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].write_requested = 1;
2787c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].block_number =
279c76d4239SHadi Asyrafi 				blocks_submitted++;
2807c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].subblocks_sent = 0;
281c76d4239SHadi Asyrafi 			break;
282c76d4239SHadi Asyrafi 		}
283c76d4239SHadi Asyrafi 	}
284c76d4239SHadi Asyrafi 
2857c58fd4eSHadi Asyrafi 	if (is_fpga_config_buffer_full())
2867c58fd4eSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_BUSY;
287c76d4239SHadi Asyrafi 
2887c58fd4eSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
289c76d4239SHadi Asyrafi }
290c76d4239SHadi Asyrafi 
29113d33d52SHadi Asyrafi static int is_out_of_sec_range(uint64_t reg_addr)
29213d33d52SHadi Asyrafi {
293*7e954dfcSSiew Chin Lim #if DEBUG
294*7e954dfcSSiew Chin Lim 	return 0;
295*7e954dfcSSiew Chin Lim #endif
296*7e954dfcSSiew Chin Lim 
29713d33d52SHadi Asyrafi 	switch (reg_addr) {
29813d33d52SHadi Asyrafi 	case(0xF8011100):	/* ECCCTRL1 */
29913d33d52SHadi Asyrafi 	case(0xF8011104):	/* ECCCTRL2 */
30013d33d52SHadi Asyrafi 	case(0xF8011110):	/* ERRINTEN */
30113d33d52SHadi Asyrafi 	case(0xF8011114):	/* ERRINTENS */
30213d33d52SHadi Asyrafi 	case(0xF8011118):	/* ERRINTENR */
30313d33d52SHadi Asyrafi 	case(0xF801111C):	/* INTMODE */
30413d33d52SHadi Asyrafi 	case(0xF8011120):	/* INTSTAT */
30513d33d52SHadi Asyrafi 	case(0xF8011124):	/* DIAGINTTEST */
30613d33d52SHadi Asyrafi 	case(0xF801112C):	/* DERRADDRA */
30713d33d52SHadi Asyrafi 	case(0xFFD12028):	/* SDMMCGRP_CTRL */
30813d33d52SHadi Asyrafi 	case(0xFFD12044):	/* EMAC0 */
30913d33d52SHadi Asyrafi 	case(0xFFD12048):	/* EMAC1 */
31013d33d52SHadi Asyrafi 	case(0xFFD1204C):	/* EMAC2 */
31113d33d52SHadi Asyrafi 	case(0xFFD12090):	/* ECC_INT_MASK_VALUE */
31213d33d52SHadi Asyrafi 	case(0xFFD12094):	/* ECC_INT_MASK_SET */
31313d33d52SHadi Asyrafi 	case(0xFFD12098):	/* ECC_INT_MASK_CLEAR */
31413d33d52SHadi Asyrafi 	case(0xFFD1209C):	/* ECC_INTSTATUS_SERR */
31513d33d52SHadi Asyrafi 	case(0xFFD120A0):	/* ECC_INTSTATUS_DERR */
31613d33d52SHadi Asyrafi 	case(0xFFD120C0):	/* NOC_TIMEOUT */
31713d33d52SHadi Asyrafi 	case(0xFFD120C4):	/* NOC_IDLEREQ_SET */
31813d33d52SHadi Asyrafi 	case(0xFFD120C8):	/* NOC_IDLEREQ_CLR */
31913d33d52SHadi Asyrafi 	case(0xFFD120D0):	/* NOC_IDLEACK */
32013d33d52SHadi Asyrafi 	case(0xFFD120D4):	/* NOC_IDLESTATUS */
32113d33d52SHadi Asyrafi 	case(0xFFD12200):	/* BOOT_SCRATCH_COLD0 */
32213d33d52SHadi Asyrafi 	case(0xFFD12204):	/* BOOT_SCRATCH_COLD1 */
32313d33d52SHadi Asyrafi 	case(0xFFD12220):	/* BOOT_SCRATCH_COLD8 */
32413d33d52SHadi Asyrafi 	case(0xFFD12224):	/* BOOT_SCRATCH_COLD9 */
32513d33d52SHadi Asyrafi 		return 0;
32613d33d52SHadi Asyrafi 
32713d33d52SHadi Asyrafi 	default:
32813d33d52SHadi Asyrafi 		break;
32913d33d52SHadi Asyrafi 	}
33013d33d52SHadi Asyrafi 
33113d33d52SHadi Asyrafi 	return -1;
33213d33d52SHadi Asyrafi }
33313d33d52SHadi Asyrafi 
33413d33d52SHadi Asyrafi /* Secure register access */
33513d33d52SHadi Asyrafi uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval)
33613d33d52SHadi Asyrafi {
33713d33d52SHadi Asyrafi 	if (is_out_of_sec_range(reg_addr))
33813d33d52SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
33913d33d52SHadi Asyrafi 
34013d33d52SHadi Asyrafi 	*retval = mmio_read_32(reg_addr);
34113d33d52SHadi Asyrafi 
34213d33d52SHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
34313d33d52SHadi Asyrafi }
34413d33d52SHadi Asyrafi 
34513d33d52SHadi Asyrafi uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val,
34613d33d52SHadi Asyrafi 				uint32_t *retval)
34713d33d52SHadi Asyrafi {
34813d33d52SHadi Asyrafi 	if (is_out_of_sec_range(reg_addr))
34913d33d52SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
35013d33d52SHadi Asyrafi 
35113d33d52SHadi Asyrafi 	mmio_write_32(reg_addr, val);
35213d33d52SHadi Asyrafi 
35313d33d52SHadi Asyrafi 	return intel_secure_reg_read(reg_addr, retval);
35413d33d52SHadi Asyrafi }
35513d33d52SHadi Asyrafi 
35613d33d52SHadi Asyrafi uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask,
35713d33d52SHadi Asyrafi 				 uint32_t val, uint32_t *retval)
35813d33d52SHadi Asyrafi {
35913d33d52SHadi Asyrafi 	if (!intel_secure_reg_read(reg_addr, retval)) {
36013d33d52SHadi Asyrafi 		*retval &= ~mask;
361c9c07099SSiew Chin Lim 		*retval |= val & mask;
36213d33d52SHadi Asyrafi 		return intel_secure_reg_write(reg_addr, *retval, retval);
36313d33d52SHadi Asyrafi 	}
36413d33d52SHadi Asyrafi 
36513d33d52SHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_ERROR;
36613d33d52SHadi Asyrafi }
36713d33d52SHadi Asyrafi 
368e1f97d9cSHadi Asyrafi /* Intel Remote System Update (RSU) services */
369e1f97d9cSHadi Asyrafi uint64_t intel_rsu_update_address;
370e1f97d9cSHadi Asyrafi 
371d57318b7SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_status(uint64_t *respbuf, unsigned int respbuf_sz)
372e1f97d9cSHadi Asyrafi {
373e1f97d9cSHadi Asyrafi 	if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0)
374960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
375e1f97d9cSHadi Asyrafi 
376e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
377e1f97d9cSHadi Asyrafi }
378e1f97d9cSHadi Asyrafi 
379e1f97d9cSHadi Asyrafi static uint32_t intel_rsu_update(uint64_t update_address)
380e1f97d9cSHadi Asyrafi {
381e1f97d9cSHadi Asyrafi 	intel_rsu_update_address = update_address;
382e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
383e1f97d9cSHadi Asyrafi }
384e1f97d9cSHadi Asyrafi 
385ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_notify(uint32_t execution_stage)
386e1f97d9cSHadi Asyrafi {
387a62b47b8SAbdul Halim, Muhammad Hadi Asyrafi 	if (mailbox_hps_stage_notify(execution_stage) < 0)
388960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
389e1f97d9cSHadi Asyrafi 
390e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
391e1f97d9cSHadi Asyrafi }
392e1f97d9cSHadi Asyrafi 
393e1f97d9cSHadi Asyrafi static uint32_t intel_rsu_retry_counter(uint32_t *respbuf, uint32_t respbuf_sz,
394e1f97d9cSHadi Asyrafi 					uint32_t *ret_stat)
395e1f97d9cSHadi Asyrafi {
396e1f97d9cSHadi Asyrafi 	if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0)
397960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
398e1f97d9cSHadi Asyrafi 
399e1f97d9cSHadi Asyrafi 	*ret_stat = respbuf[8];
400e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
401e1f97d9cSHadi Asyrafi }
402e1f97d9cSHadi Asyrafi 
4030c5d62adSHadi Asyrafi /* Mailbox services */
404a250c04bSSieu Mun Tang static uint32_t intel_mbox_send_cmd(uint32_t cmd, uint32_t *args,
405a250c04bSSieu Mun Tang 				unsigned int len,
406d57318b7SAbdul Halim, Muhammad Hadi Asyrafi 				uint32_t urgent, uint32_t *response,
407a250c04bSSieu Mun Tang 				unsigned int resp_len, int *mbox_status,
408a250c04bSSieu Mun Tang 				unsigned int *len_in_resp)
4090c5d62adSHadi Asyrafi {
4101a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	*len_in_resp = 0;
4111a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	*mbox_status = 0;
4121a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
4131a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	if (!is_address_in_ddr_range((uint64_t)args, sizeof(uint32_t) * len))
4141a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_STATUS_REJECTED;
4151a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
4160c5d62adSHadi Asyrafi 	int status = mailbox_send_cmd(MBOX_JOB_ID, cmd, args, len, urgent,
417a250c04bSSieu Mun Tang 				      response, &resp_len);
4180c5d62adSHadi Asyrafi 
4190c5d62adSHadi Asyrafi 	if (status < 0) {
4200c5d62adSHadi Asyrafi 		*mbox_status = -status;
4210c5d62adSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
4220c5d62adSHadi Asyrafi 	}
4230c5d62adSHadi Asyrafi 
4240c5d62adSHadi Asyrafi 	*mbox_status = 0;
425a250c04bSSieu Mun Tang 	*len_in_resp = resp_len;
4260c5d62adSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
4270c5d62adSHadi Asyrafi }
4280c5d62adSHadi Asyrafi 
429c76d4239SHadi Asyrafi /*
430c76d4239SHadi Asyrafi  * This function is responsible for handling all SiP calls from the NS world
431c76d4239SHadi Asyrafi  */
432c76d4239SHadi Asyrafi 
433c76d4239SHadi Asyrafi uintptr_t sip_smc_handler(uint32_t smc_fid,
434c76d4239SHadi Asyrafi 			 u_register_t x1,
435c76d4239SHadi Asyrafi 			 u_register_t x2,
436c76d4239SHadi Asyrafi 			 u_register_t x3,
437c76d4239SHadi Asyrafi 			 u_register_t x4,
438c76d4239SHadi Asyrafi 			 void *cookie,
439c76d4239SHadi Asyrafi 			 void *handle,
440c76d4239SHadi Asyrafi 			 u_register_t flags)
441c76d4239SHadi Asyrafi {
442aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 	uint32_t retval = 0;
44377902fcaSSieu Mun Tang 	uint32_t mbox_error = 0;
444c76d4239SHadi Asyrafi 	uint32_t completed_addr[3];
44577902fcaSSieu Mun Tang 	uint64_t retval64, rsu_respbuf[9];
446286b96f4SSieu Mun Tang 	int status = INTEL_SIP_SMC_STATUS_OK;
447a250c04bSSieu Mun Tang 	int mbox_status;
448a250c04bSSieu Mun Tang 	unsigned int len_in_resp;
4490c5d62adSHadi Asyrafi 	u_register_t x5, x6;
450f8e6a09cSAbdul Halim, Muhammad Hadi Asyrafi 
451c76d4239SHadi Asyrafi 	switch (smc_fid) {
452c76d4239SHadi Asyrafi 	case SIP_SVC_UID:
453c76d4239SHadi Asyrafi 		/* Return UID to the caller */
454c76d4239SHadi Asyrafi 		SMC_UUID_RET(handle, intl_svc_uid);
45513d33d52SHadi Asyrafi 
456c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE:
457dfdd38c2SHadi Asyrafi 		status = intel_mailbox_fpga_config_isdone(x1);
458c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
45913d33d52SHadi Asyrafi 
460c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM:
461c76d4239SHadi Asyrafi 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
462c76d4239SHadi Asyrafi 			INTEL_SIP_SMC_FPGA_CONFIG_ADDR,
463c76d4239SHadi Asyrafi 			INTEL_SIP_SMC_FPGA_CONFIG_SIZE -
464c76d4239SHadi Asyrafi 				INTEL_SIP_SMC_FPGA_CONFIG_ADDR);
46513d33d52SHadi Asyrafi 
466c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_START:
467c76d4239SHadi Asyrafi 		status = intel_fpga_config_start(x1);
468c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
46913d33d52SHadi Asyrafi 
470c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_WRITE:
471c76d4239SHadi Asyrafi 		status = intel_fpga_config_write(x1, x2);
472c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
47313d33d52SHadi Asyrafi 
474c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE:
475c76d4239SHadi Asyrafi 		status = intel_fpga_config_completed_write(completed_addr,
476aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 							&retval, &rcv_id);
477aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		switch (retval) {
478c76d4239SHadi Asyrafi 		case 1:
479c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
480c76d4239SHadi Asyrafi 				completed_addr[0], 0, 0);
48113d33d52SHadi Asyrafi 
482c76d4239SHadi Asyrafi 		case 2:
483c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
484c76d4239SHadi Asyrafi 				completed_addr[0],
485c76d4239SHadi Asyrafi 				completed_addr[1], 0);
48613d33d52SHadi Asyrafi 
487c76d4239SHadi Asyrafi 		case 3:
488c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
489c76d4239SHadi Asyrafi 				completed_addr[0],
490c76d4239SHadi Asyrafi 				completed_addr[1],
491c76d4239SHadi Asyrafi 				completed_addr[2]);
49213d33d52SHadi Asyrafi 
493c76d4239SHadi Asyrafi 		case 0:
494c76d4239SHadi Asyrafi 			SMC_RET4(handle, status, 0, 0, 0);
49513d33d52SHadi Asyrafi 
496c76d4239SHadi Asyrafi 		default:
497cefb37ebSTien Hock, Loh 			mailbox_clear_response();
498c76d4239SHadi Asyrafi 			SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR);
499c76d4239SHadi Asyrafi 		}
50013d33d52SHadi Asyrafi 
50113d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_READ:
502aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_secure_reg_read(x1, &retval);
503aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
50413d33d52SHadi Asyrafi 
50513d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_WRITE:
506aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_secure_reg_write(x1, (uint32_t)x2, &retval);
507aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
50813d33d52SHadi Asyrafi 
50913d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_UPDATE:
51013d33d52SHadi Asyrafi 		status = intel_secure_reg_update(x1, (uint32_t)x2,
511aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 						 (uint32_t)x3, &retval);
512aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
513c76d4239SHadi Asyrafi 
514e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_STATUS:
515e1f97d9cSHadi Asyrafi 		status = intel_rsu_status(rsu_respbuf,
516e1f97d9cSHadi Asyrafi 					ARRAY_SIZE(rsu_respbuf));
517e1f97d9cSHadi Asyrafi 		if (status) {
518e1f97d9cSHadi Asyrafi 			SMC_RET1(handle, status);
519e1f97d9cSHadi Asyrafi 		} else {
520e1f97d9cSHadi Asyrafi 			SMC_RET4(handle, rsu_respbuf[0], rsu_respbuf[1],
521e1f97d9cSHadi Asyrafi 					rsu_respbuf[2], rsu_respbuf[3]);
522e1f97d9cSHadi Asyrafi 		}
523e1f97d9cSHadi Asyrafi 
524e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_UPDATE:
525e1f97d9cSHadi Asyrafi 		status = intel_rsu_update(x1);
526e1f97d9cSHadi Asyrafi 		SMC_RET1(handle, status);
527e1f97d9cSHadi Asyrafi 
528e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_NOTIFY:
529e1f97d9cSHadi Asyrafi 		status = intel_rsu_notify(x1);
530e1f97d9cSHadi Asyrafi 		SMC_RET1(handle, status);
531e1f97d9cSHadi Asyrafi 
532e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_RETRY_COUNTER:
533e1f97d9cSHadi Asyrafi 		status = intel_rsu_retry_counter((uint32_t *)rsu_respbuf,
534aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 						ARRAY_SIZE(rsu_respbuf), &retval);
535e1f97d9cSHadi Asyrafi 		if (status) {
536e1f97d9cSHadi Asyrafi 			SMC_RET1(handle, status);
537e1f97d9cSHadi Asyrafi 		} else {
538aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 			SMC_RET2(handle, status, retval);
539e1f97d9cSHadi Asyrafi 		}
540e1f97d9cSHadi Asyrafi 
541c703d752SSieu Mun Tang 	case INTEL_SIP_SMC_ECC_DBE:
542c703d752SSieu Mun Tang 		status = intel_ecc_dbe_notification(x1);
543c703d752SSieu Mun Tang 		SMC_RET1(handle, status);
544c703d752SSieu Mun Tang 
5450c5d62adSHadi Asyrafi 	case INTEL_SIP_SMC_MBOX_SEND_CMD:
5460c5d62adSHadi Asyrafi 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
5470c5d62adSHadi Asyrafi 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
548ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_mbox_send_cmd(x1, (uint32_t *)x2, x3, x4,
5490c5d62adSHadi Asyrafi 					     (uint32_t *)x5, x6, &mbox_status,
5500c5d62adSHadi Asyrafi 					     &len_in_resp);
551108514ffSSieu Mun Tang 		SMC_RET3(handle, status, mbox_status, len_in_resp);
5520c5d62adSHadi Asyrafi 
55377902fcaSSieu Mun Tang 	case INTEL_SIP_SMC_GET_ROM_PATCH_SHA384:
55477902fcaSSieu Mun Tang 		status = intel_fcs_get_rom_patch_sha384(x1, &retval64,
55577902fcaSSieu Mun Tang 							&mbox_error);
55677902fcaSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x1, retval64);
55777902fcaSSieu Mun Tang 
558f0c40b89SSieu Mun Tang 	case INTEL_SIP_SMC_SVC_VERSION:
559f0c40b89SSieu Mun Tang 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
560f0c40b89SSieu Mun Tang 					SIP_SVC_VERSION_MAJOR,
561f0c40b89SSieu Mun Tang 					SIP_SVC_VERSION_MINOR);
562f0c40b89SSieu Mun Tang 
563c76d4239SHadi Asyrafi 	default:
564c76d4239SHadi Asyrafi 		return socfpga_sip_handler(smc_fid, x1, x2, x3, x4,
565c76d4239SHadi Asyrafi 			cookie, handle, flags);
566c76d4239SHadi Asyrafi 	}
567c76d4239SHadi Asyrafi }
568c76d4239SHadi Asyrafi 
569c76d4239SHadi Asyrafi DECLARE_RT_SVC(
570c76d4239SHadi Asyrafi 	socfpga_sip_svc,
571c76d4239SHadi Asyrafi 	OEN_SIP_START,
572c76d4239SHadi Asyrafi 	OEN_SIP_END,
573c76d4239SHadi Asyrafi 	SMC_TYPE_FAST,
574c76d4239SHadi Asyrafi 	NULL,
575c76d4239SHadi Asyrafi 	sip_smc_handler
576c76d4239SHadi Asyrafi );
577c76d4239SHadi Asyrafi 
578c76d4239SHadi Asyrafi DECLARE_RT_SVC(
579c76d4239SHadi Asyrafi 	socfpga_sip_svc_std,
580c76d4239SHadi Asyrafi 	OEN_SIP_START,
581c76d4239SHadi Asyrafi 	OEN_SIP_END,
582c76d4239SHadi Asyrafi 	SMC_TYPE_YIELD,
583c76d4239SHadi Asyrafi 	NULL,
584c76d4239SHadi Asyrafi 	sip_smc_handler
585c76d4239SHadi Asyrafi );
586