xref: /rk3399_ARM-atf/plat/intel/soc/common/socfpga_sip_svc.c (revision 7e25eb87016ba8355cf0a3a5f71fb8b8785de044)
1c76d4239SHadi Asyrafi /*
212d71ac6SAbdul Halim, Muhammad Hadi Asyrafi  * Copyright (c) 2019-2022, ARM Limited and Contributors. All rights reserved.
3c76d4239SHadi Asyrafi  *
4c76d4239SHadi Asyrafi  * SPDX-License-Identifier: BSD-3-Clause
5c76d4239SHadi Asyrafi  */
6c76d4239SHadi Asyrafi 
7c76d4239SHadi Asyrafi #include <assert.h>
8c76d4239SHadi Asyrafi #include <common/debug.h>
9c76d4239SHadi Asyrafi #include <common/runtime_svc.h>
1013d33d52SHadi Asyrafi #include <lib/mmio.h>
11c76d4239SHadi Asyrafi #include <tools_share/uuid.h>
12c76d4239SHadi Asyrafi 
13286b96f4SSieu Mun Tang #include "socfpga_fcs.h"
14c76d4239SHadi Asyrafi #include "socfpga_mailbox.h"
159c8f3af5SHadi Asyrafi #include "socfpga_reset_manager.h"
16d25041bfSHadi Asyrafi #include "socfpga_sip_svc.h"
17c76d4239SHadi Asyrafi 
18c76d4239SHadi Asyrafi 
19c76d4239SHadi Asyrafi /* Total buffer the driver can hold */
20c76d4239SHadi Asyrafi #define FPGA_CONFIG_BUFFER_SIZE 4
21c76d4239SHadi Asyrafi 
22aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static int current_block, current_buffer;
23ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi static int read_block, max_blocks;
24aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t send_id, rcv_id;
25aad868b4SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t bytes_per_block, blocks_submitted;
26276a4366SSieu Mun Tang static bool bridge_disable;
27c76d4239SHadi Asyrafi 
28984e236eSSieu Mun Tang /* RSU static variables */
2944eb782eSChee Hong Ang static uint32_t rsu_dcmf_ver[4] = {0};
3044eb782eSChee Hong Ang 
314c26957bSChee Hong Ang /* RSU Max Retry */
324c26957bSChee Hong Ang static uint32_t rsu_max_retry;
33984e236eSSieu Mun Tang static uint16_t rsu_dcmf_stat[4] = {0};
34c76d4239SHadi Asyrafi 
35c76d4239SHadi Asyrafi /*  SiP Service UUID */
36c76d4239SHadi Asyrafi DEFINE_SVC_UUID2(intl_svc_uid,
37c76d4239SHadi Asyrafi 		0xa85273b0, 0xe85a, 0x4862, 0xa6, 0x2a,
38c76d4239SHadi Asyrafi 		0xfa, 0x88, 0x88, 0x17, 0x68, 0x81);
39c76d4239SHadi Asyrafi 
40e5ebe87bSHadi Asyrafi static uint64_t socfpga_sip_handler(uint32_t smc_fid,
41c76d4239SHadi Asyrafi 				   uint64_t x1,
42c76d4239SHadi Asyrafi 				   uint64_t x2,
43c76d4239SHadi Asyrafi 				   uint64_t x3,
44c76d4239SHadi Asyrafi 				   uint64_t x4,
45c76d4239SHadi Asyrafi 				   void *cookie,
46c76d4239SHadi Asyrafi 				   void *handle,
47c76d4239SHadi Asyrafi 				   uint64_t flags)
48c76d4239SHadi Asyrafi {
49c76d4239SHadi Asyrafi 	ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid);
50c76d4239SHadi Asyrafi 	SMC_RET1(handle, SMC_UNK);
51c76d4239SHadi Asyrafi }
52c76d4239SHadi Asyrafi 
53c76d4239SHadi Asyrafi struct fpga_config_info fpga_config_buffers[FPGA_CONFIG_BUFFER_SIZE];
54c76d4239SHadi Asyrafi 
557c58fd4eSHadi Asyrafi static int intel_fpga_sdm_write_buffer(struct fpga_config_info *buffer)
56c76d4239SHadi Asyrafi {
57ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi 	uint32_t args[3];
58c76d4239SHadi Asyrafi 
59c76d4239SHadi Asyrafi 	while (max_blocks > 0 && buffer->size > buffer->size_written) {
60c76d4239SHadi Asyrafi 		args[0] = (1<<8);
61c76d4239SHadi Asyrafi 		args[1] = buffer->addr + buffer->size_written;
627c58fd4eSHadi Asyrafi 		if (buffer->size - buffer->size_written <= bytes_per_block) {
63c76d4239SHadi Asyrafi 			args[2] = buffer->size - buffer->size_written;
64c76d4239SHadi Asyrafi 			current_buffer++;
65c76d4239SHadi Asyrafi 			current_buffer %= FPGA_CONFIG_BUFFER_SIZE;
66581182c1SSieu Mun Tang 		} else {
67c76d4239SHadi Asyrafi 			args[2] = bytes_per_block;
68581182c1SSieu Mun Tang 		}
697c58fd4eSHadi Asyrafi 
707c58fd4eSHadi Asyrafi 		buffer->size_written += args[2];
71aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		mailbox_send_cmd_async(&send_id, MBOX_RECONFIG_DATA, args,
72d57318b7SAbdul Halim, Muhammad Hadi Asyrafi 					3U, CMD_INDIRECT);
737c58fd4eSHadi Asyrafi 
74c76d4239SHadi Asyrafi 		buffer->subblocks_sent++;
75c76d4239SHadi Asyrafi 		max_blocks--;
76c76d4239SHadi Asyrafi 	}
777c58fd4eSHadi Asyrafi 
787c58fd4eSHadi Asyrafi 	return !max_blocks;
79c76d4239SHadi Asyrafi }
80c76d4239SHadi Asyrafi 
81c76d4239SHadi Asyrafi static int intel_fpga_sdm_write_all(void)
82c76d4239SHadi Asyrafi {
83581182c1SSieu Mun Tang 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
847c58fd4eSHadi Asyrafi 		if (intel_fpga_sdm_write_buffer(
85581182c1SSieu Mun Tang 			&fpga_config_buffers[current_buffer])) {
867c58fd4eSHadi Asyrafi 			break;
87581182c1SSieu Mun Tang 		}
88581182c1SSieu Mun Tang 	}
89c76d4239SHadi Asyrafi 	return 0;
90c76d4239SHadi Asyrafi }
91c76d4239SHadi Asyrafi 
92dfdd38c2SHadi Asyrafi static uint32_t intel_mailbox_fpga_config_isdone(uint32_t query_type)
93c76d4239SHadi Asyrafi {
94dfdd38c2SHadi Asyrafi 	uint32_t ret;
95dfdd38c2SHadi Asyrafi 
9652cf9c2cSKris Chaplin 	if (query_type == 1U) {
97a250c04bSSieu Mun Tang 		ret = intel_mailbox_get_config_status(MBOX_CONFIG_STATUS, false);
9852cf9c2cSKris Chaplin 	} else {
99a250c04bSSieu Mun Tang 		ret = intel_mailbox_get_config_status(MBOX_RECONFIG_STATUS, true);
10052cf9c2cSKris Chaplin 	}
1017c58fd4eSHadi Asyrafi 
102e40910e2SAbdul Halim, Muhammad Hadi Asyrafi 	if (ret != 0U) {
10352cf9c2cSKris Chaplin 		if (ret == MBOX_CFGSTAT_STATE_CONFIG) {
1047c58fd4eSHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_BUSY;
10552cf9c2cSKris Chaplin 		} else {
1067c58fd4eSHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_ERROR;
1077c58fd4eSHadi Asyrafi 		}
10852cf9c2cSKris Chaplin 	}
1097c58fd4eSHadi Asyrafi 
110276a4366SSieu Mun Tang 	if (bridge_disable) {
11111f4f030SSieu Mun Tang 		socfpga_bridges_enable(~0);	/* Enable bridge */
112276a4366SSieu Mun Tang 		bridge_disable = false;
1139c8f3af5SHadi Asyrafi 	}
1149c8f3af5SHadi Asyrafi 
1157c58fd4eSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
116c76d4239SHadi Asyrafi }
117c76d4239SHadi Asyrafi 
118c76d4239SHadi Asyrafi static int mark_last_buffer_xfer_completed(uint32_t *buffer_addr_completed)
119c76d4239SHadi Asyrafi {
120c76d4239SHadi Asyrafi 	int i;
121c76d4239SHadi Asyrafi 
122c76d4239SHadi Asyrafi 	for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
123c76d4239SHadi Asyrafi 		if (fpga_config_buffers[i].block_number == current_block) {
124c76d4239SHadi Asyrafi 			fpga_config_buffers[i].subblocks_sent--;
125c76d4239SHadi Asyrafi 			if (fpga_config_buffers[i].subblocks_sent == 0
126c76d4239SHadi Asyrafi 			&& fpga_config_buffers[i].size <=
127c76d4239SHadi Asyrafi 			fpga_config_buffers[i].size_written) {
128c76d4239SHadi Asyrafi 				fpga_config_buffers[i].write_requested = 0;
129c76d4239SHadi Asyrafi 				current_block++;
130c76d4239SHadi Asyrafi 				*buffer_addr_completed =
131c76d4239SHadi Asyrafi 					fpga_config_buffers[i].addr;
132c76d4239SHadi Asyrafi 				return 0;
133c76d4239SHadi Asyrafi 			}
134c76d4239SHadi Asyrafi 		}
135c76d4239SHadi Asyrafi 	}
136c76d4239SHadi Asyrafi 
137c76d4239SHadi Asyrafi 	return -1;
138c76d4239SHadi Asyrafi }
139c76d4239SHadi Asyrafi 
140e5ebe87bSHadi Asyrafi static int intel_fpga_config_completed_write(uint32_t *completed_addr,
141aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 					uint32_t *count, uint32_t *job_id)
142c76d4239SHadi Asyrafi {
143c76d4239SHadi Asyrafi 	uint32_t resp[5];
144a250c04bSSieu Mun Tang 	unsigned int resp_len = ARRAY_SIZE(resp);
145a250c04bSSieu Mun Tang 	int status = INTEL_SIP_SMC_STATUS_OK;
146c76d4239SHadi Asyrafi 	int all_completed = 1;
147a250c04bSSieu Mun Tang 	*count = 0;
148c76d4239SHadi Asyrafi 
149cefb37ebSTien Hock, Loh 	while (*count < 3) {
150c76d4239SHadi Asyrafi 
151a250c04bSSieu Mun Tang 		status = mailbox_read_response(job_id,
152a250c04bSSieu Mun Tang 				resp, &resp_len);
153c76d4239SHadi Asyrafi 
154286b96f4SSieu Mun Tang 		if (status < 0) {
155cefb37ebSTien Hock, Loh 			break;
156286b96f4SSieu Mun Tang 		}
157c76d4239SHadi Asyrafi 
158c76d4239SHadi Asyrafi 		max_blocks++;
159cefb37ebSTien Hock, Loh 
160c76d4239SHadi Asyrafi 		if (mark_last_buffer_xfer_completed(
161286b96f4SSieu Mun Tang 			&completed_addr[*count]) == 0) {
162c76d4239SHadi Asyrafi 			*count = *count + 1;
163286b96f4SSieu Mun Tang 		} else {
164c76d4239SHadi Asyrafi 			break;
165c76d4239SHadi Asyrafi 		}
166286b96f4SSieu Mun Tang 	}
167c76d4239SHadi Asyrafi 
168c76d4239SHadi Asyrafi 	if (*count <= 0) {
169286b96f4SSieu Mun Tang 		if (status != MBOX_NO_RESPONSE &&
170286b96f4SSieu Mun Tang 			status != MBOX_TIMEOUT && resp_len != 0) {
171cefb37ebSTien Hock, Loh 			mailbox_clear_response();
172c76d4239SHadi Asyrafi 			return INTEL_SIP_SMC_STATUS_ERROR;
173c76d4239SHadi Asyrafi 		}
174c76d4239SHadi Asyrafi 
175c76d4239SHadi Asyrafi 		*count = 0;
176c76d4239SHadi Asyrafi 	}
177c76d4239SHadi Asyrafi 
178c76d4239SHadi Asyrafi 	intel_fpga_sdm_write_all();
179c76d4239SHadi Asyrafi 
180581182c1SSieu Mun Tang 	if (*count > 0) {
181c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_OK;
182581182c1SSieu Mun Tang 	} else if (*count == 0) {
183c76d4239SHadi Asyrafi 		status = INTEL_SIP_SMC_STATUS_BUSY;
184581182c1SSieu Mun Tang 	}
185c76d4239SHadi Asyrafi 
186c76d4239SHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
187c76d4239SHadi Asyrafi 		if (fpga_config_buffers[i].write_requested != 0) {
188c76d4239SHadi Asyrafi 			all_completed = 0;
189c76d4239SHadi Asyrafi 			break;
190c76d4239SHadi Asyrafi 		}
191c76d4239SHadi Asyrafi 	}
192c76d4239SHadi Asyrafi 
193581182c1SSieu Mun Tang 	if (all_completed == 1) {
194c76d4239SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_OK;
195581182c1SSieu Mun Tang 	}
196c76d4239SHadi Asyrafi 
197c76d4239SHadi Asyrafi 	return status;
198c76d4239SHadi Asyrafi }
199c76d4239SHadi Asyrafi 
200276a4366SSieu Mun Tang static int intel_fpga_config_start(uint32_t flag)
201c76d4239SHadi Asyrafi {
202a250c04bSSieu Mun Tang 	uint32_t argument = 0x1;
203c76d4239SHadi Asyrafi 	uint32_t response[3];
204c76d4239SHadi Asyrafi 	int status = 0;
205a250c04bSSieu Mun Tang 	unsigned int size = 0;
206a250c04bSSieu Mun Tang 	unsigned int resp_len = ARRAY_SIZE(response);
207c76d4239SHadi Asyrafi 
208276a4366SSieu Mun Tang 	if (!CONFIG_TEST_FLAG(flag, PARTIAL_CONFIG)) {
209276a4366SSieu Mun Tang 		bridge_disable = true;
210276a4366SSieu Mun Tang 	}
211276a4366SSieu Mun Tang 
212276a4366SSieu Mun Tang 	if (CONFIG_TEST_FLAG(flag, AUTHENTICATION)) {
213276a4366SSieu Mun Tang 		size = 1;
214276a4366SSieu Mun Tang 		bridge_disable = false;
215ec4f28ecSAbdul Halim, Muhammad Hadi Asyrafi 	}
2169c8f3af5SHadi Asyrafi 
217cefb37ebSTien Hock, Loh 	mailbox_clear_response();
218cefb37ebSTien Hock, Loh 
219a250c04bSSieu Mun Tang 	mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_CANCEL, NULL, 0U,
220a250c04bSSieu Mun Tang 			CMD_CASUAL, NULL, NULL);
221cefb37ebSTien Hock, Loh 
222a250c04bSSieu Mun Tang 	status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_RECONFIG, &argument, size,
223a250c04bSSieu Mun Tang 			CMD_CASUAL, response, &resp_len);
224c76d4239SHadi Asyrafi 
225e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 	if (status < 0) {
226276a4366SSieu Mun Tang 		bridge_disable = false;
227e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
228e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 	}
229c76d4239SHadi Asyrafi 
230c76d4239SHadi Asyrafi 	max_blocks = response[0];
231c76d4239SHadi Asyrafi 	bytes_per_block = response[1];
232c76d4239SHadi Asyrafi 
233c76d4239SHadi Asyrafi 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
234c76d4239SHadi Asyrafi 		fpga_config_buffers[i].size = 0;
235c76d4239SHadi Asyrafi 		fpga_config_buffers[i].size_written = 0;
236c76d4239SHadi Asyrafi 		fpga_config_buffers[i].addr = 0;
237c76d4239SHadi Asyrafi 		fpga_config_buffers[i].write_requested = 0;
238c76d4239SHadi Asyrafi 		fpga_config_buffers[i].block_number = 0;
239c76d4239SHadi Asyrafi 		fpga_config_buffers[i].subblocks_sent = 0;
240c76d4239SHadi Asyrafi 	}
241c76d4239SHadi Asyrafi 
242c76d4239SHadi Asyrafi 	blocks_submitted = 0;
243c76d4239SHadi Asyrafi 	current_block = 0;
244cefb37ebSTien Hock, Loh 	read_block = 0;
245c76d4239SHadi Asyrafi 	current_buffer = 0;
246c76d4239SHadi Asyrafi 
247276a4366SSieu Mun Tang 	/* Disable bridge on full reconfiguration */
248276a4366SSieu Mun Tang 	if (bridge_disable) {
24911f4f030SSieu Mun Tang 		socfpga_bridges_disable(~0);
2509c8f3af5SHadi Asyrafi 	}
2519c8f3af5SHadi Asyrafi 
252e0fc2d19SAbdul Halim, Muhammad Hadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
253c76d4239SHadi Asyrafi }
254c76d4239SHadi Asyrafi 
2557c58fd4eSHadi Asyrafi static bool is_fpga_config_buffer_full(void)
2567c58fd4eSHadi Asyrafi {
257581182c1SSieu Mun Tang 	for (int i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
258581182c1SSieu Mun Tang 		if (!fpga_config_buffers[i].write_requested) {
2597c58fd4eSHadi Asyrafi 			return false;
260581182c1SSieu Mun Tang 		}
261581182c1SSieu Mun Tang 	}
2627c58fd4eSHadi Asyrafi 	return true;
2637c58fd4eSHadi Asyrafi }
2647c58fd4eSHadi Asyrafi 
265aad868b4SAbdul Halim, Muhammad Hadi Asyrafi bool is_address_in_ddr_range(uint64_t addr, uint64_t size)
2667c58fd4eSHadi Asyrafi {
26712d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 	if (!addr && !size) {
26812d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 		return true;
26912d71ac6SAbdul Halim, Muhammad Hadi Asyrafi 	}
270581182c1SSieu Mun Tang 	if (size > (UINT64_MAX - addr)) {
2717c58fd4eSHadi Asyrafi 		return false;
272581182c1SSieu Mun Tang 	}
273581182c1SSieu Mun Tang 	if (addr < BL31_LIMIT) {
2741a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return false;
275581182c1SSieu Mun Tang 	}
276581182c1SSieu Mun Tang 	if (addr + size > DRAM_BASE + DRAM_SIZE) {
2771a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return false;
278581182c1SSieu Mun Tang 	}
2791a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
2801a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	return true;
2817c58fd4eSHadi Asyrafi }
282c76d4239SHadi Asyrafi 
283e5ebe87bSHadi Asyrafi static uint32_t intel_fpga_config_write(uint64_t mem, uint64_t size)
284c76d4239SHadi Asyrafi {
2857c58fd4eSHadi Asyrafi 	int i;
286c76d4239SHadi Asyrafi 
2877c58fd4eSHadi Asyrafi 	intel_fpga_sdm_write_all();
288c76d4239SHadi Asyrafi 
2891a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	if (!is_address_in_ddr_range(mem, size) ||
290ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 		is_fpga_config_buffer_full()) {
2917c58fd4eSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_REJECTED;
292ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 	}
293c76d4239SHadi Asyrafi 
294c76d4239SHadi Asyrafi 	for (i = 0; i < FPGA_CONFIG_BUFFER_SIZE; i++) {
2957c58fd4eSHadi Asyrafi 		int j = (i + current_buffer) % FPGA_CONFIG_BUFFER_SIZE;
2967c58fd4eSHadi Asyrafi 
2977c58fd4eSHadi Asyrafi 		if (!fpga_config_buffers[j].write_requested) {
2987c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].addr = mem;
2997c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].size = size;
3007c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].size_written = 0;
3017c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].write_requested = 1;
3027c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].block_number =
303c76d4239SHadi Asyrafi 				blocks_submitted++;
3047c58fd4eSHadi Asyrafi 			fpga_config_buffers[j].subblocks_sent = 0;
305c76d4239SHadi Asyrafi 			break;
306c76d4239SHadi Asyrafi 		}
307c76d4239SHadi Asyrafi 	}
308c76d4239SHadi Asyrafi 
309ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 	if (is_fpga_config_buffer_full()) {
3107c58fd4eSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_BUSY;
311ef51b097SAbdul Halim, Muhammad Hadi Asyrafi 	}
312c76d4239SHadi Asyrafi 
3137c58fd4eSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
314c76d4239SHadi Asyrafi }
315c76d4239SHadi Asyrafi 
31613d33d52SHadi Asyrafi static int is_out_of_sec_range(uint64_t reg_addr)
31713d33d52SHadi Asyrafi {
3187e954dfcSSiew Chin Lim #if DEBUG
3197e954dfcSSiew Chin Lim 	return 0;
3207e954dfcSSiew Chin Lim #endif
3217e954dfcSSiew Chin Lim 
32213d33d52SHadi Asyrafi 	switch (reg_addr) {
32313d33d52SHadi Asyrafi 	case(0xF8011100):	/* ECCCTRL1 */
32413d33d52SHadi Asyrafi 	case(0xF8011104):	/* ECCCTRL2 */
32513d33d52SHadi Asyrafi 	case(0xF8011110):	/* ERRINTEN */
32613d33d52SHadi Asyrafi 	case(0xF8011114):	/* ERRINTENS */
32713d33d52SHadi Asyrafi 	case(0xF8011118):	/* ERRINTENR */
32813d33d52SHadi Asyrafi 	case(0xF801111C):	/* INTMODE */
32913d33d52SHadi Asyrafi 	case(0xF8011120):	/* INTSTAT */
33013d33d52SHadi Asyrafi 	case(0xF8011124):	/* DIAGINTTEST */
33113d33d52SHadi Asyrafi 	case(0xF801112C):	/* DERRADDRA */
33213d33d52SHadi Asyrafi 	case(0xFFD12028):	/* SDMMCGRP_CTRL */
33313d33d52SHadi Asyrafi 	case(0xFFD12044):	/* EMAC0 */
33413d33d52SHadi Asyrafi 	case(0xFFD12048):	/* EMAC1 */
33513d33d52SHadi Asyrafi 	case(0xFFD1204C):	/* EMAC2 */
33613d33d52SHadi Asyrafi 	case(0xFFD12090):	/* ECC_INT_MASK_VALUE */
33713d33d52SHadi Asyrafi 	case(0xFFD12094):	/* ECC_INT_MASK_SET */
33813d33d52SHadi Asyrafi 	case(0xFFD12098):	/* ECC_INT_MASK_CLEAR */
33913d33d52SHadi Asyrafi 	case(0xFFD1209C):	/* ECC_INTSTATUS_SERR */
34013d33d52SHadi Asyrafi 	case(0xFFD120A0):	/* ECC_INTSTATUS_DERR */
34113d33d52SHadi Asyrafi 	case(0xFFD120C0):	/* NOC_TIMEOUT */
34213d33d52SHadi Asyrafi 	case(0xFFD120C4):	/* NOC_IDLEREQ_SET */
34313d33d52SHadi Asyrafi 	case(0xFFD120C8):	/* NOC_IDLEREQ_CLR */
34413d33d52SHadi Asyrafi 	case(0xFFD120D0):	/* NOC_IDLEACK */
34513d33d52SHadi Asyrafi 	case(0xFFD120D4):	/* NOC_IDLESTATUS */
34613d33d52SHadi Asyrafi 	case(0xFFD12200):	/* BOOT_SCRATCH_COLD0 */
34713d33d52SHadi Asyrafi 	case(0xFFD12204):	/* BOOT_SCRATCH_COLD1 */
34813d33d52SHadi Asyrafi 	case(0xFFD12220):	/* BOOT_SCRATCH_COLD8 */
34913d33d52SHadi Asyrafi 	case(0xFFD12224):	/* BOOT_SCRATCH_COLD9 */
35013d33d52SHadi Asyrafi 		return 0;
35113d33d52SHadi Asyrafi 
35213d33d52SHadi Asyrafi 	default:
35313d33d52SHadi Asyrafi 		break;
35413d33d52SHadi Asyrafi 	}
35513d33d52SHadi Asyrafi 
35613d33d52SHadi Asyrafi 	return -1;
35713d33d52SHadi Asyrafi }
35813d33d52SHadi Asyrafi 
35913d33d52SHadi Asyrafi /* Secure register access */
36013d33d52SHadi Asyrafi uint32_t intel_secure_reg_read(uint64_t reg_addr, uint32_t *retval)
36113d33d52SHadi Asyrafi {
362581182c1SSieu Mun Tang 	if (is_out_of_sec_range(reg_addr)) {
36313d33d52SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
364581182c1SSieu Mun Tang 	}
36513d33d52SHadi Asyrafi 
36613d33d52SHadi Asyrafi 	*retval = mmio_read_32(reg_addr);
36713d33d52SHadi Asyrafi 
36813d33d52SHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
36913d33d52SHadi Asyrafi }
37013d33d52SHadi Asyrafi 
37113d33d52SHadi Asyrafi uint32_t intel_secure_reg_write(uint64_t reg_addr, uint32_t val,
37213d33d52SHadi Asyrafi 				uint32_t *retval)
37313d33d52SHadi Asyrafi {
374581182c1SSieu Mun Tang 	if (is_out_of_sec_range(reg_addr)) {
37513d33d52SHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
376581182c1SSieu Mun Tang 	}
37713d33d52SHadi Asyrafi 
37813d33d52SHadi Asyrafi 	mmio_write_32(reg_addr, val);
37913d33d52SHadi Asyrafi 
38013d33d52SHadi Asyrafi 	return intel_secure_reg_read(reg_addr, retval);
38113d33d52SHadi Asyrafi }
38213d33d52SHadi Asyrafi 
38313d33d52SHadi Asyrafi uint32_t intel_secure_reg_update(uint64_t reg_addr, uint32_t mask,
38413d33d52SHadi Asyrafi 				 uint32_t val, uint32_t *retval)
38513d33d52SHadi Asyrafi {
38613d33d52SHadi Asyrafi 	if (!intel_secure_reg_read(reg_addr, retval)) {
38713d33d52SHadi Asyrafi 		*retval &= ~mask;
388c9c07099SSiew Chin Lim 		*retval |= val & mask;
38913d33d52SHadi Asyrafi 		return intel_secure_reg_write(reg_addr, *retval, retval);
39013d33d52SHadi Asyrafi 	}
39113d33d52SHadi Asyrafi 
39213d33d52SHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_ERROR;
39313d33d52SHadi Asyrafi }
39413d33d52SHadi Asyrafi 
395e1f97d9cSHadi Asyrafi /* Intel Remote System Update (RSU) services */
396e1f97d9cSHadi Asyrafi uint64_t intel_rsu_update_address;
397e1f97d9cSHadi Asyrafi 
398d57318b7SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_status(uint64_t *respbuf, unsigned int respbuf_sz)
399e1f97d9cSHadi Asyrafi {
400581182c1SSieu Mun Tang 	if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) {
401960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
402581182c1SSieu Mun Tang 	}
403e1f97d9cSHadi Asyrafi 
404e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
405e1f97d9cSHadi Asyrafi }
406e1f97d9cSHadi Asyrafi 
407e1f97d9cSHadi Asyrafi static uint32_t intel_rsu_update(uint64_t update_address)
408e1f97d9cSHadi Asyrafi {
409e1f97d9cSHadi Asyrafi 	intel_rsu_update_address = update_address;
410e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
411e1f97d9cSHadi Asyrafi }
412e1f97d9cSHadi Asyrafi 
413ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_rsu_notify(uint32_t execution_stage)
414e1f97d9cSHadi Asyrafi {
415581182c1SSieu Mun Tang 	if (mailbox_hps_stage_notify(execution_stage) < 0) {
416960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
417581182c1SSieu Mun Tang 	}
418e1f97d9cSHadi Asyrafi 
419e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
420e1f97d9cSHadi Asyrafi }
421e1f97d9cSHadi Asyrafi 
422e1f97d9cSHadi Asyrafi static uint32_t intel_rsu_retry_counter(uint32_t *respbuf, uint32_t respbuf_sz,
423e1f97d9cSHadi Asyrafi 					uint32_t *ret_stat)
424e1f97d9cSHadi Asyrafi {
425581182c1SSieu Mun Tang 	if (mailbox_rsu_status((uint32_t *)respbuf, respbuf_sz) < 0) {
426960896ebSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_RSU_ERROR;
427581182c1SSieu Mun Tang 	}
428e1f97d9cSHadi Asyrafi 
429e1f97d9cSHadi Asyrafi 	*ret_stat = respbuf[8];
430e1f97d9cSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
431e1f97d9cSHadi Asyrafi }
432e1f97d9cSHadi Asyrafi 
43344eb782eSChee Hong Ang static uint32_t intel_rsu_copy_dcmf_version(uint64_t dcmf_ver_1_0,
43444eb782eSChee Hong Ang 					    uint64_t dcmf_ver_3_2)
43544eb782eSChee Hong Ang {
43644eb782eSChee Hong Ang 	rsu_dcmf_ver[0] = dcmf_ver_1_0;
43744eb782eSChee Hong Ang 	rsu_dcmf_ver[1] = dcmf_ver_1_0 >> 32;
43844eb782eSChee Hong Ang 	rsu_dcmf_ver[2] = dcmf_ver_3_2;
43944eb782eSChee Hong Ang 	rsu_dcmf_ver[3] = dcmf_ver_3_2 >> 32;
44044eb782eSChee Hong Ang 
44144eb782eSChee Hong Ang 	return INTEL_SIP_SMC_STATUS_OK;
44244eb782eSChee Hong Ang }
44344eb782eSChee Hong Ang 
444984e236eSSieu Mun Tang static uint32_t intel_rsu_copy_dcmf_status(uint64_t dcmf_stat)
445984e236eSSieu Mun Tang {
446984e236eSSieu Mun Tang 	rsu_dcmf_stat[0] = 0xFFFF & (dcmf_stat >> (0 * 16));
447984e236eSSieu Mun Tang 	rsu_dcmf_stat[1] = 0xFFFF & (dcmf_stat >> (1 * 16));
448984e236eSSieu Mun Tang 	rsu_dcmf_stat[2] = 0xFFFF & (dcmf_stat >> (2 * 16));
449984e236eSSieu Mun Tang 	rsu_dcmf_stat[3] = 0xFFFF & (dcmf_stat >> (3 * 16));
450984e236eSSieu Mun Tang 
451984e236eSSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
452984e236eSSieu Mun Tang }
453984e236eSSieu Mun Tang 
45452cf9c2cSKris Chaplin /* Intel HWMON services */
45552cf9c2cSKris Chaplin static uint32_t intel_hwmon_readtemp(uint32_t chan, uint32_t *retval)
45652cf9c2cSKris Chaplin {
45752cf9c2cSKris Chaplin 	if (chan > TEMP_CHANNEL_MAX) {
45852cf9c2cSKris Chaplin 		return INTEL_SIP_SMC_STATUS_ERROR;
45952cf9c2cSKris Chaplin 	}
46052cf9c2cSKris Chaplin 
46152cf9c2cSKris Chaplin 	if (mailbox_hwmon_readtemp(chan, retval) < 0) {
46252cf9c2cSKris Chaplin 		return INTEL_SIP_SMC_STATUS_ERROR;
46352cf9c2cSKris Chaplin 	}
46452cf9c2cSKris Chaplin 
46552cf9c2cSKris Chaplin 	return INTEL_SIP_SMC_STATUS_OK;
46652cf9c2cSKris Chaplin }
46752cf9c2cSKris Chaplin 
46852cf9c2cSKris Chaplin static uint32_t intel_hwmon_readvolt(uint32_t chan, uint32_t *retval)
46952cf9c2cSKris Chaplin {
47052cf9c2cSKris Chaplin 	if (chan > VOLT_CHANNEL_MAX) {
47152cf9c2cSKris Chaplin 		return INTEL_SIP_SMC_STATUS_ERROR;
47252cf9c2cSKris Chaplin 	}
47352cf9c2cSKris Chaplin 
47452cf9c2cSKris Chaplin 	if (mailbox_hwmon_readvolt(chan, retval) < 0) {
47552cf9c2cSKris Chaplin 		return INTEL_SIP_SMC_STATUS_ERROR;
47652cf9c2cSKris Chaplin 	}
47752cf9c2cSKris Chaplin 
47852cf9c2cSKris Chaplin 	return INTEL_SIP_SMC_STATUS_OK;
47952cf9c2cSKris Chaplin }
48052cf9c2cSKris Chaplin 
4810c5d62adSHadi Asyrafi /* Mailbox services */
482c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi static uint32_t intel_smc_fw_version(uint32_t *fw_version)
483c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi {
484c026dfe3SSieu Mun Tang 	int status;
485c026dfe3SSieu Mun Tang 	unsigned int resp_len = CONFIG_STATUS_WORD_SIZE;
486c026dfe3SSieu Mun Tang 	uint32_t resp_data[CONFIG_STATUS_WORD_SIZE] = {0U};
487c026dfe3SSieu Mun Tang 
488c026dfe3SSieu Mun Tang 	status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CONFIG_STATUS, NULL, 0U,
489c026dfe3SSieu Mun Tang 			CMD_CASUAL, resp_data, &resp_len);
490c026dfe3SSieu Mun Tang 
491c026dfe3SSieu Mun Tang 	if (status < 0) {
492c026dfe3SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
493c026dfe3SSieu Mun Tang 	}
494c026dfe3SSieu Mun Tang 
495c026dfe3SSieu Mun Tang 	if (resp_len <= CONFIG_STATUS_FW_VER_OFFSET) {
496c026dfe3SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
497c026dfe3SSieu Mun Tang 	}
498c026dfe3SSieu Mun Tang 
499c026dfe3SSieu Mun Tang 	*fw_version = resp_data[CONFIG_STATUS_FW_VER_OFFSET] & CONFIG_STATUS_FW_VER_MASK;
500c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 
501c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
502c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi }
503c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 
504a250c04bSSieu Mun Tang static uint32_t intel_mbox_send_cmd(uint32_t cmd, uint32_t *args,
505a250c04bSSieu Mun Tang 				unsigned int len,
506d57318b7SAbdul Halim, Muhammad Hadi Asyrafi 				uint32_t urgent, uint32_t *response,
507a250c04bSSieu Mun Tang 				unsigned int resp_len, int *mbox_status,
508a250c04bSSieu Mun Tang 				unsigned int *len_in_resp)
5090c5d62adSHadi Asyrafi {
5101a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 	*len_in_resp = 0;
511651841f2SSieu Mun Tang 	*mbox_status = GENERIC_RESPONSE_ERROR;
5121a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
513581182c1SSieu Mun Tang 	if (!is_address_in_ddr_range((uint64_t)args, sizeof(uint32_t) * len)) {
5141a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 		return INTEL_SIP_SMC_STATUS_REJECTED;
515581182c1SSieu Mun Tang 	}
5161a87db5dSAbdul Halim, Muhammad Hadi Asyrafi 
5170c5d62adSHadi Asyrafi 	int status = mailbox_send_cmd(MBOX_JOB_ID, cmd, args, len, urgent,
518a250c04bSSieu Mun Tang 				      response, &resp_len);
5190c5d62adSHadi Asyrafi 
5200c5d62adSHadi Asyrafi 	if (status < 0) {
5210c5d62adSHadi Asyrafi 		*mbox_status = -status;
5220c5d62adSHadi Asyrafi 		return INTEL_SIP_SMC_STATUS_ERROR;
5230c5d62adSHadi Asyrafi 	}
5240c5d62adSHadi Asyrafi 
5250c5d62adSHadi Asyrafi 	*mbox_status = 0;
526a250c04bSSieu Mun Tang 	*len_in_resp = resp_len;
5270c5d62adSHadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
5280c5d62adSHadi Asyrafi }
5290c5d62adSHadi Asyrafi 
53093a5b97eSSieu Mun Tang static int intel_smc_get_usercode(uint32_t *user_code)
53193a5b97eSSieu Mun Tang {
53293a5b97eSSieu Mun Tang 	int status;
53393a5b97eSSieu Mun Tang 	unsigned int resp_len = sizeof(user_code) / MBOX_WORD_BYTE;
53493a5b97eSSieu Mun Tang 
53593a5b97eSSieu Mun Tang 	status = mailbox_send_cmd(MBOX_JOB_ID, MBOX_CMD_GET_USERCODE, NULL,
53693a5b97eSSieu Mun Tang 				0U, CMD_CASUAL, user_code, &resp_len);
53793a5b97eSSieu Mun Tang 
53893a5b97eSSieu Mun Tang 	if (status < 0) {
53993a5b97eSSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
54093a5b97eSSieu Mun Tang 	}
54193a5b97eSSieu Mun Tang 
54293a5b97eSSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
54393a5b97eSSieu Mun Tang }
54493a5b97eSSieu Mun Tang 
545b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi /* Miscellaneous HPS services */
54611f4f030SSieu Mun Tang uint32_t intel_hps_set_bridges(uint64_t enable, uint64_t mask)
547b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi {
54811f4f030SSieu Mun Tang 	int status = 0;
54911f4f030SSieu Mun Tang 
55011f4f030SSieu Mun Tang 	if (enable & SOCFPGA_BRIDGE_ENABLE) {
55111f4f030SSieu Mun Tang 		if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0) {
55211f4f030SSieu Mun Tang 			status = socfpga_bridges_enable((uint32_t)mask);
553b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi 		} else {
55411f4f030SSieu Mun Tang 			status = socfpga_bridges_enable(~0);
55511f4f030SSieu Mun Tang 		}
55611f4f030SSieu Mun Tang 	} else {
55711f4f030SSieu Mun Tang 		if ((enable & SOCFPGA_BRIDGE_HAS_MASK) != 0) {
55811f4f030SSieu Mun Tang 			status = socfpga_bridges_disable((uint32_t)mask);
55911f4f030SSieu Mun Tang 		} else {
56011f4f030SSieu Mun Tang 			status = socfpga_bridges_disable(~0);
56111f4f030SSieu Mun Tang 		}
56211f4f030SSieu Mun Tang 	}
56311f4f030SSieu Mun Tang 
56411f4f030SSieu Mun Tang 	if (status < 0) {
56511f4f030SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
566b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi 	}
567b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi 
568b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi 	return INTEL_SIP_SMC_STATUS_OK;
569b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi }
570b7f3044eSAbdul Halim, Muhammad Hadi Asyrafi 
5714837a640SSieu Mun Tang uint32_t intel_smc_service_completed(uint64_t addr, uint32_t size,
5724837a640SSieu Mun Tang 				uint32_t mode, uint32_t *job_id,
5734837a640SSieu Mun Tang 				uint32_t *ret_size, uint32_t *mbox_error)
5744837a640SSieu Mun Tang {
5754837a640SSieu Mun Tang 	int status = 0;
5764837a640SSieu Mun Tang 	uint32_t resp_len = size / MBOX_WORD_BYTE;
5774837a640SSieu Mun Tang 
5784837a640SSieu Mun Tang 	if (resp_len > MBOX_DATA_MAX_LEN) {
5794837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_REJECTED;
5804837a640SSieu Mun Tang 	}
5814837a640SSieu Mun Tang 
5824837a640SSieu Mun Tang 	if (!is_address_in_ddr_range(addr, size)) {
5834837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_REJECTED;
5844837a640SSieu Mun Tang 	}
5854837a640SSieu Mun Tang 
5864837a640SSieu Mun Tang 	if (mode == SERVICE_COMPLETED_MODE_ASYNC) {
5874837a640SSieu Mun Tang 		status = mailbox_read_response_async(job_id,
5884837a640SSieu Mun Tang 				NULL, (uint32_t *) addr, &resp_len, 0);
5894837a640SSieu Mun Tang 	} else {
5904837a640SSieu Mun Tang 		status = mailbox_read_response(job_id,
5914837a640SSieu Mun Tang 				(uint32_t *) addr, &resp_len);
5924837a640SSieu Mun Tang 
5934837a640SSieu Mun Tang 		if (status == MBOX_NO_RESPONSE) {
5944837a640SSieu Mun Tang 			status = MBOX_BUSY;
5954837a640SSieu Mun Tang 		}
5964837a640SSieu Mun Tang 	}
5974837a640SSieu Mun Tang 
5984837a640SSieu Mun Tang 	if (status == MBOX_NO_RESPONSE) {
5994837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_NO_RESPONSE;
6004837a640SSieu Mun Tang 	}
6014837a640SSieu Mun Tang 
6024837a640SSieu Mun Tang 	if (status == MBOX_BUSY) {
6034837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_BUSY;
6044837a640SSieu Mun Tang 	}
6054837a640SSieu Mun Tang 
6064837a640SSieu Mun Tang 	*ret_size = resp_len * MBOX_WORD_BYTE;
6074837a640SSieu Mun Tang 	flush_dcache_range(addr, *ret_size);
6084837a640SSieu Mun Tang 
6094837a640SSieu Mun Tang 	if (status != MBOX_RET_OK) {
6104837a640SSieu Mun Tang 		*mbox_error = -status;
6114837a640SSieu Mun Tang 		return INTEL_SIP_SMC_STATUS_ERROR;
6124837a640SSieu Mun Tang 	}
6134837a640SSieu Mun Tang 
6144837a640SSieu Mun Tang 	return INTEL_SIP_SMC_STATUS_OK;
6154837a640SSieu Mun Tang }
6164837a640SSieu Mun Tang 
617c76d4239SHadi Asyrafi /*
618c76d4239SHadi Asyrafi  * This function is responsible for handling all SiP calls from the NS world
619c76d4239SHadi Asyrafi  */
620c76d4239SHadi Asyrafi 
621c76d4239SHadi Asyrafi uintptr_t sip_smc_handler(uint32_t smc_fid,
622c76d4239SHadi Asyrafi 			 u_register_t x1,
623c76d4239SHadi Asyrafi 			 u_register_t x2,
624c76d4239SHadi Asyrafi 			 u_register_t x3,
625c76d4239SHadi Asyrafi 			 u_register_t x4,
626c76d4239SHadi Asyrafi 			 void *cookie,
627c76d4239SHadi Asyrafi 			 void *handle,
628c76d4239SHadi Asyrafi 			 u_register_t flags)
629c76d4239SHadi Asyrafi {
630d1740831SSieu Mun Tang 	uint32_t retval = 0, completed_addr[3];
631d1740831SSieu Mun Tang 	uint32_t retval2 = 0;
63277902fcaSSieu Mun Tang 	uint32_t mbox_error = 0;
63377902fcaSSieu Mun Tang 	uint64_t retval64, rsu_respbuf[9];
634286b96f4SSieu Mun Tang 	int status = INTEL_SIP_SMC_STATUS_OK;
635a250c04bSSieu Mun Tang 	int mbox_status;
636a250c04bSSieu Mun Tang 	unsigned int len_in_resp;
637c05ea296SSieu Mun Tang 	u_register_t x5, x6, x7;
638f8e6a09cSAbdul Halim, Muhammad Hadi Asyrafi 
639c76d4239SHadi Asyrafi 	switch (smc_fid) {
640c76d4239SHadi Asyrafi 	case SIP_SVC_UID:
641c76d4239SHadi Asyrafi 		/* Return UID to the caller */
642c76d4239SHadi Asyrafi 		SMC_UUID_RET(handle, intl_svc_uid);
64313d33d52SHadi Asyrafi 
644c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_ISDONE:
645dfdd38c2SHadi Asyrafi 		status = intel_mailbox_fpga_config_isdone(x1);
646c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
64713d33d52SHadi Asyrafi 
648c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_GET_MEM:
649c76d4239SHadi Asyrafi 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
650c76d4239SHadi Asyrafi 			INTEL_SIP_SMC_FPGA_CONFIG_ADDR,
651c76d4239SHadi Asyrafi 			INTEL_SIP_SMC_FPGA_CONFIG_SIZE -
652c76d4239SHadi Asyrafi 				INTEL_SIP_SMC_FPGA_CONFIG_ADDR);
65313d33d52SHadi Asyrafi 
654c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_START:
655c76d4239SHadi Asyrafi 		status = intel_fpga_config_start(x1);
656c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
65713d33d52SHadi Asyrafi 
658c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_WRITE:
659c76d4239SHadi Asyrafi 		status = intel_fpga_config_write(x1, x2);
660c76d4239SHadi Asyrafi 		SMC_RET4(handle, status, 0, 0, 0);
66113d33d52SHadi Asyrafi 
662c76d4239SHadi Asyrafi 	case INTEL_SIP_SMC_FPGA_CONFIG_COMPLETED_WRITE:
663c76d4239SHadi Asyrafi 		status = intel_fpga_config_completed_write(completed_addr,
664aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 							&retval, &rcv_id);
665aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		switch (retval) {
666c76d4239SHadi Asyrafi 		case 1:
667c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
668c76d4239SHadi Asyrafi 				completed_addr[0], 0, 0);
66913d33d52SHadi Asyrafi 
670c76d4239SHadi Asyrafi 		case 2:
671c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
672c76d4239SHadi Asyrafi 				completed_addr[0],
673c76d4239SHadi Asyrafi 				completed_addr[1], 0);
67413d33d52SHadi Asyrafi 
675c76d4239SHadi Asyrafi 		case 3:
676c76d4239SHadi Asyrafi 			SMC_RET4(handle, INTEL_SIP_SMC_STATUS_OK,
677c76d4239SHadi Asyrafi 				completed_addr[0],
678c76d4239SHadi Asyrafi 				completed_addr[1],
679c76d4239SHadi Asyrafi 				completed_addr[2]);
68013d33d52SHadi Asyrafi 
681c76d4239SHadi Asyrafi 		case 0:
682c76d4239SHadi Asyrafi 			SMC_RET4(handle, status, 0, 0, 0);
68313d33d52SHadi Asyrafi 
684c76d4239SHadi Asyrafi 		default:
685cefb37ebSTien Hock, Loh 			mailbox_clear_response();
686c76d4239SHadi Asyrafi 			SMC_RET1(handle, INTEL_SIP_SMC_STATUS_ERROR);
687c76d4239SHadi Asyrafi 		}
68813d33d52SHadi Asyrafi 
68913d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_READ:
690aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_secure_reg_read(x1, &retval);
691aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
69213d33d52SHadi Asyrafi 
69313d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_WRITE:
694aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_secure_reg_write(x1, (uint32_t)x2, &retval);
695aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
69613d33d52SHadi Asyrafi 
69713d33d52SHadi Asyrafi 	case INTEL_SIP_SMC_REG_UPDATE:
69813d33d52SHadi Asyrafi 		status = intel_secure_reg_update(x1, (uint32_t)x2,
699aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 						 (uint32_t)x3, &retval);
700aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 		SMC_RET3(handle, status, retval, x1);
701c76d4239SHadi Asyrafi 
702e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_STATUS:
703e1f97d9cSHadi Asyrafi 		status = intel_rsu_status(rsu_respbuf,
704e1f97d9cSHadi Asyrafi 					ARRAY_SIZE(rsu_respbuf));
705e1f97d9cSHadi Asyrafi 		if (status) {
706e1f97d9cSHadi Asyrafi 			SMC_RET1(handle, status);
707e1f97d9cSHadi Asyrafi 		} else {
708e1f97d9cSHadi Asyrafi 			SMC_RET4(handle, rsu_respbuf[0], rsu_respbuf[1],
709e1f97d9cSHadi Asyrafi 					rsu_respbuf[2], rsu_respbuf[3]);
710e1f97d9cSHadi Asyrafi 		}
711e1f97d9cSHadi Asyrafi 
712e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_UPDATE:
713e1f97d9cSHadi Asyrafi 		status = intel_rsu_update(x1);
714e1f97d9cSHadi Asyrafi 		SMC_RET1(handle, status);
715e1f97d9cSHadi Asyrafi 
716e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_NOTIFY:
717e1f97d9cSHadi Asyrafi 		status = intel_rsu_notify(x1);
718e1f97d9cSHadi Asyrafi 		SMC_RET1(handle, status);
719e1f97d9cSHadi Asyrafi 
720e1f97d9cSHadi Asyrafi 	case INTEL_SIP_SMC_RSU_RETRY_COUNTER:
721e1f97d9cSHadi Asyrafi 		status = intel_rsu_retry_counter((uint32_t *)rsu_respbuf,
722aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 						ARRAY_SIZE(rsu_respbuf), &retval);
723e1f97d9cSHadi Asyrafi 		if (status) {
724e1f97d9cSHadi Asyrafi 			SMC_RET1(handle, status);
725e1f97d9cSHadi Asyrafi 		} else {
726aad868b4SAbdul Halim, Muhammad Hadi Asyrafi 			SMC_RET2(handle, status, retval);
727e1f97d9cSHadi Asyrafi 		}
728e1f97d9cSHadi Asyrafi 
72944eb782eSChee Hong Ang 	case INTEL_SIP_SMC_RSU_DCMF_VERSION:
73044eb782eSChee Hong Ang 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
73144eb782eSChee Hong Ang 			 ((uint64_t)rsu_dcmf_ver[1] << 32) | rsu_dcmf_ver[0],
73244eb782eSChee Hong Ang 			 ((uint64_t)rsu_dcmf_ver[3] << 32) | rsu_dcmf_ver[2]);
73344eb782eSChee Hong Ang 
73444eb782eSChee Hong Ang 	case INTEL_SIP_SMC_RSU_COPY_DCMF_VERSION:
73544eb782eSChee Hong Ang 		status = intel_rsu_copy_dcmf_version(x1, x2);
73644eb782eSChee Hong Ang 		SMC_RET1(handle, status);
73744eb782eSChee Hong Ang 
738984e236eSSieu Mun Tang 	case INTEL_SIP_SMC_RSU_DCMF_STATUS:
739984e236eSSieu Mun Tang 		SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK,
740984e236eSSieu Mun Tang 			 ((uint64_t)rsu_dcmf_stat[3] << 48) |
741984e236eSSieu Mun Tang 			 ((uint64_t)rsu_dcmf_stat[2] << 32) |
742984e236eSSieu Mun Tang 			 ((uint64_t)rsu_dcmf_stat[1] << 16) |
743984e236eSSieu Mun Tang 			 rsu_dcmf_stat[0]);
744984e236eSSieu Mun Tang 
745984e236eSSieu Mun Tang 	case INTEL_SIP_SMC_RSU_COPY_DCMF_STATUS:
746984e236eSSieu Mun Tang 		status = intel_rsu_copy_dcmf_status(x1);
747984e236eSSieu Mun Tang 		SMC_RET1(handle, status);
748984e236eSSieu Mun Tang 
7494c26957bSChee Hong Ang 	case INTEL_SIP_SMC_RSU_MAX_RETRY:
7504c26957bSChee Hong Ang 		SMC_RET2(handle, INTEL_SIP_SMC_STATUS_OK, rsu_max_retry);
7514c26957bSChee Hong Ang 
7524c26957bSChee Hong Ang 	case INTEL_SIP_SMC_RSU_COPY_MAX_RETRY:
7534c26957bSChee Hong Ang 		rsu_max_retry = x1;
7544c26957bSChee Hong Ang 		SMC_RET1(handle, INTEL_SIP_SMC_STATUS_OK);
7554c26957bSChee Hong Ang 
756c703d752SSieu Mun Tang 	case INTEL_SIP_SMC_ECC_DBE:
757c703d752SSieu Mun Tang 		status = intel_ecc_dbe_notification(x1);
758c703d752SSieu Mun Tang 		SMC_RET1(handle, status);
759c703d752SSieu Mun Tang 
760c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 	case INTEL_SIP_SMC_FIRMWARE_VERSION:
761c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_smc_fw_version(&retval);
762c026dfe3SSieu Mun Tang 		SMC_RET2(handle, status, retval);
763c34b2a7aSAbdul Halim, Muhammad Hadi Asyrafi 
7640c5d62adSHadi Asyrafi 	case INTEL_SIP_SMC_MBOX_SEND_CMD:
7650c5d62adSHadi Asyrafi 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
7660c5d62adSHadi Asyrafi 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
767ea9b9627SAbdul Halim, Muhammad Hadi Asyrafi 		status = intel_mbox_send_cmd(x1, (uint32_t *)x2, x3, x4,
7680c5d62adSHadi Asyrafi 					     (uint32_t *)x5, x6, &mbox_status,
7690c5d62adSHadi Asyrafi 					     &len_in_resp);
770108514ffSSieu Mun Tang 		SMC_RET3(handle, status, mbox_status, len_in_resp);
7710c5d62adSHadi Asyrafi 
77293a5b97eSSieu Mun Tang 	case INTEL_SIP_SMC_GET_USERCODE:
77393a5b97eSSieu Mun Tang 		status = intel_smc_get_usercode(&retval);
77493a5b97eSSieu Mun Tang 		SMC_RET2(handle, status, retval);
77593a5b97eSSieu Mun Tang 
77602d3ef33SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CRYPTION:
77702d3ef33SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
77802d3ef33SSieu Mun Tang 
77902d3ef33SSieu Mun Tang 		if (x1 == FCS_MODE_DECRYPT) {
78002d3ef33SSieu Mun Tang 			status = intel_fcs_decryption(x2, x3, x4, x5, &send_id);
78102d3ef33SSieu Mun Tang 		} else if (x1 == FCS_MODE_ENCRYPT) {
78202d3ef33SSieu Mun Tang 			status = intel_fcs_encryption(x2, x3, x4, x5, &send_id);
78302d3ef33SSieu Mun Tang 		} else {
78402d3ef33SSieu Mun Tang 			status = INTEL_SIP_SMC_STATUS_REJECTED;
78502d3ef33SSieu Mun Tang 		}
78602d3ef33SSieu Mun Tang 
78702d3ef33SSieu Mun Tang 		SMC_RET3(handle, status, x4, x5);
78802d3ef33SSieu Mun Tang 
789537ff052SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CRYPTION_EXT:
790537ff052SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
791537ff052SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
792537ff052SSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
793537ff052SSieu Mun Tang 
794537ff052SSieu Mun Tang 		if (x3 == FCS_MODE_DECRYPT) {
795537ff052SSieu Mun Tang 			status = intel_fcs_decryption_ext(x1, x2, x4, x5, x6,
796537ff052SSieu Mun Tang 					(uint32_t *) &x7, &mbox_error);
797537ff052SSieu Mun Tang 		} else if (x3 == FCS_MODE_ENCRYPT) {
798537ff052SSieu Mun Tang 			status = intel_fcs_encryption_ext(x1, x2, x4, x5, x6,
799537ff052SSieu Mun Tang 					(uint32_t *) &x7, &mbox_error);
800537ff052SSieu Mun Tang 		} else {
801537ff052SSieu Mun Tang 			status = INTEL_SIP_SMC_STATUS_REJECTED;
802537ff052SSieu Mun Tang 		}
803537ff052SSieu Mun Tang 
804537ff052SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x6, x7);
805537ff052SSieu Mun Tang 
8064837a640SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_RANDOM_NUMBER:
8074837a640SSieu Mun Tang 		status = intel_fcs_random_number_gen(x1, &retval64,
8084837a640SSieu Mun Tang 							&mbox_error);
8094837a640SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x1, retval64);
8104837a640SSieu Mun Tang 
81124f9dc8aSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_RANDOM_NUMBER_EXT:
81224f9dc8aSSieu Mun Tang 		status = intel_fcs_random_number_gen_ext(x1, x2, x3,
81324f9dc8aSSieu Mun Tang 							&send_id);
81424f9dc8aSSieu Mun Tang 		SMC_RET1(handle, status);
81524f9dc8aSSieu Mun Tang 
8164837a640SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_SEND_CERTIFICATE:
8174837a640SSieu Mun Tang 		status = intel_fcs_send_cert(x1, x2, &send_id);
8184837a640SSieu Mun Tang 		SMC_RET1(handle, status);
8194837a640SSieu Mun Tang 
8204837a640SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_PROVISION_DATA:
8214837a640SSieu Mun Tang 		status = intel_fcs_get_provision_data(&send_id);
8224837a640SSieu Mun Tang 		SMC_RET1(handle, status);
8234837a640SSieu Mun Tang 
8247facacecSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CNTR_SET_PREAUTH:
8257facacecSSieu Mun Tang 		status = intel_fcs_cntr_set_preauth(x1, x2, x3,
8267facacecSSieu Mun Tang 							&mbox_error);
8277facacecSSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
8287facacecSSieu Mun Tang 
82911f4f030SSieu Mun Tang 	case INTEL_SIP_SMC_HPS_SET_BRIDGES:
83011f4f030SSieu Mun Tang 		status = intel_hps_set_bridges(x1, x2);
83111f4f030SSieu Mun Tang 		SMC_RET1(handle, status);
83211f4f030SSieu Mun Tang 
833d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_PSGSIGMA_TEARDOWN:
834d1740831SSieu Mun Tang 		status = intel_fcs_sigma_teardown(x1, &mbox_error);
835d1740831SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
836d1740831SSieu Mun Tang 
837d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CHIP_ID:
838d1740831SSieu Mun Tang 		status = intel_fcs_chip_id(&retval, &retval2, &mbox_error);
839d1740831SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, retval, retval2);
840d1740831SSieu Mun Tang 
841d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ATTESTATION_SUBKEY:
842d1740831SSieu Mun Tang 		status = intel_fcs_attestation_subkey(x1, x2, x3,
843d1740831SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
844d1740831SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
845d1740831SSieu Mun Tang 
846d1740831SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ATTESTATION_MEASUREMENTS:
847d1740831SSieu Mun Tang 		status = intel_fcs_get_measurement(x1, x2, x3,
848d1740831SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
849d1740831SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
850d1740831SSieu Mun Tang 
851581182c1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_ATTESTATION_CERT:
852581182c1SSieu Mun Tang 		status = intel_fcs_get_attestation_cert(x1, x2,
853581182c1SSieu Mun Tang 					(uint32_t *) &x3, &mbox_error);
854581182c1SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x2, x3);
855581182c1SSieu Mun Tang 
856581182c1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CREATE_CERT_ON_RELOAD:
857581182c1SSieu Mun Tang 		status = intel_fcs_create_cert_on_reload(x1, &mbox_error);
858581182c1SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
859581182c1SSieu Mun Tang 
8606dc00c24SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_OPEN_CS_SESSION:
8616dc00c24SSieu Mun Tang 		status = intel_fcs_open_crypto_service_session(&retval, &mbox_error);
8626dc00c24SSieu Mun Tang 		SMC_RET3(handle, status, mbox_error, retval);
8636dc00c24SSieu Mun Tang 
8646dc00c24SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_CLOSE_CS_SESSION:
8656dc00c24SSieu Mun Tang 		status = intel_fcs_close_crypto_service_session(x1, &mbox_error);
8666dc00c24SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
8676dc00c24SSieu Mun Tang 
868342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_IMPORT_CS_KEY:
869342a0618SSieu Mun Tang 		status = intel_fcs_import_crypto_service_key(x1, x2, &send_id);
870342a0618SSieu Mun Tang 		SMC_RET1(handle, status);
871342a0618SSieu Mun Tang 
872342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_EXPORT_CS_KEY:
873342a0618SSieu Mun Tang 		status = intel_fcs_export_crypto_service_key(x1, x2, x3,
874342a0618SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
875342a0618SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
876342a0618SSieu Mun Tang 
877342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_REMOVE_CS_KEY:
878342a0618SSieu Mun Tang 		status = intel_fcs_remove_crypto_service_key(x1, x2,
879342a0618SSieu Mun Tang 					&mbox_error);
880342a0618SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
881342a0618SSieu Mun Tang 
882342a0618SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_CS_KEY_INFO:
883342a0618SSieu Mun Tang 		status = intel_fcs_get_crypto_service_key_info(x1, x2, x3,
884342a0618SSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
885342a0618SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
886342a0618SSieu Mun Tang 
8877e8249a2SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_INIT:
8887e8249a2SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
8897e8249a2SSieu Mun Tang 		status = intel_fcs_get_digest_init(x1, x2, x3,
8907e8249a2SSieu Mun Tang 					x4, x5, &mbox_error);
8917e8249a2SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
8927e8249a2SSieu Mun Tang 
8937e8249a2SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_GET_DIGEST_FINALIZE:
8947e8249a2SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
8957e8249a2SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
8967e8249a2SSieu Mun Tang 		status = intel_fcs_get_digest_finalize(x1, x2, x3,
8977e8249a2SSieu Mun Tang 					 x4, x5, (uint32_t *) &x6, &mbox_error);
8987e8249a2SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
8997e8249a2SSieu Mun Tang 
900c05ea296SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_INIT:
901c05ea296SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
902c05ea296SSieu Mun Tang 		status = intel_fcs_mac_verify_init(x1, x2, x3,
903c05ea296SSieu Mun Tang 					x4, x5, &mbox_error);
904c05ea296SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
905c05ea296SSieu Mun Tang 
906c05ea296SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_MAC_VERIFY_FINALIZE:
907c05ea296SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
908c05ea296SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
909c05ea296SSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
910c05ea296SSieu Mun Tang 		status = intel_fcs_mac_verify_finalize(x1, x2, x3,
911c05ea296SSieu Mun Tang 					 x4, x5, (uint32_t *) &x6, x7, &mbox_error);
912c05ea296SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
913c05ea296SSieu Mun Tang 
91407912da1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_INIT:
91507912da1SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
91607912da1SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_init(x1, x2, x3,
91707912da1SSieu Mun Tang 					x4, x5, &mbox_error);
91807912da1SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
91907912da1SSieu Mun Tang 
92007912da1SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIGN_FINALIZE:
92107912da1SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
92207912da1SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
92307912da1SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sign_finalize(x1, x2, x3,
92407912da1SSieu Mun Tang 					 x4, x5, (uint32_t *) &x6, &mbox_error);
92507912da1SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
92607912da1SSieu Mun Tang 
92769254105SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_INIT:
92869254105SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
92969254105SSieu Mun Tang 		status = intel_fcs_ecdsa_hash_sign_init(x1, x2, x3,
93069254105SSieu Mun Tang 					x4, x5, &mbox_error);
93169254105SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
93269254105SSieu Mun Tang 
93369254105SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIGN_FINALIZE:
93469254105SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
93569254105SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
93669254105SSieu Mun Tang 		status = intel_fcs_ecdsa_hash_sign_finalize(x1, x2, x3,
93769254105SSieu Mun Tang 					 x4, x5, (uint32_t *) &x6, &mbox_error);
93869254105SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
93969254105SSieu Mun Tang 
940*7e25eb87SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_INIT:
941*7e25eb87SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
942*7e25eb87SSieu Mun Tang 		status = intel_fcs_ecdsa_hash_sig_verify_init(x1, x2, x3,
943*7e25eb87SSieu Mun Tang 					x4, x5, &mbox_error);
944*7e25eb87SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
945*7e25eb87SSieu Mun Tang 
946*7e25eb87SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_HASH_SIG_VERIFY_FINALIZE:
947*7e25eb87SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
948*7e25eb87SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
949*7e25eb87SSieu Mun Tang 		status = intel_fcs_ecdsa_hash_sig_verify_finalize(x1, x2, x3,
950*7e25eb87SSieu Mun Tang 					 x4, x5, (uint32_t *) &x6, &mbox_error);
951*7e25eb87SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
952*7e25eb87SSieu Mun Tang 
95358305060SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_INIT:
95458305060SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
95558305060SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_init(x1, x2, x3,
95658305060SSieu Mun Tang 					x4, x5, &mbox_error);
95758305060SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
95858305060SSieu Mun Tang 
95958305060SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_SHA2_DATA_SIG_VERIFY_FINALIZE:
96058305060SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
96158305060SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
96258305060SSieu Mun Tang 		x7 = SMC_GET_GP(handle, CTX_GPREG_X7);
96358305060SSieu Mun Tang 		status = intel_fcs_ecdsa_sha2_data_sig_verify_finalize(x1, x2, x3,
96458305060SSieu Mun Tang 					 x4, x5, (uint32_t *) &x6, x7, &mbox_error);
96558305060SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
96607912da1SSieu Mun Tang 
967d2fee94aSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_INIT:
968d2fee94aSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
969d2fee94aSSieu Mun Tang 		status = intel_fcs_ecdsa_get_pubkey_init(x1, x2, x3,
970d2fee94aSSieu Mun Tang 					x4, x5, &mbox_error);
971d2fee94aSSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
972d2fee94aSSieu Mun Tang 
973d2fee94aSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDSA_GET_PUBKEY_FINALIZE:
974d2fee94aSSieu Mun Tang 		status = intel_fcs_ecdsa_get_pubkey_finalize(x1, x2, x3,
975d2fee94aSSieu Mun Tang 					(uint32_t *) &x4, &mbox_error);
976d2fee94aSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x3, x4);
977d2fee94aSSieu Mun Tang 
97849446866SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDH_REQUEST_INIT:
97949446866SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
98049446866SSieu Mun Tang 		status = intel_fcs_ecdh_request_init(x1, x2, x3,
98149446866SSieu Mun Tang 					x4, x5, &mbox_error);
98249446866SSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
98349446866SSieu Mun Tang 
98449446866SSieu Mun Tang 	case INTEL_SIP_SMC_FCS_ECDH_REQUEST_FINALIZE:
98549446866SSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
98649446866SSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
98749446866SSieu Mun Tang 		status = intel_fcs_ecdh_request_finalize(x1, x2, x3,
98849446866SSieu Mun Tang 					 x4, x5, (uint32_t *) &x6, &mbox_error);
98949446866SSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x5, x6);
99049446866SSieu Mun Tang 
9916726390eSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_AES_CRYPT_INIT:
9926726390eSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
9936726390eSSieu Mun Tang 		status = intel_fcs_aes_crypt_init(x1, x2, x3, x4, x5,
9946726390eSSieu Mun Tang 					&mbox_error);
9956726390eSSieu Mun Tang 		SMC_RET2(handle, status, mbox_error);
9966726390eSSieu Mun Tang 
9976726390eSSieu Mun Tang 	case INTEL_SIP_SMC_FCS_AES_CRYPT_FINALIZE:
9986726390eSSieu Mun Tang 		x5 = SMC_GET_GP(handle, CTX_GPREG_X5);
9996726390eSSieu Mun Tang 		x6 = SMC_GET_GP(handle, CTX_GPREG_X6);
10006726390eSSieu Mun Tang 		status = intel_fcs_aes_crypt_finalize(x1, x2, x3, x4, x5, x6,
10016726390eSSieu Mun Tang 					&send_id);
10026726390eSSieu Mun Tang 		SMC_RET1(handle, status);
10036726390eSSieu Mun Tang 
100477902fcaSSieu Mun Tang 	case INTEL_SIP_SMC_GET_ROM_PATCH_SHA384:
100577902fcaSSieu Mun Tang 		status = intel_fcs_get_rom_patch_sha384(x1, &retval64,
100677902fcaSSieu Mun Tang 							&mbox_error);
100777902fcaSSieu Mun Tang 		SMC_RET4(handle, status, mbox_error, x1, retval64);
100877902fcaSSieu Mun Tang 
1009f0c40b89SSieu Mun Tang 	case INTEL_SIP_SMC_SVC_VERSION:
1010f0c40b89SSieu Mun Tang 		SMC_RET3(handle, INTEL_SIP_SMC_STATUS_OK,
1011f0c40b89SSieu Mun Tang 					SIP_SVC_VERSION_MAJOR,
1012f0c40b89SSieu Mun Tang 					SIP_SVC_VERSION_MINOR);
1013f0c40b89SSieu Mun Tang 
101452cf9c2cSKris Chaplin 	case INTEL_SIP_SMC_HWMON_READTEMP:
101552cf9c2cSKris Chaplin 		status = intel_hwmon_readtemp(x1, &retval);
101652cf9c2cSKris Chaplin 		SMC_RET2(handle, status, retval);
101752cf9c2cSKris Chaplin 
101852cf9c2cSKris Chaplin 	case INTEL_SIP_SMC_HWMON_READVOLT:
101952cf9c2cSKris Chaplin 		status = intel_hwmon_readvolt(x1, &retval);
102052cf9c2cSKris Chaplin 		SMC_RET2(handle, status, retval);
102152cf9c2cSKris Chaplin 
1022c76d4239SHadi Asyrafi 	default:
1023c76d4239SHadi Asyrafi 		return socfpga_sip_handler(smc_fid, x1, x2, x3, x4,
1024c76d4239SHadi Asyrafi 			cookie, handle, flags);
1025c76d4239SHadi Asyrafi 	}
1026c76d4239SHadi Asyrafi }
1027c76d4239SHadi Asyrafi 
1028c76d4239SHadi Asyrafi DECLARE_RT_SVC(
1029c76d4239SHadi Asyrafi 	socfpga_sip_svc,
1030c76d4239SHadi Asyrafi 	OEN_SIP_START,
1031c76d4239SHadi Asyrafi 	OEN_SIP_END,
1032c76d4239SHadi Asyrafi 	SMC_TYPE_FAST,
1033c76d4239SHadi Asyrafi 	NULL,
1034c76d4239SHadi Asyrafi 	sip_smc_handler
1035c76d4239SHadi Asyrafi );
1036c76d4239SHadi Asyrafi 
1037c76d4239SHadi Asyrafi DECLARE_RT_SVC(
1038c76d4239SHadi Asyrafi 	socfpga_sip_svc_std,
1039c76d4239SHadi Asyrafi 	OEN_SIP_START,
1040c76d4239SHadi Asyrafi 	OEN_SIP_END,
1041c76d4239SHadi Asyrafi 	SMC_TYPE_YIELD,
1042c76d4239SHadi Asyrafi 	NULL,
1043c76d4239SHadi Asyrafi 	sip_smc_handler
1044c76d4239SHadi Asyrafi );
1045